i915_gem.c 127.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
46 47
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
48
				struct drm_i915_gem_pwrite *args,
49
				struct drm_file *file);
50

51 52 53 54 55 56
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

57 58 59 60
static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
					     struct shrink_control *sc);
static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
					    struct shrink_control *sc);
61 62
static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
63
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
64
static void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
65

66 67 68 69 70 71
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

72 73 74 75 76 77 78 79
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

80 81 82 83 84 85 86 87
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
88
	obj->fence_dirty = false;
89 90 91
	obj->fence_reg = I915_FENCE_REG_NONE;
}

92 93 94 95
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
96
	spin_lock(&dev_priv->mm.object_stat_lock);
97 98
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
99
	spin_unlock(&dev_priv->mm.object_stat_lock);
100 101 102 103 104
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
105
	spin_lock(&dev_priv->mm.object_stat_lock);
106 107
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
108
	spin_unlock(&dev_priv->mm.object_stat_lock);
109 110
}

111
static int
112
i915_gem_wait_for_error(struct i915_gpu_error *error)
113 114 115
{
	int ret;

116 117
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
118
	if (EXIT_COND)
119 120
		return 0;

121 122 123 124 125
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
126 127 128
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
129 130 131 132
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
133
		return ret;
134
	}
135
#undef EXIT_COND
136

137
	return 0;
138 139
}

140
int i915_mutex_lock_interruptible(struct drm_device *dev)
141
{
142
	struct drm_i915_private *dev_priv = dev->dev_private;
143 144
	int ret;

145
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
146 147 148 149 150 151 152
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

153
	WARN_ON(i915_verify_lists(dev));
154 155
	return 0;
}
156

157
static inline bool
158
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
159
{
160
	return i915_gem_obj_bound_any(obj) && !obj->active;
161 162
}

J
Jesse Barnes 已提交
163 164
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
165
		    struct drm_file *file)
J
Jesse Barnes 已提交
166
{
167
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
168
	struct drm_i915_gem_init *args = data;
169

170 171 172
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

173 174 175
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
176

177 178 179 180
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
181
	mutex_lock(&dev->struct_mutex);
182 183
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
184
	dev_priv->gtt.mappable_end = args->gtt_end;
185 186
	mutex_unlock(&dev->struct_mutex);

187
	return 0;
188 189
}

190 191
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
192
			    struct drm_file *file)
193
{
194
	struct drm_i915_private *dev_priv = dev->dev_private;
195
	struct drm_i915_gem_get_aperture *args = data;
196 197
	struct drm_i915_gem_object *obj;
	size_t pinned;
198

199
	pinned = 0;
200
	mutex_lock(&dev->struct_mutex);
201
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
B
Ben Widawsky 已提交
202
		if (i915_gem_obj_is_pinned(obj))
203
			pinned += i915_gem_obj_ggtt_size(obj);
204
	mutex_unlock(&dev->struct_mutex);
205

206
	args->aper_size = dev_priv->gtt.base.total;
207
	args->aper_available_size = args->aper_size - pinned;
208

209 210 211
	return 0;
}

212 213 214
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
215
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
216 217 218 219 220 221 222 223
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

224 225 226 227 228
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
229
{
230
	struct drm_i915_gem_object *obj;
231 232
	int ret;
	u32 handle;
233

234
	size = roundup(size, PAGE_SIZE);
235 236
	if (size == 0)
		return -EINVAL;
237 238

	/* Allocate the new object */
239
	obj = i915_gem_alloc_object(dev, size);
240 241 242
	if (obj == NULL)
		return -ENOMEM;

243
	ret = drm_gem_handle_create(file, &obj->base, &handle);
244
	/* drop reference from allocate - handle holds it now */
245 246 247
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
248

249
	*handle_p = handle;
250 251 252
	return 0;
}

253 254 255 256 257 258
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
259
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
260 261 262 263 264 265 266 267 268 269 270 271 272
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
273

274 275 276 277
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

304
static inline int
305 306
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
/*
 * Pins the specified object's pages and synchronizes the object with
 * GPU accesses. Sets needs_clflush to non-zero if the caller should
 * flush the object from the CPU cache.
 */
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush)
{
	int ret;

	*needs_clflush = 0;

	if (!obj->base.filp)
		return -EINVAL;

	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		*needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
							obj->cache_level);
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
	}

	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

	return ret;
}

366 367 368
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
369
static int
370 371 372 373 374 375 376
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

377
	if (unlikely(page_do_bit17_swizzling))
378 379 380 381 382 383 384 385 386 387 388
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

389
	return ret ? -EFAULT : 0;
390 391
}

392 393 394 395
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
396
	if (unlikely(swizzled)) {
397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

414 415 416 417 418 419 420 421 422 423 424 425
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
426 427 428
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
429 430 431 432 433 434 435 436 437 438 439

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

440
	return ret ? - EFAULT : 0;
441 442
}

443
static int
444 445 446 447
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
448
{
449
	char __user *user_data;
450
	ssize_t remain;
451
	loff_t offset;
452
	int shmem_page_offset, page_length, ret = 0;
453
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
454
	int prefaulted = 0;
455
	int needs_clflush = 0;
456
	struct sg_page_iter sg_iter;
457

V
Ville Syrjälä 已提交
458
	user_data = to_user_ptr(args->data_ptr);
459 460
	remain = args->size;

461
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
462

463
	ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
464 465 466
	if (ret)
		return ret;

467
	offset = args->offset;
468

469 470
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
471
		struct page *page = sg_page_iter_page(&sg_iter);
472 473 474 475

		if (remain <= 0)
			break;

476 477 478 479 480
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
481
		shmem_page_offset = offset_in_page(offset);
482 483 484 485
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

486 487 488
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

489 490 491 492 493
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
494 495 496

		mutex_unlock(&dev->struct_mutex);

497
		if (likely(!i915.prefault_disable) && !prefaulted) {
498
			ret = fault_in_multipages_writeable(user_data, remain);
499 500 501 502 503 504 505
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
506

507 508 509
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
510

511
		mutex_lock(&dev->struct_mutex);
512

513
next_page:
514 515
		mark_page_accessed(page);

516
		if (ret)
517 518
			goto out;

519
		remain -= page_length;
520
		user_data += page_length;
521 522 523
		offset += page_length;
	}

524
out:
525 526
	i915_gem_object_unpin_pages(obj);

527 528 529
	return ret;
}

530 531 532 533 534 535 536
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
537
		     struct drm_file *file)
538 539
{
	struct drm_i915_gem_pread *args = data;
540
	struct drm_i915_gem_object *obj;
541
	int ret = 0;
542

543 544 545 546
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
547
		       to_user_ptr(args->data_ptr),
548 549 550
		       args->size))
		return -EFAULT;

551
	ret = i915_mutex_lock_interruptible(dev);
552
	if (ret)
553
		return ret;
554

555
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
556
	if (&obj->base == NULL) {
557 558
		ret = -ENOENT;
		goto unlock;
559
	}
560

561
	/* Bounds check source.  */
562 563
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
564
		ret = -EINVAL;
565
		goto out;
C
Chris Wilson 已提交
566 567
	}

568 569 570 571 572 573 574 575
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
576 577
	trace_i915_gem_object_pread(obj, args->offset, args->size);

578
	ret = i915_gem_shmem_pread(dev, obj, args, file);
579

580
out:
581
	drm_gem_object_unreference(&obj->base);
582
unlock:
583
	mutex_unlock(&dev->struct_mutex);
584
	return ret;
585 586
}

587 588
/* This is the fast write path which cannot handle
 * page faults in the source data
589
 */
590 591 592 593 594 595

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
596
{
597 598
	void __iomem *vaddr_atomic;
	void *vaddr;
599
	unsigned long unwritten;
600

P
Peter Zijlstra 已提交
601
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
602 603 604
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
605
						      user_data, length);
P
Peter Zijlstra 已提交
606
	io_mapping_unmap_atomic(vaddr_atomic);
607
	return unwritten;
608 609
}

610 611 612 613
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
614
static int
615 616
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
617
			 struct drm_i915_gem_pwrite *args,
618
			 struct drm_file *file)
619
{
620
	drm_i915_private_t *dev_priv = dev->dev_private;
621
	ssize_t remain;
622
	loff_t offset, page_base;
623
	char __user *user_data;
D
Daniel Vetter 已提交
624 625
	int page_offset, page_length, ret;

626
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
D
Daniel Vetter 已提交
627 628 629 630 631 632 633 634 635 636
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
637

V
Ville Syrjälä 已提交
638
	user_data = to_user_ptr(args->data_ptr);
639 640
	remain = args->size;

641
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
642 643 644 645

	while (remain > 0) {
		/* Operation in this page
		 *
646 647 648
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
649
		 */
650 651
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
652 653 654 655 656
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
657 658
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
659
		 */
B
Ben Widawsky 已提交
660
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
661 662 663 664
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
665

666 667 668
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
669 670
	}

D
Daniel Vetter 已提交
671
out_unpin:
B
Ben Widawsky 已提交
672
	i915_gem_object_ggtt_unpin(obj);
D
Daniel Vetter 已提交
673
out:
674
	return ret;
675 676
}

677 678 679 680
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
681
static int
682 683 684 685 686
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
687
{
688
	char *vaddr;
689
	int ret;
690

691
	if (unlikely(page_do_bit17_swizzling))
692
		return -EINVAL;
693

694 695 696 697 698 699 700 701 702 703 704
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
705

706
	return ret ? -EFAULT : 0;
707 708
}

709 710
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
711
static int
712 713 714 715 716
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
717
{
718 719
	char *vaddr;
	int ret;
720

721
	vaddr = kmap(page);
722
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
723 724 725
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
726 727
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
728 729
						user_data,
						page_length);
730 731 732 733 734
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
735 736 737
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
738
	kunmap(page);
739

740
	return ret ? -EFAULT : 0;
741 742 743
}

static int
744 745 746 747
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
748 749
{
	ssize_t remain;
750 751
	loff_t offset;
	char __user *user_data;
752
	int shmem_page_offset, page_length, ret = 0;
753
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
754
	int hit_slowpath = 0;
755 756
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
757
	struct sg_page_iter sg_iter;
758

V
Ville Syrjälä 已提交
759
	user_data = to_user_ptr(args->data_ptr);
760 761
	remain = args->size;

762
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
763

764 765 766 767 768
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
769
		needs_clflush_after = cpu_write_needs_clflush(obj);
770 771 772
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
773
	}
774 775 776 777 778
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
779

780 781 782 783 784 785
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

786
	offset = args->offset;
787
	obj->dirty = 1;
788

789 790
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
791
		struct page *page = sg_page_iter_page(&sg_iter);
792
		int partial_cacheline_write;
793

794 795 796
		if (remain <= 0)
			break;

797 798 799 800 801
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
802
		shmem_page_offset = offset_in_page(offset);
803 804 805 806 807

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

808 809 810 811 812 813 814
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

815 816 817
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

818 819 820 821 822 823
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
824 825 826

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
827 828 829 830
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
831

832
		mutex_lock(&dev->struct_mutex);
833

834
next_page:
835 836 837
		set_page_dirty(page);
		mark_page_accessed(page);

838
		if (ret)
839 840
			goto out;

841
		remain -= page_length;
842
		user_data += page_length;
843
		offset += page_length;
844 845
	}

846
out:
847 848
	i915_gem_object_unpin_pages(obj);

849
	if (hit_slowpath) {
850 851 852 853 854 855 856
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
857 858
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
859
		}
860
	}
861

862
	if (needs_clflush_after)
863
		i915_gem_chipset_flush(dev);
864

865
	return ret;
866 867 868 869 870 871 872 873 874
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
875
		      struct drm_file *file)
876 877
{
	struct drm_i915_gem_pwrite *args = data;
878
	struct drm_i915_gem_object *obj;
879 880 881 882 883 884
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
885
		       to_user_ptr(args->data_ptr),
886 887 888
		       args->size))
		return -EFAULT;

889
	if (likely(!i915.prefault_disable)) {
890 891 892 893 894
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
895

896
	ret = i915_mutex_lock_interruptible(dev);
897
	if (ret)
898
		return ret;
899

900
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
901
	if (&obj->base == NULL) {
902 903
		ret = -ENOENT;
		goto unlock;
904
	}
905

906
	/* Bounds check destination. */
907 908
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
909
		ret = -EINVAL;
910
		goto out;
C
Chris Wilson 已提交
911 912
	}

913 914 915 916 917 918 919 920
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
921 922
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
923
	ret = -EFAULT;
924 925 926 927 928 929
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
930
	if (obj->phys_obj) {
931
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
932 933 934
		goto out;
	}

935 936 937
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
938
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
939 940 941
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
942
	}
943

944
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
945
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
946

947
out:
948
	drm_gem_object_unreference(&obj->base);
949
unlock:
950
	mutex_unlock(&dev->struct_mutex);
951 952 953
	return ret;
}

954
int
955
i915_gem_check_wedge(struct i915_gpu_error *error,
956 957
		     bool interruptible)
{
958
	if (i915_reset_in_progress(error)) {
959 960 961 962 963
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

964 965
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
986
	if (seqno == ring->outstanding_lazy_seqno)
987
		ret = i915_add_request(ring, NULL);
988 989 990 991

	return ret;
}

992 993 994 995 996 997 998 999 1000 1001 1002
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
		       struct intel_ring_buffer *ring)
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

1003 1004 1005 1006 1007 1008 1009 1010
static bool can_wait_boost(struct drm_i915_file_private *file_priv)
{
	if (file_priv == NULL)
		return true;

	return !atomic_xchg(&file_priv->rps_wait_boost, true);
}

1011 1012 1013 1014
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
1015
 * @reset_counter: reset sequence associated with the given seqno
1016 1017 1018
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
1019 1020 1021 1022 1023 1024 1025
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1026 1027 1028 1029
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1030
			unsigned reset_counter,
1031 1032 1033
			bool interruptible,
			struct timespec *timeout,
			struct drm_i915_file_private *file_priv)
1034
{
1035 1036
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1037 1038
	const bool irq_test_in_progress =
		ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
1039 1040
	struct timespec before, now;
	DEFINE_WAIT(wait);
1041
	unsigned long timeout_expire;
1042 1043
	int ret;

1044 1045
	WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");

1046 1047 1048
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1049
	timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
1050

1051
	if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
1052 1053 1054 1055 1056 1057 1058
		gen6_rps_boost(dev_priv);
		if (file_priv)
			mod_delayed_work(dev_priv->wq,
					 &file_priv->mm.idle_work,
					 msecs_to_jiffies(100));
	}

1059
	if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
1060 1061
		return -ENODEV;

1062 1063
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1064
	getrawmonotonic(&before);
1065 1066
	for (;;) {
		struct timer_list timer;
1067

1068 1069
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1070

1071 1072
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1073 1074 1075 1076 1077 1078 1079 1080
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1081

1082 1083 1084 1085
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1086

1087 1088 1089 1090 1091
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1092
		if (timeout && time_after_eq(jiffies, timeout_expire)) {
1093 1094 1095 1096 1097 1098
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
1099 1100
			unsigned long expire;

1101
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1102
			expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
1103 1104 1105
			mod_timer(&timer, expire);
		}

1106
		io_schedule();
1107 1108 1109 1110 1111 1112

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1113
	getrawmonotonic(&now);
1114
	trace_i915_gem_request_wait_end(ring, seqno);
1115

1116 1117
	if (!irq_test_in_progress)
		ring->irq_put(ring);
1118 1119

	finish_wait(&ring->irq_queue, &wait);
1120 1121 1122 1123

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1124 1125
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1126 1127
	}

1128
	return ret;
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1146
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1147 1148 1149 1150 1151 1152 1153
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1154 1155
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
1156
			    interruptible, NULL, NULL);
1157 1158
}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1198
	return i915_gem_object_wait_rendering__tail(obj, ring);
1199 1200
}

1201 1202 1203 1204 1205
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1206
					    struct drm_i915_file_private *file_priv,
1207 1208 1209 1210 1211
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1212
	unsigned reset_counter;
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1223
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1224 1225 1226 1227 1228 1229 1230
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1231
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1232
	mutex_unlock(&dev->struct_mutex);
1233
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
1234
	mutex_lock(&dev->struct_mutex);
1235 1236
	if (ret)
		return ret;
1237

1238
	return i915_gem_object_wait_rendering__tail(obj, ring);
1239 1240
}

1241
/**
1242 1243
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1244 1245 1246
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1247
			  struct drm_file *file)
1248 1249
{
	struct drm_i915_gem_set_domain *args = data;
1250
	struct drm_i915_gem_object *obj;
1251 1252
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1253 1254
	int ret;

1255
	/* Only handle setting domains to types used by the CPU. */
1256
	if (write_domain & I915_GEM_GPU_DOMAINS)
1257 1258
		return -EINVAL;

1259
	if (read_domains & I915_GEM_GPU_DOMAINS)
1260 1261 1262 1263 1264 1265 1266 1267
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1268
	ret = i915_mutex_lock_interruptible(dev);
1269
	if (ret)
1270
		return ret;
1271

1272
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1273
	if (&obj->base == NULL) {
1274 1275
		ret = -ENOENT;
		goto unlock;
1276
	}
1277

1278 1279 1280 1281
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1282 1283 1284
	ret = i915_gem_object_wait_rendering__nonblocking(obj,
							  file->driver_priv,
							  !write_domain);
1285 1286 1287
	if (ret)
		goto unref;

1288 1289
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1290 1291 1292 1293 1294 1295 1296

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1297
	} else {
1298
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1299 1300
	}

1301
unref:
1302
	drm_gem_object_unreference(&obj->base);
1303
unlock:
1304 1305 1306 1307 1308 1309 1310 1311 1312
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1313
			 struct drm_file *file)
1314 1315
{
	struct drm_i915_gem_sw_finish *args = data;
1316
	struct drm_i915_gem_object *obj;
1317 1318
	int ret = 0;

1319
	ret = i915_mutex_lock_interruptible(dev);
1320
	if (ret)
1321
		return ret;
1322

1323
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1324
	if (&obj->base == NULL) {
1325 1326
		ret = -ENOENT;
		goto unlock;
1327 1328 1329
	}

	/* Pinned buffers may be scanout, so flush the cache */
1330 1331
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1332

1333
	drm_gem_object_unreference(&obj->base);
1334
unlock:
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1348
		    struct drm_file *file)
1349 1350 1351 1352 1353
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1354
	obj = drm_gem_object_lookup(dev, file, args->handle);
1355
	if (obj == NULL)
1356
		return -ENOENT;
1357

1358 1359 1360 1361 1362 1363 1364 1365
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1366
	addr = vm_mmap(obj->filp, 0, args->size,
1367 1368
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1369
	drm_gem_object_unreference_unlocked(obj);
1370 1371 1372 1373 1374 1375 1376 1377
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1396 1397
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1398
	drm_i915_private_t *dev_priv = dev->dev_private;
1399 1400 1401
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1402
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1403

1404 1405
	intel_runtime_pm_get(dev_priv);

1406 1407 1408 1409
	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1410 1411 1412
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1413

C
Chris Wilson 已提交
1414 1415
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1416 1417 1418 1419 1420 1421 1422 1423 1424
	/* Try to flush the object off the GPU first without holding the lock.
	 * Upon reacquiring the lock, we will perform our sanity checks and then
	 * repeat the flush holding the lock in the normal manner to catch cases
	 * where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
	if (ret)
		goto unlock;

1425 1426 1427 1428 1429 1430
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1431
	/* Now bind it into the GTT if needed */
1432
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
1433 1434
	if (ret)
		goto unlock;
1435

1436 1437 1438
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1439

1440
	ret = i915_gem_object_get_fence(obj);
1441
	if (ret)
1442
		goto unpin;
1443

1444 1445
	obj->fault_mappable = true;

1446 1447 1448
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1449 1450 1451

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1452
unpin:
B
Ben Widawsky 已提交
1453
	i915_gem_object_ggtt_unpin(obj);
1454
unlock:
1455
	mutex_unlock(&dev->struct_mutex);
1456
out:
1457
	switch (ret) {
1458
	case -EIO:
1459 1460 1461
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1462 1463 1464 1465
		if (i915_terminally_wedged(&dev_priv->gpu_error)) {
			ret = VM_FAULT_SIGBUS;
			break;
		}
1466
	case -EAGAIN:
D
Daniel Vetter 已提交
1467 1468 1469 1470
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1471
		 */
1472 1473
	case 0:
	case -ERESTARTSYS:
1474
	case -EINTR:
1475 1476 1477 1478 1479
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1480 1481
		ret = VM_FAULT_NOPAGE;
		break;
1482
	case -ENOMEM:
1483 1484
		ret = VM_FAULT_OOM;
		break;
1485
	case -ENOSPC:
1486
	case -EFAULT:
1487 1488
		ret = VM_FAULT_SIGBUS;
		break;
1489
	default:
1490
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1491 1492
		ret = VM_FAULT_SIGBUS;
		break;
1493
	}
1494 1495 1496

	intel_runtime_pm_put(dev_priv);
	return ret;
1497 1498
}

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
{
	struct i915_vma *vma;

	/*
	 * Only the global gtt is relevant for gtt memory mappings, so restrict
	 * list traversal to objects bound into the global address space. Note
	 * that the active list should be empty, but better safe than sorry.
	 */
	WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
	list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
		i915_gem_release_mmap(vma->obj);
	list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
		i915_gem_release_mmap(vma->obj);
}

1515 1516 1517 1518
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1519
 * Preserve the reservation of the mmapping with the DRM core code, but
1520 1521 1522 1523 1524 1525 1526 1527 1528
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1529
void
1530
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1531
{
1532 1533
	if (!obj->fault_mappable)
		return;
1534

1535
	drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
1536
	obj->fault_mappable = false;
1537 1538
}

1539
uint32_t
1540
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1541
{
1542
	uint32_t gtt_size;
1543 1544

	if (INTEL_INFO(dev)->gen >= 4 ||
1545 1546
	    tiling_mode == I915_TILING_NONE)
		return size;
1547 1548 1549

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1550
		gtt_size = 1024*1024;
1551
	else
1552
		gtt_size = 512*1024;
1553

1554 1555
	while (gtt_size < size)
		gtt_size <<= 1;
1556

1557
	return gtt_size;
1558 1559
}

1560 1561 1562 1563 1564
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1565
 * potential fence register mapping.
1566
 */
1567 1568 1569
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1570 1571 1572 1573 1574
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1575
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1576
	    tiling_mode == I915_TILING_NONE)
1577 1578
		return 4096;

1579 1580 1581 1582
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1583
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1584 1585
}

1586 1587 1588 1589 1590
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1591
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1592 1593
		return 0;

1594 1595
	dev_priv->mm.shrinker_no_lock_stealing = true;

1596 1597
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1598
		goto out;
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1610
		goto out;
1611 1612

	i915_gem_shrink_all(dev_priv);
1613 1614 1615 1616 1617
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1618 1619 1620 1621 1622 1623 1624
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1625
int
1626 1627 1628 1629
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1630
{
1631
	struct drm_i915_private *dev_priv = dev->dev_private;
1632
	struct drm_i915_gem_object *obj;
1633 1634
	int ret;

1635
	ret = i915_mutex_lock_interruptible(dev);
1636
	if (ret)
1637
		return ret;
1638

1639
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1640
	if (&obj->base == NULL) {
1641 1642 1643
		ret = -ENOENT;
		goto unlock;
	}
1644

B
Ben Widawsky 已提交
1645
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1646
		ret = -E2BIG;
1647
		goto out;
1648 1649
	}

1650
	if (obj->madv != I915_MADV_WILLNEED) {
1651
		DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
1652
		ret = -EFAULT;
1653
		goto out;
1654 1655
	}

1656 1657 1658
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1659

1660
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1661

1662
out:
1663
	drm_gem_object_unreference(&obj->base);
1664
unlock:
1665
	mutex_unlock(&dev->struct_mutex);
1666
	return ret;
1667 1668
}

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1693 1694 1695
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1696 1697 1698
{
	struct inode *inode;

1699
	i915_gem_object_free_mmap_offset(obj);
1700

1701 1702
	if (obj->base.filp == NULL)
		return;
1703

D
Daniel Vetter 已提交
1704 1705 1706 1707 1708
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1709
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1710
	shmem_truncate_range(inode, 0, (loff_t)-1);
1711

D
Daniel Vetter 已提交
1712 1713
	obj->madv = __I915_MADV_PURGED;
}
1714

D
Daniel Vetter 已提交
1715 1716 1717 1718
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1719 1720
}

1721
static void
1722
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1723
{
1724 1725
	struct sg_page_iter sg_iter;
	int ret;
1726

1727
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1728

C
Chris Wilson 已提交
1729 1730 1731 1732 1733 1734
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1735
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1736 1737 1738
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1739
	if (i915_gem_object_needs_bit17_swizzle(obj))
1740 1741
		i915_gem_object_save_bit_17_swizzle(obj);

1742 1743
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1744

1745
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1746
		struct page *page = sg_page_iter_page(&sg_iter);
1747

1748
		if (obj->dirty)
1749
			set_page_dirty(page);
1750

1751
		if (obj->madv == I915_MADV_WILLNEED)
1752
			mark_page_accessed(page);
1753

1754
		page_cache_release(page);
1755
	}
1756
	obj->dirty = 0;
1757

1758 1759
	sg_free_table(obj->pages);
	kfree(obj->pages);
1760
}
C
Chris Wilson 已提交
1761

1762
int
1763 1764 1765 1766
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1767
	if (obj->pages == NULL)
1768 1769
		return 0;

1770 1771 1772
	if (obj->pages_pin_count)
		return -EBUSY;

1773
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1774

1775 1776 1777
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1778
	list_del(&obj->global_list);
1779

1780
	ops->put_pages(obj);
1781
	obj->pages = NULL;
1782

C
Chris Wilson 已提交
1783 1784 1785 1786 1787 1788
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

1789
static unsigned long
1790 1791
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1792
{
1793
	struct list_head still_bound_list;
C
Chris Wilson 已提交
1794
	struct drm_i915_gem_object *obj, *next;
1795
	unsigned long count = 0;
C
Chris Wilson 已提交
1796 1797 1798

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1799
				 global_list) {
1800
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1801
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1802 1803 1804 1805 1806 1807
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1808 1809 1810 1811 1812 1813 1814 1815
	/*
	 * As we may completely rewrite the bound list whilst unbinding
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
	 */
	INIT_LIST_HEAD(&still_bound_list);
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1816
		struct i915_vma *vma, *v;
1817

1818 1819 1820 1821
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_bound_list);

1822 1823 1824
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
		/*
		 * Hold a reference whilst we unbind this object, as we may
		 * end up waiting for and retiring requests. This might
		 * release the final reference (held by the active list)
		 * and result in the object being freed from under us.
		 * in this object being freed.
		 *
		 * Note 1: Shrinking the bound list is special since only active
		 * (and hence bound objects) can contain such limbo objects, so
		 * we don't need special tricks for shrinking the unbound list.
		 * The only other place where we have to be careful with active
		 * objects suddenly disappearing due to retiring requests is the
		 * eviction code.
		 *
		 * Note 2: Even though the bound list doesn't hold a reference
		 * to the object we can safely grab one here: The final object
		 * unreferencing and the bound_list are both protected by the
		 * dev->struct_mutex and so we won't ever be able to observe an
		 * object on the bound_list with a reference count equals 0.
		 */
		drm_gem_object_reference(&obj->base);

1847 1848 1849
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1850

1851
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1852
			count += obj->base.size >> PAGE_SHIFT;
1853 1854

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
1855
	}
1856
	list_splice(&still_bound_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
1857 1858 1859 1860

	return count;
}

1861
static unsigned long
1862 1863 1864 1865 1866
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1867
static unsigned long
C
Chris Wilson 已提交
1868 1869 1870
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;
1871
	long freed = 0;
C
Chris Wilson 已提交
1872 1873 1874

	i915_gem_evict_everything(dev_priv->dev);

1875
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1876
				 global_list) {
1877
		if (i915_gem_object_put_pages(obj) == 0)
1878 1879 1880
			freed += obj->base.size >> PAGE_SHIFT;
	}
	return freed;
D
Daniel Vetter 已提交
1881 1882
}

1883
static int
C
Chris Wilson 已提交
1884
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1885
{
C
Chris Wilson 已提交
1886
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1887 1888
	int page_count, i;
	struct address_space *mapping;
1889 1890
	struct sg_table *st;
	struct scatterlist *sg;
1891
	struct sg_page_iter sg_iter;
1892
	struct page *page;
1893
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1894
	gfp_t gfp;
1895

C
Chris Wilson 已提交
1896 1897 1898 1899 1900 1901 1902
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1903 1904 1905 1906
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1907
	page_count = obj->base.size / PAGE_SIZE;
1908 1909
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1910
		return -ENOMEM;
1911
	}
1912

1913 1914 1915 1916 1917
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1918
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1919
	gfp = mapping_gfp_mask(mapping);
1920
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1921
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1922 1923 1924
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1935
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1936 1937 1938 1939 1940 1941 1942
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1943
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1944 1945
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1946 1947 1948 1949 1950 1951 1952 1953
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1954 1955 1956 1957 1958 1959 1960 1961 1962
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1963 1964 1965

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
1966
	}
1967 1968 1969 1970
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1971 1972
	obj->pages = st;

1973
	if (i915_gem_object_needs_bit17_swizzle(obj))
1974 1975 1976 1977 1978
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1979 1980
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1981
		page_cache_release(sg_page_iter_page(&sg_iter));
1982 1983
	sg_free_table(st);
	kfree(st);
1984
	return PTR_ERR(page);
1985 1986
}

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

2001
	if (obj->pages)
2002 2003
		return 0;

2004
	if (obj->madv != I915_MADV_WILLNEED) {
2005
		DRM_DEBUG("Attempting to obtain a purgeable object\n");
2006
		return -EFAULT;
2007 2008
	}

2009 2010
	BUG_ON(obj->pages_pin_count);

2011 2012 2013 2014
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

2015
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2016
	return 0;
2017 2018
}

B
Ben Widawsky 已提交
2019
static void
2020
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
2021
			       struct intel_ring_buffer *ring)
2022
{
2023
	struct drm_device *dev = obj->base.dev;
2024
	struct drm_i915_private *dev_priv = dev->dev_private;
2025
	u32 seqno = intel_ring_get_seqno(ring);
2026

2027
	BUG_ON(ring == NULL);
2028 2029 2030 2031
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
2032
	obj->ring = ring;
2033 2034

	/* Add a reference if we're newly entering the active list. */
2035 2036 2037
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
2038
	}
2039

2040
	list_move_tail(&obj->ring_list, &ring->active_list);
2041

2042
	obj->last_read_seqno = seqno;
2043

2044
	if (obj->fenced_gpu_access) {
2045 2046
		obj->last_fenced_seqno = seqno;

2047 2048 2049 2050 2051 2052 2053 2054
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
2055 2056 2057
	}
}

B
Ben Widawsky 已提交
2058 2059 2060 2061 2062 2063 2064
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring)
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

2065 2066
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2067
{
B
Ben Widawsky 已提交
2068
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2069 2070
	struct i915_address_space *vm;
	struct i915_vma *vma;
2071

2072
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
2073
	BUG_ON(!obj->active);
2074

2075 2076 2077 2078 2079
	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		vma = i915_gem_obj_to_vma(obj, vm);
		if (vma && !list_empty(&vma->mm_list))
			list_move_tail(&vma->mm_list, &vm->inactive_list);
	}
2080

2081
	list_del_init(&obj->ring_list);
2082 2083
	obj->ring = NULL;

2084 2085 2086 2087 2088
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2089 2090 2091 2092 2093 2094
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2095
}
2096

2097
static int
2098
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2099
{
2100 2101 2102
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
2103

2104
	/* Carefully retire all requests without writing to the rings */
2105
	for_each_ring(ring, dev_priv, i) {
2106 2107 2108
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2109 2110
	}
	i915_gem_retire_requests(dev);
2111 2112

	/* Finally reset hw state */
2113
	for_each_ring(ring, dev_priv, i) {
2114
		intel_ring_init_seqno(ring, seqno);
2115

2116 2117 2118
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
2119

2120
	return 0;
2121 2122
}

2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2149 2150
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2151
{
2152 2153 2154 2155
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2156
		int ret = i915_gem_init_seqno(dev, 0);
2157 2158
		if (ret)
			return ret;
2159

2160 2161
		dev_priv->next_seqno = 1;
	}
2162

2163
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2164
	return 0;
2165 2166
}

2167 2168
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2169
		       struct drm_i915_gem_object *obj,
2170
		       u32 *out_seqno)
2171
{
C
Chris Wilson 已提交
2172
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2173
	struct drm_i915_gem_request *request;
2174
	u32 request_ring_position, request_start;
2175 2176
	int ret;

2177
	request_start = intel_ring_get_tail(ring);
2178 2179 2180 2181 2182 2183 2184
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2185 2186 2187
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2188

2189 2190
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2191
		return -ENOMEM;
2192

2193 2194 2195 2196 2197 2198 2199
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2200
	ret = ring->add_request(ring);
2201
	if (ret)
2202
		return ret;
2203

2204
	request->seqno = intel_ring_get_seqno(ring);
2205
	request->ring = ring;
2206
	request->head = request_start;
2207
	request->tail = request_ring_position;
2208 2209 2210 2211 2212 2213 2214

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2215
	request->batch_obj = obj;
2216

2217 2218 2219 2220
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2221 2222 2223
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2224
	request->emitted_jiffies = jiffies;
2225
	list_add_tail(&request->list, &ring->request_list);
2226
	request->file_priv = NULL;
2227

C
Chris Wilson 已提交
2228 2229 2230
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2231
		spin_lock(&file_priv->mm.lock);
2232
		request->file_priv = file_priv;
2233
		list_add_tail(&request->client_list,
2234
			      &file_priv->mm.request_list);
2235
		spin_unlock(&file_priv->mm.lock);
2236
	}
2237

2238
	trace_i915_gem_request_add(ring, request->seqno);
2239
	ring->outstanding_lazy_seqno = 0;
2240
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2241

2242
	if (!dev_priv->ums.mm_suspended) {
2243 2244
		i915_queue_hangcheck(ring->dev);

2245 2246 2247 2248 2249
		cancel_delayed_work_sync(&dev_priv->mm.idle_work);
		queue_delayed_work(dev_priv->wq,
				   &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
		intel_mark_busy(dev_priv->dev);
B
Ben Gamari 已提交
2250
	}
2251

2252
	if (out_seqno)
2253
		*out_seqno = request->seqno;
2254
	return 0;
2255 2256
}

2257 2258
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2259
{
2260
	struct drm_i915_file_private *file_priv = request->file_priv;
2261

2262 2263
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2264

2265
	spin_lock(&file_priv->mm.lock);
2266 2267
	list_del(&request->client_list);
	request->file_priv = NULL;
2268
	spin_unlock(&file_priv->mm.lock);
2269 2270
}

2271
static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
2272
				   const struct i915_hw_context *ctx)
2273
{
2274
	unsigned long elapsed;
2275

2276 2277 2278
	elapsed = get_seconds() - ctx->hang_stats.guilty_ts;

	if (ctx->hang_stats.banned)
2279 2280 2281
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2282
		if (!i915_gem_context_is_default(ctx)) {
2283
			DRM_DEBUG("context hanging too fast, banning!\n");
2284 2285 2286 2287
			return true;
		} else if (dev_priv->gpu_error.stop_rings == 0) {
			DRM_ERROR("gpu hanging too fast, banning!\n");
			return true;
2288
		}
2289 2290 2291 2292 2293
	}

	return false;
}

2294 2295
static void i915_set_reset_status(struct drm_i915_private *dev_priv,
				  struct i915_hw_context *ctx,
2296
				  const bool guilty)
2297
{
2298 2299 2300 2301
	struct i915_ctx_hang_stats *hs;

	if (WARN_ON(!ctx))
		return;
2302

2303 2304 2305
	hs = &ctx->hang_stats;

	if (guilty) {
2306
		hs->banned = i915_context_is_banned(dev_priv, ctx);
2307 2308 2309 2310
		hs->batch_active++;
		hs->guilty_ts = get_seconds();
	} else {
		hs->batch_pending++;
2311 2312 2313
	}
}

2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2325 2326
struct drm_i915_gem_request *
i915_gem_find_active_request(struct intel_ring_buffer *ring)
2327
{
2328
	struct drm_i915_gem_request *request;
2329 2330 2331
	u32 completed_seqno;

	completed_seqno = ring->get_seqno(ring, false);
2332 2333 2334 2335

	list_for_each_entry(request, &ring->request_list, list) {
		if (i915_seqno_passed(completed_seqno, request->seqno))
			continue;
2336

2337
		return request;
2338
	}
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348

	return NULL;
}

static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
				       struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_request *request;
	bool ring_hung;

2349
	request = i915_gem_find_active_request(ring);
2350 2351 2352 2353 2354 2355

	if (request == NULL)
		return;

	ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;

2356
	i915_set_reset_status(dev_priv, request->ctx, ring_hung);
2357 2358

	list_for_each_entry_continue(request, &ring->request_list, list)
2359
		i915_set_reset_status(dev_priv, request->ctx, false);
2360
}
2361

2362 2363 2364
static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
					struct intel_ring_buffer *ring)
{
2365
	while (!list_empty(&ring->active_list)) {
2366
		struct drm_i915_gem_object *obj;
2367

2368 2369 2370
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2371

2372
		i915_gem_object_move_to_inactive(obj);
2373
	}
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390

	/*
	 * We must free the requests after all the corresponding objects have
	 * been moved off active lists. Which is the same order as the normal
	 * retire_requests function does. This is important if object hold
	 * implicit references on things like e.g. ppgtt address spaces through
	 * the request.
	 */
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);

		i915_gem_free_request(request);
	}
2391 2392
}

2393
void i915_gem_restore_fences(struct drm_device *dev)
2394 2395 2396 2397
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2398
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2399
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2400

2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2411 2412 2413
	}
}

2414
void i915_gem_reset(struct drm_device *dev)
2415
{
2416
	struct drm_i915_private *dev_priv = dev->dev_private;
2417
	struct intel_ring_buffer *ring;
2418
	int i;
2419

2420 2421 2422 2423 2424 2425 2426 2427
	/*
	 * Before we free the objects from the requests, we need to inspect
	 * them for finding the guilty party. As the requests only borrow
	 * their reference to the objects, the inspection must be done first.
	 */
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_status(dev_priv, ring);

2428
	for_each_ring(ring, dev_priv, i)
2429
		i915_gem_reset_ring_cleanup(dev_priv, ring);
2430

2431 2432
	i915_gem_cleanup_ringbuffer(dev);

2433 2434
	i915_gem_context_reset(dev);

2435
	i915_gem_restore_fences(dev);
2436 2437 2438 2439 2440
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2441
static void
C
Chris Wilson 已提交
2442
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2443 2444 2445
{
	uint32_t seqno;

C
Chris Wilson 已提交
2446
	if (list_empty(&ring->request_list))
2447 2448
		return;

C
Chris Wilson 已提交
2449
	WARN_ON(i915_verify_lists(ring->dev));
2450

2451
	seqno = ring->get_seqno(ring, true);
2452

2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate,
	 * before we free the context associated with the requests.
	 */
	while (!list_empty(&ring->active_list)) {
		struct drm_i915_gem_object *obj;

		obj = list_first_entry(&ring->active_list,
				      struct drm_i915_gem_object,
				      ring_list);

		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
			break;

		i915_gem_object_move_to_inactive(obj);
	}


2471
	while (!list_empty(&ring->request_list)) {
2472 2473
		struct drm_i915_gem_request *request;

2474
		request = list_first_entry(&ring->request_list,
2475 2476 2477
					   struct drm_i915_gem_request,
					   list);

2478
		if (!i915_seqno_passed(seqno, request->seqno))
2479 2480
			break;

C
Chris Wilson 已提交
2481
		trace_i915_gem_request_retire(ring, request->seqno);
2482 2483 2484 2485 2486 2487
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2488

2489
		i915_gem_free_request(request);
2490
	}
2491

C
Chris Wilson 已提交
2492 2493
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2494
		ring->irq_put(ring);
C
Chris Wilson 已提交
2495
		ring->trace_irq_seqno = 0;
2496
	}
2497

C
Chris Wilson 已提交
2498
	WARN_ON(i915_verify_lists(ring->dev));
2499 2500
}

2501
bool
2502 2503 2504
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2505
	struct intel_ring_buffer *ring;
2506
	bool idle = true;
2507
	int i;
2508

2509
	for_each_ring(ring, dev_priv, i) {
2510
		i915_gem_retire_requests_ring(ring);
2511 2512 2513 2514 2515 2516 2517 2518 2519
		idle &= list_empty(&ring->request_list);
	}

	if (idle)
		mod_delayed_work(dev_priv->wq,
				   &dev_priv->mm.idle_work,
				   msecs_to_jiffies(100));

	return idle;
2520 2521
}

2522
static void
2523 2524
i915_gem_retire_work_handler(struct work_struct *work)
{
2525 2526 2527
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.retire_work.work);
	struct drm_device *dev = dev_priv->dev;
2528
	bool idle;
2529

2530
	/* Come back later if the device is busy... */
2531 2532 2533 2534
	idle = false;
	if (mutex_trylock(&dev->struct_mutex)) {
		idle = i915_gem_retire_requests(dev);
		mutex_unlock(&dev->struct_mutex);
2535
	}
2536
	if (!idle)
2537 2538
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2539
}
2540

2541 2542 2543 2544 2545 2546 2547
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.idle_work.work);

	intel_mark_idle(dev_priv->dev);
2548 2549
}

2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2561
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2562 2563 2564 2565 2566 2567 2568 2569 2570
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2596
	drm_i915_private_t *dev_priv = dev->dev_private;
2597 2598 2599
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2600
	struct timespec timeout_stack, *timeout = NULL;
2601
	unsigned reset_counter;
2602 2603 2604
	u32 seqno = 0;
	int ret = 0;

2605 2606 2607 2608
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2620 2621
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2622 2623 2624 2625
	if (ret)
		goto out;

	if (obj->active) {
2626
		seqno = obj->last_read_seqno;
2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2642
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2643 2644
	mutex_unlock(&dev->struct_mutex);

2645
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
2646
	if (timeout)
2647
		args->timeout_ns = timespec_to_ns(timeout);
2648 2649 2650 2651 2652 2653 2654 2655
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2679
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2680
		return i915_gem_object_wait_rendering(obj, false);
2681 2682 2683

	idx = intel_ring_sync_index(from, to);

2684
	seqno = obj->last_read_seqno;
2685 2686 2687
	if (seqno <= from->sync_seqno[idx])
		return 0;

2688 2689 2690
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2691

2692
	trace_i915_gem_ring_sync_to(from, to, seqno);
2693
	ret = to->sync_to(to, from, seqno);
2694
	if (!ret)
2695 2696 2697 2698 2699
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2700

2701
	return ret;
2702 2703
}

2704 2705 2706 2707 2708 2709 2710
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2711 2712 2713
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2714 2715 2716
	/* Wait for any direct GTT access to complete */
	mb();

2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2728
int i915_vma_unbind(struct i915_vma *vma)
2729
{
2730
	struct drm_i915_gem_object *obj = vma->obj;
2731
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2732
	int ret;
2733

2734
	if (list_empty(&vma->vma_link))
2735 2736
		return 0;

2737 2738 2739 2740
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);
		return 0;
	}
2741

B
Ben Widawsky 已提交
2742
	if (vma->pin_count)
2743
		return -EBUSY;
2744

2745 2746
	BUG_ON(obj->pages == NULL);

2747
	ret = i915_gem_object_finish_gpu(obj);
2748
	if (ret)
2749 2750 2751 2752 2753 2754
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2755
	i915_gem_object_finish_gtt(obj);
2756

2757
	/* release the fence reg _after_ flushing */
2758
	ret = i915_gem_object_put_fence(obj);
2759
	if (ret)
2760
		return ret;
2761

2762
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2763

2764 2765
	vma->unbind_vma(vma);

2766
	i915_gem_gtt_finish_object(obj);
2767

2768
	list_del_init(&vma->mm_list);
2769
	/* Avoid an unnecessary call to unbind on rebind. */
2770 2771
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2772

B
Ben Widawsky 已提交
2773 2774 2775 2776
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2777
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2778 2779
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2780

2781 2782 2783 2784 2785 2786
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2787
	return 0;
2788 2789
}

2790
int i915_gpu_idle(struct drm_device *dev)
2791 2792
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2793
	struct intel_ring_buffer *ring;
2794
	int ret, i;
2795 2796

	/* Flush everything onto the inactive list. */
2797
	for_each_ring(ring, dev_priv, i) {
2798
		ret = i915_switch_context(ring, NULL, ring->default_context);
2799 2800 2801
		if (ret)
			return ret;

2802
		ret = intel_ring_idle(ring);
2803 2804 2805
		if (ret)
			return ret;
	}
2806

2807
	return 0;
2808 2809
}

2810 2811
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2812 2813
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2814 2815
	int fence_reg;
	int fence_pitch_shift;
2816

2817 2818 2819 2820 2821 2822 2823 2824
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2839
	if (obj) {
2840
		u32 size = i915_gem_obj_ggtt_size(obj);
2841
		uint64_t val;
2842

2843
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2844
				 0xfffff000) << 32;
2845
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2846
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2847 2848 2849
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2850

2851 2852 2853 2854 2855 2856 2857 2858 2859
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2860 2861
}

2862 2863
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2864 2865
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2866
	u32 val;
2867

2868
	if (obj) {
2869
		u32 size = i915_gem_obj_ggtt_size(obj);
2870 2871
		int pitch_val;
		int tile_width;
2872

2873
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2874
		     (size & -size) != size ||
2875 2876 2877
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2878

2879 2880 2881 2882 2883 2884 2885 2886 2887
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2888
		val = i915_gem_obj_ggtt_offset(obj);
2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2904 2905
}

2906 2907
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2908 2909 2910 2911
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2912
	if (obj) {
2913
		u32 size = i915_gem_obj_ggtt_size(obj);
2914
		uint32_t pitch_val;
2915

2916
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2917
		     (size & -size) != size ||
2918 2919 2920
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2921

2922 2923
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2924

2925
		val = i915_gem_obj_ggtt_offset(obj);
2926 2927 2928 2929 2930 2931 2932
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2933

2934 2935 2936 2937
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2938 2939 2940 2941 2942
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2943 2944 2945
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2946 2947 2948 2949 2950 2951 2952 2953
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2954 2955 2956 2957
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2958
	switch (INTEL_INFO(dev)->gen) {
2959
	case 8:
2960
	case 7:
2961
	case 6:
2962 2963 2964 2965
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2966
	default: BUG();
2967
	}
2968 2969 2970 2971 2972 2973

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2974 2975
}

2976 2977 2978 2979 2980 2981 2982 2983 2984 2985
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2986
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2987 2988 2989
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2990 2991

	if (enable) {
2992
		obj->fence_reg = reg;
2993 2994 2995 2996 2997 2998 2999
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
3000
	obj->fence_dirty = false;
3001 3002
}

3003
static int
3004
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
3005
{
3006
	if (obj->last_fenced_seqno) {
3007
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
3008 3009
		if (ret)
			return ret;
3010 3011 3012 3013

		obj->last_fenced_seqno = 0;
	}

3014
	obj->fenced_gpu_access = false;
3015 3016 3017 3018 3019 3020
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
3021
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3022
	struct drm_i915_fence_reg *fence;
3023 3024
	int ret;

3025
	ret = i915_gem_object_wait_fence(obj);
3026 3027 3028
	if (ret)
		return ret;

3029 3030
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3031

3032 3033
	fence = &dev_priv->fence_regs[obj->fence_reg];

3034
	i915_gem_object_fence_lost(obj);
3035
	i915_gem_object_update_fence(obj, fence, false);
3036 3037 3038 3039 3040

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3041
i915_find_fence_reg(struct drm_device *dev)
3042 3043
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3044
	struct drm_i915_fence_reg *reg, *avail;
3045
	int i;
3046 3047

	/* First try to find a free reg */
3048
	avail = NULL;
3049 3050 3051
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3052
			return reg;
3053

3054
		if (!reg->pin_count)
3055
			avail = reg;
3056 3057
	}

3058
	if (avail == NULL)
3059
		goto deadlock;
3060 3061

	/* None available, try to steal one or wait for a user to finish */
3062
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3063
		if (reg->pin_count)
3064 3065
			continue;

C
Chris Wilson 已提交
3066
		return reg;
3067 3068
	}

3069 3070 3071 3072 3073 3074
deadlock:
	/* Wait for completion of pending flips which consume fences */
	if (intel_has_pending_fb_unpin(dev))
		return ERR_PTR(-EAGAIN);

	return ERR_PTR(-EDEADLK);
3075 3076
}

3077
/**
3078
 * i915_gem_object_get_fence - set up fencing for an object
3079 3080 3081 3082 3083 3084 3085 3086 3087
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3088 3089
 *
 * For an untiled surface, this removes any existing fence.
3090
 */
3091
int
3092
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3093
{
3094
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3095
	struct drm_i915_private *dev_priv = dev->dev_private;
3096
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3097
	struct drm_i915_fence_reg *reg;
3098
	int ret;
3099

3100 3101 3102
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3103
	if (obj->fence_dirty) {
3104
		ret = i915_gem_object_wait_fence(obj);
3105 3106 3107
		if (ret)
			return ret;
	}
3108

3109
	/* Just update our place in the LRU if our fence is getting reused. */
3110 3111
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3112
		if (!obj->fence_dirty) {
3113 3114 3115 3116 3117 3118
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
3119 3120
		if (IS_ERR(reg))
			return PTR_ERR(reg);
3121

3122 3123 3124
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3125
			ret = i915_gem_object_wait_fence(old);
3126 3127 3128
			if (ret)
				return ret;

3129
			i915_gem_object_fence_lost(old);
3130
		}
3131
	} else
3132 3133
		return 0;

3134 3135
	i915_gem_object_update_fence(obj, reg, enable);

3136
	return 0;
3137 3138
}

3139 3140 3141 3142 3143 3144 3145 3146
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3147
	 * crossing memory domains and dying.
3148 3149 3150 3151
	 */
	if (HAS_LLC(dev))
		return true;

3152
	if (!drm_mm_node_allocated(gtt_space))
3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3176
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3177 3178 3179 3180 3181 3182 3183 3184
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3185 3186
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3187 3188 3189 3190 3191 3192 3193 3194 3195 3196
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3197 3198
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3209 3210 3211
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
3212
static struct i915_vma *
3213 3214 3215
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
3216
			   unsigned flags)
3217
{
3218
	struct drm_device *dev = obj->base.dev;
3219
	drm_i915_private_t *dev_priv = dev->dev_private;
3220
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3221
	size_t gtt_max =
3222
		flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3223
	struct i915_vma *vma;
3224
	int ret;
3225

3226 3227 3228 3229 3230
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3231
						     obj->tiling_mode, true);
3232
	unfenced_alignment =
3233
		i915_gem_get_gtt_alignment(dev,
3234 3235
					   obj->base.size,
					   obj->tiling_mode, false);
3236

3237
	if (alignment == 0)
3238
		alignment = flags & PIN_MAPPABLE ? fence_alignment :
3239
						unfenced_alignment;
3240
	if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
3241
		DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
3242
		return ERR_PTR(-EINVAL);
3243 3244
	}

3245
	size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3246

3247 3248 3249
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3250
	if (obj->base.size > gtt_max) {
3251
		DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3252
			  obj->base.size,
3253
			  flags & PIN_MAPPABLE ? "mappable" : "total",
3254
			  gtt_max);
3255
		return ERR_PTR(-E2BIG);
3256 3257
	}

3258
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3259
	if (ret)
3260
		return ERR_PTR(ret);
C
Chris Wilson 已提交
3261

3262 3263
	i915_gem_object_pin_pages(obj);

3264
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3265
	if (IS_ERR(vma))
3266
		goto err_unpin;
B
Ben Widawsky 已提交
3267

3268
search_free:
3269
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3270
						  size, alignment,
3271 3272
						  obj->cache_level, 0, gtt_max,
						  DRM_MM_SEARCH_DEFAULT);
3273
	if (ret) {
3274
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3275
					       obj->cache_level, flags);
3276 3277
		if (ret == 0)
			goto search_free;
3278

3279
		goto err_free_vma;
3280
	}
B
Ben Widawsky 已提交
3281
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3282
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3283
		ret = -EINVAL;
3284
		goto err_remove_node;
3285 3286
	}

3287
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3288
	if (ret)
3289
		goto err_remove_node;
3290

3291
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3292
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3293

3294 3295
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3296

3297 3298
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3299

3300 3301
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3302

3303
		obj->map_and_fenceable = mappable && fenceable;
3304
	}
3305

3306
	WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3307

3308
	trace_i915_vma_bind(vma, flags);
3309 3310 3311
	vma->bind_vma(vma, obj->cache_level,
		      flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);

3312
	i915_gem_verify_gtt(dev);
3313
	return vma;
B
Ben Widawsky 已提交
3314

3315
err_remove_node:
3316
	drm_mm_remove_node(&vma->node);
3317
err_free_vma:
B
Ben Widawsky 已提交
3318
	i915_gem_vma_destroy(vma);
3319
	vma = ERR_PTR(ret);
3320
err_unpin:
B
Ben Widawsky 已提交
3321
	i915_gem_object_unpin_pages(obj);
3322
	return vma;
3323 3324
}

3325
bool
3326 3327
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3328 3329 3330 3331 3332
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3333
	if (obj->pages == NULL)
3334
		return false;
3335

3336 3337 3338 3339 3340
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3341
		return false;
3342

3343 3344 3345 3346 3347 3348 3349 3350
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3351
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3352
		return false;
3353

C
Chris Wilson 已提交
3354
	trace_i915_gem_object_clflush(obj);
3355
	drm_clflush_sg(obj->pages);
3356 3357

	return true;
3358 3359 3360 3361
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3362
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3363
{
C
Chris Wilson 已提交
3364 3365
	uint32_t old_write_domain;

3366
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3367 3368
		return;

3369
	/* No actual flushing is required for the GTT write domain.  Writes
3370 3371
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3372 3373 3374 3375
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3376
	 */
3377 3378
	wmb();

3379 3380
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3381 3382

	trace_i915_gem_object_change_domain(obj,
3383
					    obj->base.read_domains,
C
Chris Wilson 已提交
3384
					    old_write_domain);
3385 3386 3387 3388
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3389 3390
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3391
{
C
Chris Wilson 已提交
3392
	uint32_t old_write_domain;
3393

3394
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3395 3396
		return;

3397 3398 3399
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3400 3401
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3402 3403

	trace_i915_gem_object_change_domain(obj,
3404
					    obj->base.read_domains,
C
Chris Wilson 已提交
3405
					    old_write_domain);
3406 3407
}

3408 3409 3410 3411 3412 3413
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3414
int
3415
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3416
{
3417
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3418
	uint32_t old_write_domain, old_read_domains;
3419
	int ret;
3420

3421
	/* Not valid to be called on unbound objects. */
3422
	if (!i915_gem_obj_bound_any(obj))
3423 3424
		return -EINVAL;

3425 3426 3427
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3428
	ret = i915_gem_object_wait_rendering(obj, !write);
3429 3430 3431
	if (ret)
		return ret;

3432
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3433

3434 3435 3436 3437 3438 3439 3440
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3441 3442
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3443

3444 3445 3446
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3447 3448
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3449
	if (write) {
3450 3451 3452
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3453 3454
	}

C
Chris Wilson 已提交
3455 3456 3457 3458
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3459
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3460
	if (i915_gem_object_is_inactive(obj)) {
3461
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3462 3463 3464 3465 3466
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3467

3468 3469 3470
	return 0;
}

3471 3472 3473
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3474
	struct drm_device *dev = obj->base.dev;
3475
	struct i915_vma *vma;
3476 3477 3478 3479 3480
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

B
Ben Widawsky 已提交
3481
	if (i915_gem_obj_is_pinned(obj)) {
3482 3483 3484 3485
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3486 3487
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3488
			ret = i915_vma_unbind(vma);
3489 3490 3491 3492 3493
			if (ret)
				return ret;

			break;
		}
3494 3495
	}

3496
	if (i915_gem_obj_bound_any(obj)) {
3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3507
		if (INTEL_INFO(dev)->gen < 6) {
3508 3509 3510 3511 3512
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3513
		list_for_each_entry(vma, &obj->vma_list, vma_link)
3514 3515 3516
			if (drm_mm_node_allocated(&vma->node))
				vma->bind_vma(vma, cache_level,
					      obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
3517 3518
	}

3519 3520 3521 3522 3523
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3545
	i915_gem_verify_gtt(dev);
3546 3547 3548
	return 0;
}

B
Ben Widawsky 已提交
3549 3550
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3551
{
B
Ben Widawsky 已提交
3552
	struct drm_i915_gem_caching *args = data;
3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3566 3567 3568 3569 3570 3571
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3572 3573 3574 3575
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3576 3577 3578 3579
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3580 3581 3582 3583 3584 3585 3586

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3587 3588
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3589
{
B
Ben Widawsky 已提交
3590
	struct drm_i915_gem_caching *args = data;
3591 3592 3593 3594
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3595 3596
	switch (args->caching) {
	case I915_CACHING_NONE:
3597 3598
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3599
	case I915_CACHING_CACHED:
3600 3601
		level = I915_CACHE_LLC;
		break;
3602 3603 3604
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3605 3606 3607 3608
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3609 3610 3611 3612
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
B
Ben Widawsky 已提交
3640
	return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
3641 3642
}

3643
/*
3644 3645 3646
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3647 3648
 */
int
3649 3650
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3651
				     struct intel_ring_buffer *pipelined)
3652
{
3653
	u32 old_read_domains, old_write_domain;
3654 3655
	int ret;

3656
	if (pipelined != obj->ring) {
3657 3658
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3659 3660 3661
			return ret;
	}

3662 3663 3664 3665 3666
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3667 3668 3669 3670 3671 3672 3673 3674 3675
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3676 3677
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3678
	if (ret)
3679
		goto err_unpin_display;
3680

3681 3682 3683 3684
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3685
	ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
3686
	if (ret)
3687
		goto err_unpin_display;
3688

3689
	i915_gem_object_flush_cpu_write_domain(obj, true);
3690

3691
	old_write_domain = obj->base.write_domain;
3692
	old_read_domains = obj->base.read_domains;
3693 3694 3695 3696

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3697
	obj->base.write_domain = 0;
3698
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3699 3700 3701

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3702
					    old_write_domain);
3703 3704

	return 0;
3705 3706 3707 3708 3709 3710 3711 3712 3713

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
3714
	i915_gem_object_ggtt_unpin(obj);
3715
	obj->pin_display = is_pin_display(obj);
3716 3717
}

3718
int
3719
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3720
{
3721 3722
	int ret;

3723
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3724 3725
		return 0;

3726
	ret = i915_gem_object_wait_rendering(obj, false);
3727 3728 3729
	if (ret)
		return ret;

3730 3731
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3732
	return 0;
3733 3734
}

3735 3736 3737 3738 3739 3740
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3741
int
3742
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3743
{
C
Chris Wilson 已提交
3744
	uint32_t old_write_domain, old_read_domains;
3745 3746
	int ret;

3747 3748 3749
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3750
	ret = i915_gem_object_wait_rendering(obj, !write);
3751 3752 3753
	if (ret)
		return ret;

3754
	i915_gem_object_flush_gtt_write_domain(obj);
3755

3756 3757
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3758

3759
	/* Flush the CPU cache if it's still invalid. */
3760
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3761
		i915_gem_clflush_object(obj, false);
3762

3763
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3764 3765 3766 3767 3768
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3769
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3770 3771 3772 3773 3774

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3775 3776
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3777
	}
3778

C
Chris Wilson 已提交
3779 3780 3781 3782
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3783 3784 3785
	return 0;
}

3786 3787 3788
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3789 3790 3791 3792
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3793 3794 3795
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3796
static int
3797
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3798
{
3799 3800
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3801
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3802 3803
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3804
	unsigned reset_counter;
3805 3806
	u32 seqno = 0;
	int ret;
3807

3808 3809 3810 3811 3812 3813 3814
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3815

3816
	spin_lock(&file_priv->mm.lock);
3817
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3818 3819
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3820

3821 3822
		ring = request->ring;
		seqno = request->seqno;
3823
	}
3824
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3825
	spin_unlock(&file_priv->mm.lock);
3826

3827 3828
	if (seqno == 0)
		return 0;
3829

3830
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
3831 3832
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3833 3834 3835 3836

	return ret;
}

3837
int
3838
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3839
		    struct i915_address_space *vm,
3840
		    uint32_t alignment,
3841
		    unsigned flags)
3842
{
3843
	struct i915_vma *vma;
3844 3845
	int ret;

3846
	if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
3847
		return -EINVAL;
3848 3849 3850

	vma = i915_gem_obj_to_vma(obj, vm);
	if (vma) {
B
Ben Widawsky 已提交
3851 3852 3853
		if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
			return -EBUSY;

3854 3855
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3856
		    (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
B
Ben Widawsky 已提交
3857
			WARN(vma->pin_count,
3858
			     "bo is already pinned with incorrect alignment:"
3859
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3860
			     " obj->map_and_fenceable=%d\n",
3861
			     i915_gem_obj_offset(obj, vm), alignment,
3862
			     flags & PIN_MAPPABLE,
3863
			     obj->map_and_fenceable);
3864
			ret = i915_vma_unbind(vma);
3865 3866
			if (ret)
				return ret;
3867 3868

			vma = NULL;
3869 3870 3871
		}
	}

3872
	if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
3873 3874 3875
		vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
		if (IS_ERR(vma))
			return PTR_ERR(vma);
3876
	}
J
Jesse Barnes 已提交
3877

3878 3879
	if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
		vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
3880

3881
	vma->pin_count++;
3882 3883
	if (flags & PIN_MAPPABLE)
		obj->pin_mappable |= true;
3884 3885 3886 3887 3888

	return 0;
}

void
B
Ben Widawsky 已提交
3889
i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3890
{
B
Ben Widawsky 已提交
3891
	struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
3892

B
Ben Widawsky 已提交
3893 3894 3895 3896 3897
	BUG_ON(!vma);
	BUG_ON(vma->pin_count == 0);
	BUG_ON(!i915_gem_obj_ggtt_bound(obj));

	if (--vma->pin_count == 0)
3898
		obj->pin_mappable = false;
3899 3900 3901 3902
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3903
		   struct drm_file *file)
3904 3905
{
	struct drm_i915_gem_pin *args = data;
3906
	struct drm_i915_gem_object *obj;
3907 3908
	int ret;

3909 3910 3911
	if (INTEL_INFO(dev)->gen >= 6)
		return -ENODEV;

3912 3913 3914
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3915

3916
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3917
	if (&obj->base == NULL) {
3918 3919
		ret = -ENOENT;
		goto unlock;
3920 3921
	}

3922
	if (obj->madv != I915_MADV_WILLNEED) {
3923
		DRM_DEBUG("Attempting to pin a purgeable buffer\n");
3924
		ret = -EFAULT;
3925
		goto out;
3926 3927
	}

3928
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
3929
		DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
3930
			  args->handle);
3931 3932
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3933 3934
	}

3935 3936 3937 3938 3939
	if (obj->user_pin_count == ULONG_MAX) {
		ret = -EBUSY;
		goto out;
	}

3940
	if (obj->user_pin_count == 0) {
3941
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
3942 3943
		if (ret)
			goto out;
3944 3945
	}

3946 3947 3948
	obj->user_pin_count++;
	obj->pin_filp = file;

3949
	args->offset = i915_gem_obj_ggtt_offset(obj);
3950
out:
3951
	drm_gem_object_unreference(&obj->base);
3952
unlock:
3953
	mutex_unlock(&dev->struct_mutex);
3954
	return ret;
3955 3956 3957 3958
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3959
		     struct drm_file *file)
3960 3961
{
	struct drm_i915_gem_pin *args = data;
3962
	struct drm_i915_gem_object *obj;
3963
	int ret;
3964

3965 3966 3967
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3968

3969
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3970
	if (&obj->base == NULL) {
3971 3972
		ret = -ENOENT;
		goto unlock;
3973
	}
3974

3975
	if (obj->pin_filp != file) {
3976
		DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
3977
			  args->handle);
3978 3979
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3980
	}
3981 3982 3983
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
B
Ben Widawsky 已提交
3984
		i915_gem_object_ggtt_unpin(obj);
J
Jesse Barnes 已提交
3985
	}
3986

3987
out:
3988
	drm_gem_object_unreference(&obj->base);
3989
unlock:
3990
	mutex_unlock(&dev->struct_mutex);
3991
	return ret;
3992 3993 3994 3995
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3996
		    struct drm_file *file)
3997 3998
{
	struct drm_i915_gem_busy *args = data;
3999
	struct drm_i915_gem_object *obj;
4000 4001
	int ret;

4002
	ret = i915_mutex_lock_interruptible(dev);
4003
	if (ret)
4004
		return ret;
4005

4006
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4007
	if (&obj->base == NULL) {
4008 4009
		ret = -ENOENT;
		goto unlock;
4010
	}
4011

4012 4013 4014 4015
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4016
	 */
4017
	ret = i915_gem_object_flush_active(obj);
4018

4019
	args->busy = obj->active;
4020 4021 4022 4023
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4024

4025
	drm_gem_object_unreference(&obj->base);
4026
unlock:
4027
	mutex_unlock(&dev->struct_mutex);
4028
	return ret;
4029 4030 4031 4032 4033 4034
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4035
	return i915_gem_ring_throttle(dev, file_priv);
4036 4037
}

4038 4039 4040 4041 4042
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4043
	struct drm_i915_gem_object *obj;
4044
	int ret;
4045 4046 4047 4048 4049 4050 4051 4052 4053

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4054 4055 4056 4057
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4058
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4059
	if (&obj->base == NULL) {
4060 4061
		ret = -ENOENT;
		goto unlock;
4062 4063
	}

B
Ben Widawsky 已提交
4064
	if (i915_gem_obj_is_pinned(obj)) {
4065 4066
		ret = -EINVAL;
		goto out;
4067 4068
	}

4069 4070
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4071

C
Chris Wilson 已提交
4072 4073
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4074 4075
		i915_gem_object_truncate(obj);

4076
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4077

4078
out:
4079
	drm_gem_object_unreference(&obj->base);
4080
unlock:
4081
	mutex_unlock(&dev->struct_mutex);
4082
	return ret;
4083 4084
}

4085 4086
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4087
{
4088
	INIT_LIST_HEAD(&obj->global_list);
4089
	INIT_LIST_HEAD(&obj->ring_list);
4090
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4091
	INIT_LIST_HEAD(&obj->vma_list);
4092

4093 4094
	obj->ops = ops;

4095 4096 4097 4098 4099 4100 4101 4102
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4103 4104 4105 4106 4107
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4108 4109
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4110
{
4111
	struct drm_i915_gem_object *obj;
4112
	struct address_space *mapping;
D
Daniel Vetter 已提交
4113
	gfp_t mask;
4114

4115
	obj = i915_gem_object_alloc(dev);
4116 4117
	if (obj == NULL)
		return NULL;
4118

4119
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4120
		i915_gem_object_free(obj);
4121 4122
		return NULL;
	}
4123

4124 4125 4126 4127 4128 4129 4130
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4131
	mapping = file_inode(obj->base.filp)->i_mapping;
4132
	mapping_set_gfp_mask(mapping, mask);
4133

4134
	i915_gem_object_init(obj, &i915_gem_object_ops);
4135

4136 4137
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4138

4139 4140
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4156 4157
	trace_i915_gem_object_create(obj);

4158
	return obj;
4159 4160
}

4161
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4162
{
4163
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4164
	struct drm_device *dev = obj->base.dev;
4165
	drm_i915_private_t *dev_priv = dev->dev_private;
4166
	struct i915_vma *vma, *next;
4167

4168 4169
	intel_runtime_pm_get(dev_priv);

4170 4171
	trace_i915_gem_object_destroy(obj);

4172 4173 4174
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

4175
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
4176 4177 4178 4179
		int ret;

		vma->pin_count = 0;
		ret = i915_vma_unbind(vma);
4180 4181
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4182

4183 4184
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4185

4186
			WARN_ON(i915_vma_unbind(vma));
4187

4188 4189
			dev_priv->mm.interruptible = was_interruptible;
		}
4190 4191
	}

B
Ben Widawsky 已提交
4192 4193 4194 4195 4196
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4197 4198
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4199
	i915_gem_object_put_pages(obj);
4200
	i915_gem_object_free_mmap_offset(obj);
4201
	i915_gem_object_release_stolen(obj);
4202

4203 4204
	BUG_ON(obj->pages);

4205 4206
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4207

4208 4209
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4210

4211
	kfree(obj->bit_17);
4212
	i915_gem_object_free(obj);
4213 4214

	intel_runtime_pm_put(dev_priv);
4215 4216
}

4217
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4218
				     struct i915_address_space *vm)
4219 4220 4221 4222 4223 4224 4225 4226 4227
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

B
Ben Widawsky 已提交
4228 4229 4230
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4231 4232 4233 4234 4235

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4236
	list_del(&vma->vma_link);
4237

B
Ben Widawsky 已提交
4238 4239 4240
	kfree(vma);
}

4241
int
4242
i915_gem_suspend(struct drm_device *dev)
4243 4244
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4245
	int ret = 0;
4246

4247
	mutex_lock(&dev->struct_mutex);
4248
	if (dev_priv->ums.mm_suspended)
4249
		goto err;
4250

4251
	ret = i915_gpu_idle(dev);
4252
	if (ret)
4253
		goto err;
4254

4255
	i915_gem_retire_requests(dev);
4256

4257
	/* Under UMS, be paranoid and evict. */
4258
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4259
		i915_gem_evict_everything(dev);
4260 4261

	i915_kernel_lost_context(dev);
4262
	i915_gem_cleanup_ringbuffer(dev);
4263

4264 4265 4266 4267 4268 4269 4270 4271 4272
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
							     DRIVER_MODESET);
	mutex_unlock(&dev->struct_mutex);

	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4273
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4274
	cancel_delayed_work_sync(&dev_priv->mm.idle_work);
4275

4276
	return 0;
4277 4278 4279 4280

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4281 4282
}

4283
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4284
{
4285
	struct drm_device *dev = ring->dev;
B
Ben Widawsky 已提交
4286
	drm_i915_private_t *dev_priv = dev->dev_private;
4287 4288
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4289
	int i, ret;
B
Ben Widawsky 已提交
4290

4291
	if (!HAS_L3_DPF(dev) || !remap_info)
4292
		return 0;
B
Ben Widawsky 已提交
4293

4294 4295 4296
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4297

4298 4299 4300 4301 4302
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4303
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4304 4305 4306
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4307 4308
	}

4309
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4310

4311
	return ret;
B
Ben Widawsky 已提交
4312 4313
}

4314 4315 4316 4317
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4318
	if (INTEL_INFO(dev)->gen < 5 ||
4319 4320 4321 4322 4323 4324
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4325 4326 4327
	if (IS_GEN5(dev))
		return;

4328 4329
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4330
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4331
	else if (IS_GEN7(dev))
4332
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4333 4334
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4335 4336
	else
		BUG();
4337
}
D
Daniel Vetter 已提交
4338

4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4355
static int i915_gem_init_rings(struct drm_device *dev)
4356
{
4357
	struct drm_i915_private *dev_priv = dev->dev_private;
4358
	int ret;
4359

4360
	ret = intel_init_render_ring_buffer(dev);
4361
	if (ret)
4362
		return ret;
4363 4364

	if (HAS_BSD(dev)) {
4365
		ret = intel_init_bsd_ring_buffer(dev);
4366 4367
		if (ret)
			goto cleanup_render_ring;
4368
	}
4369

4370
	if (intel_enable_blt(dev)) {
4371 4372 4373 4374 4375
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4376 4377 4378 4379 4380 4381 4382
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4383
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4384
	if (ret)
B
Ben Widawsky 已提交
4385
		goto cleanup_vebox_ring;
4386 4387 4388

	return 0;

B
Ben Widawsky 已提交
4389 4390
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4405
	int ret, i;
4406 4407 4408 4409

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4410
	if (dev_priv->ellc_size)
4411
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4412

4413 4414 4415
	if (IS_HASWELL(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
			   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4416

4417
	if (HAS_PCH_NOP(dev)) {
4418 4419 4420 4421 4422 4423 4424 4425 4426
		if (IS_IVYBRIDGE(dev)) {
			u32 temp = I915_READ(GEN7_MSG_CTL);
			temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
			I915_WRITE(GEN7_MSG_CTL, temp);
		} else if (INTEL_INFO(dev)->gen >= 7) {
			u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
			temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
			I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
		}
4427 4428
	}

4429 4430 4431
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4432 4433 4434
	if (ret)
		return ret;

4435 4436 4437
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4438
	/*
4439 4440 4441 4442 4443
	 * XXX: Contexts should only be initialized once. Doing a switch to the
	 * default context switch however is something we'd like to do after
	 * reset or thaw (the latter may not actually be necessary for HW, but
	 * goes with our code better). Context switching requires rings (for
	 * the do_switch), but before enabling PPGTT. So don't move this.
4444
	 */
4445
	ret = i915_gem_context_enable(dev_priv);
4446
	if (ret) {
4447 4448
		DRM_ERROR("Context enable failed %d\n", ret);
		goto err_out;
4449
	}
D
Daniel Vetter 已提交
4450

4451
	return 0;
4452 4453 4454 4455

err_out:
	i915_gem_cleanup_ringbuffer(dev);
	return ret;
4456 4457
}

4458 4459 4460 4461 4462 4463
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4464 4465 4466 4467 4468 4469 4470 4471

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4472
	i915_gem_init_global_gtt(dev);
4473

4474
	ret = i915_gem_context_init(dev);
4475 4476
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4477
		return ret;
4478
	}
4479

4480 4481 4482
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
4483
		WARN_ON(dev_priv->mm.aliasing_ppgtt);
4484
		i915_gem_context_fini(dev);
4485
		drm_mm_takedown(&dev_priv->gtt.base.mm);
4486 4487 4488
		return ret;
	}

4489 4490 4491
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4492 4493 4494
	return 0;
}

4495 4496 4497 4498
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4499
	struct intel_ring_buffer *ring;
4500
	int i;
4501

4502 4503
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4504 4505
}

4506 4507 4508 4509
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4510
	struct drm_i915_private *dev_priv = dev->dev_private;
4511
	int ret;
4512

J
Jesse Barnes 已提交
4513 4514 4515
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4516
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4517
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4518
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4519 4520 4521
	}

	mutex_lock(&dev->struct_mutex);
4522
	dev_priv->ums.mm_suspended = 0;
4523

4524
	ret = i915_gem_init_hw(dev);
4525 4526
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4527
		return ret;
4528
	}
4529

4530
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4531
	mutex_unlock(&dev->struct_mutex);
4532

4533 4534 4535
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4536

4537
	return 0;
4538 4539 4540 4541

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4542
	dev_priv->ums.mm_suspended = 1;
4543 4544 4545
	mutex_unlock(&dev->struct_mutex);

	return ret;
4546 4547 4548 4549 4550 4551
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4552 4553 4554
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4555
	drm_irq_uninstall(dev);
4556

4557
	return i915_gem_suspend(dev);
4558 4559 4560 4561 4562 4563 4564
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4565 4566 4567
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4568
	ret = i915_gem_suspend(dev);
4569 4570
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4571 4572
}

4573 4574 4575 4576 4577 4578 4579
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4580 4581
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm)
B
Ben Widawsky 已提交
4582
{
4583 4584
	if (!i915_is_ggtt(vm))
		drm_mm_init(&vm->mm, vm->start, vm->total);
B
Ben Widawsky 已提交
4585 4586 4587 4588
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
4589
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
B
Ben Widawsky 已提交
4590 4591
}

4592 4593 4594 4595
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4596 4597 4598 4599 4600 4601 4602
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4603

B
Ben Widawsky 已提交
4604 4605 4606
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4607
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4608 4609
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4610
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4611 4612
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4613
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4614
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4615 4616
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4617 4618
	INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
			  i915_gem_idle_work_handler);
4619
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4620

4621 4622
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4623 4624
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4625 4626
	}

4627 4628
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4629
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4630 4631
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4632

4633 4634 4635
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4636 4637 4638 4639
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4640
	/* Initialize fence registers to zero */
4641 4642
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4643

4644
	i915_gem_detect_bit_6_swizzle(dev);
4645
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4646

4647 4648
	dev_priv->mm.interruptible = true;

4649 4650
	dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
	dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
4651 4652
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4653
}
4654 4655 4656 4657 4658

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4659 4660
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4661 4662 4663 4664 4665 4666 4667 4668
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4669
	phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
4670 4671 4672 4673 4674
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4675
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4688
	kfree(phys_obj);
4689 4690 4691
	return ret;
}

4692
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4717
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4718 4719 4720 4721
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4722
				 struct drm_i915_gem_object *obj)
4723
{
A
Al Viro 已提交
4724
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4725
	char *vaddr;
4726 4727 4728
	int i;
	int page_count;

4729
	if (!obj->phys_obj)
4730
		return;
4731
	vaddr = obj->phys_obj->handle->vaddr;
4732

4733
	page_count = obj->base.size / PAGE_SIZE;
4734
	for (i = 0; i < page_count; i++) {
4735
		struct page *page = shmem_read_mapping_page(mapping, i);
4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4747
	}
4748
	i915_gem_chipset_flush(dev);
4749

4750 4751
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4752 4753 4754 4755
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4756
			    struct drm_i915_gem_object *obj,
4757 4758
			    int id,
			    int align)
4759
{
A
Al Viro 已提交
4760
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4761 4762 4763 4764 4765 4766 4767 4768
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4769 4770
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4771 4772 4773 4774 4775 4776 4777
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4778
						obj->base.size, align);
4779
		if (ret) {
4780 4781
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4782
			return ret;
4783 4784 4785 4786
		}
	}

	/* bind to the object */
4787 4788
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4789

4790
	page_count = obj->base.size / PAGE_SIZE;
4791 4792

	for (i = 0; i < page_count; i++) {
4793 4794 4795
		struct page *page;
		char *dst, *src;

4796
		page = shmem_read_mapping_page(mapping, i);
4797 4798
		if (IS_ERR(page))
			return PTR_ERR(page);
4799

4800
		src = kmap_atomic(page);
4801
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4802
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4803
		kunmap_atomic(src);
4804

4805 4806 4807
		mark_page_accessed(page);
		page_cache_release(page);
	}
4808

4809 4810 4811 4812
	return 0;
}

static int
4813 4814
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4815 4816 4817
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4818
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4819
	char __user *user_data = to_user_ptr(args->data_ptr);
4820

4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4834

4835
	i915_gem_chipset_flush(dev);
4836 4837
	return 0;
}
4838

4839
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4840
{
4841
	struct drm_i915_file_private *file_priv = file->driver_priv;
4842

4843 4844
	cancel_delayed_work_sync(&file_priv->mm.idle_work);

4845 4846 4847 4848
	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4849
	spin_lock(&file_priv->mm.lock);
4850 4851 4852 4853 4854 4855 4856 4857 4858
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4859
	spin_unlock(&file_priv->mm.lock);
4860
}
4861

4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873
static void
i915_gem_file_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_file_private *file_priv =
		container_of(work, typeof(*file_priv), mm.idle_work.work);

	atomic_set(&file_priv->rps_wait_boost, false);
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;
4874
	int ret;
4875 4876 4877 4878 4879 4880 4881 4882 4883

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
	file_priv->dev_priv = dev->dev_private;
4884
	file_priv->file = file;
4885 4886 4887 4888 4889 4890

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);
	INIT_DELAYED_WORK(&file_priv->mm.idle_work,
			  i915_gem_file_idle_work_handler);

4891 4892 4893
	ret = i915_gem_context_open(dev, file);
	if (ret)
		kfree(file_priv);
4894

4895
	return ret;
4896 4897
}

4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4911 4912
static unsigned long
i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
4913
{
4914 4915 4916 4917 4918
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4919
	struct drm_i915_gem_object *obj;
4920
	bool unlock = true;
4921
	unsigned long count;
4922

4923 4924
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4925
			return 0;
4926

4927
		if (dev_priv->mm.shrinker_no_lock_stealing)
4928
			return 0;
4929

4930 4931
		unlock = false;
	}
4932

4933
	count = 0;
4934
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4935
		if (obj->pages_pin_count == 0)
4936
			count += obj->base.size >> PAGE_SHIFT;
4937 4938 4939 4940 4941

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

B
Ben Widawsky 已提交
4942
		if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
4943
			count += obj->base.size >> PAGE_SHIFT;
4944
	}
4945

4946 4947
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
4948

4949
	return count;
4950
}
4951 4952 4953 4954 4955 4956 4957 4958

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

4959 4960
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
4978
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4979 4980 4981 4982 4983 4984 4985
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
4986
	struct i915_vma *vma;
4987

4988 4989
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5001 5002
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026
static unsigned long
i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
{
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	unsigned long freed;
	bool unlock = true;

	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
5027
			return SHRINK_STOP;
5028 5029

		if (dev_priv->mm.shrinker_no_lock_stealing)
5030
			return SHRINK_STOP;
5031 5032 5033 5034

		unlock = false;
	}

5035 5036 5037 5038 5039 5040
	freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
	if (freed < sc->nr_to_scan)
		freed += __i915_gem_shrink(dev_priv,
					   sc->nr_to_scan - freed,
					   false);
	if (freed < sc->nr_to_scan)
5041 5042 5043 5044
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5045

5046 5047
	return freed;
}
5048 5049 5050 5051 5052 5053 5054 5055 5056

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5057
	if (vma->vm != obj_to_ggtt(obj))
5058 5059 5060 5061
		return NULL;

	return vma;
}