i915_gem.c 127.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
46 47
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
48
				struct drm_i915_gem_pwrite *args,
49
				struct drm_file *file);
50

51 52 53 54 55 56
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

57 58 59 60
static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
					     struct shrink_control *sc);
static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
					    struct shrink_control *sc);
61 62
static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
63
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
64
static void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
65

66 67 68 69 70 71
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

72 73 74 75 76 77 78 79
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

80 81 82 83 84 85 86 87
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
88
	obj->fence_dirty = false;
89 90 91
	obj->fence_reg = I915_FENCE_REG_NONE;
}

92 93 94 95
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
96
	spin_lock(&dev_priv->mm.object_stat_lock);
97 98
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
99
	spin_unlock(&dev_priv->mm.object_stat_lock);
100 101 102 103 104
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
105
	spin_lock(&dev_priv->mm.object_stat_lock);
106 107
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
108
	spin_unlock(&dev_priv->mm.object_stat_lock);
109 110
}

111
static int
112
i915_gem_wait_for_error(struct i915_gpu_error *error)
113 114 115
{
	int ret;

116 117
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
118
	if (EXIT_COND)
119 120
		return 0;

121 122 123 124 125
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
126 127 128
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
129 130 131 132
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
133
		return ret;
134
	}
135
#undef EXIT_COND
136

137
	return 0;
138 139
}

140
int i915_mutex_lock_interruptible(struct drm_device *dev)
141
{
142
	struct drm_i915_private *dev_priv = dev->dev_private;
143 144
	int ret;

145
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
146 147 148 149 150 151 152
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

153
	WARN_ON(i915_verify_lists(dev));
154 155
	return 0;
}
156

157
static inline bool
158
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
159
{
160
	return i915_gem_obj_bound_any(obj) && !obj->active;
161 162
}

J
Jesse Barnes 已提交
163 164
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
165
		    struct drm_file *file)
J
Jesse Barnes 已提交
166
{
167
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
168
	struct drm_i915_gem_init *args = data;
169

170 171 172
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

173 174 175
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
176

177 178 179 180
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
181
	mutex_lock(&dev->struct_mutex);
182 183
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
184
	dev_priv->gtt.mappable_end = args->gtt_end;
185 186
	mutex_unlock(&dev->struct_mutex);

187
	return 0;
188 189
}

190 191
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
192
			    struct drm_file *file)
193
{
194
	struct drm_i915_private *dev_priv = dev->dev_private;
195
	struct drm_i915_gem_get_aperture *args = data;
196 197
	struct drm_i915_gem_object *obj;
	size_t pinned;
198

199
	pinned = 0;
200
	mutex_lock(&dev->struct_mutex);
201
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
B
Ben Widawsky 已提交
202
		if (i915_gem_obj_is_pinned(obj))
203
			pinned += i915_gem_obj_ggtt_size(obj);
204
	mutex_unlock(&dev->struct_mutex);
205

206
	args->aper_size = dev_priv->gtt.base.total;
207
	args->aper_available_size = args->aper_size - pinned;
208

209 210 211
	return 0;
}

212 213 214
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
215
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
216 217 218 219 220 221 222 223
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

224 225 226 227 228
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
229
{
230
	struct drm_i915_gem_object *obj;
231 232
	int ret;
	u32 handle;
233

234
	size = roundup(size, PAGE_SIZE);
235 236
	if (size == 0)
		return -EINVAL;
237 238

	/* Allocate the new object */
239
	obj = i915_gem_alloc_object(dev, size);
240 241 242
	if (obj == NULL)
		return -ENOMEM;

243
	ret = drm_gem_handle_create(file, &obj->base, &handle);
244
	/* drop reference from allocate - handle holds it now */
245 246 247
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
248

249
	*handle_p = handle;
250 251 252
	return 0;
}

253 254 255 256 257 258
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
259
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
260 261 262 263 264 265 266 267 268 269 270 271 272
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
273

274 275 276 277
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

304
static inline int
305 306
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
/*
 * Pins the specified object's pages and synchronizes the object with
 * GPU accesses. Sets needs_clflush to non-zero if the caller should
 * flush the object from the CPU cache.
 */
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush)
{
	int ret;

	*needs_clflush = 0;

	if (!obj->base.filp)
		return -EINVAL;

	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		*needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
							obj->cache_level);
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
	}

	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

	return ret;
}

366 367 368
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
369
static int
370 371 372 373 374 375 376
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

377
	if (unlikely(page_do_bit17_swizzling))
378 379 380 381 382 383 384 385 386 387 388
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

389
	return ret ? -EFAULT : 0;
390 391
}

392 393 394 395
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
396
	if (unlikely(swizzled)) {
397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

414 415 416 417 418 419 420 421 422 423 424 425
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
426 427 428
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
429 430 431 432 433 434 435 436 437 438 439

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

440
	return ret ? - EFAULT : 0;
441 442
}

443
static int
444 445 446 447
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
448
{
449
	char __user *user_data;
450
	ssize_t remain;
451
	loff_t offset;
452
	int shmem_page_offset, page_length, ret = 0;
453
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
454
	int prefaulted = 0;
455
	int needs_clflush = 0;
456
	struct sg_page_iter sg_iter;
457

V
Ville Syrjälä 已提交
458
	user_data = to_user_ptr(args->data_ptr);
459 460
	remain = args->size;

461
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
462

463
	ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
464 465 466
	if (ret)
		return ret;

467
	offset = args->offset;
468

469 470
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
471
		struct page *page = sg_page_iter_page(&sg_iter);
472 473 474 475

		if (remain <= 0)
			break;

476 477 478 479 480
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
481
		shmem_page_offset = offset_in_page(offset);
482 483 484 485
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

486 487 488
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

489 490 491 492 493
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
494 495 496

		mutex_unlock(&dev->struct_mutex);

497
		if (likely(!i915.prefault_disable) && !prefaulted) {
498
			ret = fault_in_multipages_writeable(user_data, remain);
499 500 501 502 503 504 505
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
506

507 508 509
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
510

511
		mutex_lock(&dev->struct_mutex);
512 513

		if (ret)
514 515
			goto out;

516
next_page:
517
		remain -= page_length;
518
		user_data += page_length;
519 520 521
		offset += page_length;
	}

522
out:
523 524
	i915_gem_object_unpin_pages(obj);

525 526 527
	return ret;
}

528 529 530 531 532 533 534
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
535
		     struct drm_file *file)
536 537
{
	struct drm_i915_gem_pread *args = data;
538
	struct drm_i915_gem_object *obj;
539
	int ret = 0;
540

541 542 543 544
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
545
		       to_user_ptr(args->data_ptr),
546 547 548
		       args->size))
		return -EFAULT;

549
	ret = i915_mutex_lock_interruptible(dev);
550
	if (ret)
551
		return ret;
552

553
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
554
	if (&obj->base == NULL) {
555 556
		ret = -ENOENT;
		goto unlock;
557
	}
558

559
	/* Bounds check source.  */
560 561
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
562
		ret = -EINVAL;
563
		goto out;
C
Chris Wilson 已提交
564 565
	}

566 567 568 569 570 571 572 573
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
574 575
	trace_i915_gem_object_pread(obj, args->offset, args->size);

576
	ret = i915_gem_shmem_pread(dev, obj, args, file);
577

578
out:
579
	drm_gem_object_unreference(&obj->base);
580
unlock:
581
	mutex_unlock(&dev->struct_mutex);
582
	return ret;
583 584
}

585 586
/* This is the fast write path which cannot handle
 * page faults in the source data
587
 */
588 589 590 591 592 593

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
594
{
595 596
	void __iomem *vaddr_atomic;
	void *vaddr;
597
	unsigned long unwritten;
598

P
Peter Zijlstra 已提交
599
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
600 601 602
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
603
						      user_data, length);
P
Peter Zijlstra 已提交
604
	io_mapping_unmap_atomic(vaddr_atomic);
605
	return unwritten;
606 607
}

608 609 610 611
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
612
static int
613 614
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
615
			 struct drm_i915_gem_pwrite *args,
616
			 struct drm_file *file)
617
{
618
	struct drm_i915_private *dev_priv = dev->dev_private;
619
	ssize_t remain;
620
	loff_t offset, page_base;
621
	char __user *user_data;
D
Daniel Vetter 已提交
622 623
	int page_offset, page_length, ret;

624
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
D
Daniel Vetter 已提交
625 626 627 628 629 630 631 632 633 634
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
635

V
Ville Syrjälä 已提交
636
	user_data = to_user_ptr(args->data_ptr);
637 638
	remain = args->size;

639
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
640 641 642 643

	while (remain > 0) {
		/* Operation in this page
		 *
644 645 646
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
647
		 */
648 649
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
650 651 652 653 654
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
655 656
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
657
		 */
B
Ben Widawsky 已提交
658
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
659 660 661 662
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
663

664 665 666
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
667 668
	}

D
Daniel Vetter 已提交
669
out_unpin:
B
Ben Widawsky 已提交
670
	i915_gem_object_ggtt_unpin(obj);
D
Daniel Vetter 已提交
671
out:
672
	return ret;
673 674
}

675 676 677 678
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
679
static int
680 681 682 683 684
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
685
{
686
	char *vaddr;
687
	int ret;
688

689
	if (unlikely(page_do_bit17_swizzling))
690
		return -EINVAL;
691

692 693 694 695
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
696 697
	ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
					user_data, page_length);
698 699 700 701
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
702

703
	return ret ? -EFAULT : 0;
704 705
}

706 707
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
708
static int
709 710 711 712 713
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
714
{
715 716
	char *vaddr;
	int ret;
717

718
	vaddr = kmap(page);
719
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
720 721 722
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
723 724
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
725 726
						user_data,
						page_length);
727 728 729 730 731
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
732 733 734
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
735
	kunmap(page);
736

737
	return ret ? -EFAULT : 0;
738 739 740
}

static int
741 742 743 744
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
745 746
{
	ssize_t remain;
747 748
	loff_t offset;
	char __user *user_data;
749
	int shmem_page_offset, page_length, ret = 0;
750
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
751
	int hit_slowpath = 0;
752 753
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
754
	struct sg_page_iter sg_iter;
755

V
Ville Syrjälä 已提交
756
	user_data = to_user_ptr(args->data_ptr);
757 758
	remain = args->size;

759
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
760

761 762 763 764 765
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
766
		needs_clflush_after = cpu_write_needs_clflush(obj);
767 768 769
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
770
	}
771 772 773 774 775
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
776

777 778 779 780 781 782
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

783
	offset = args->offset;
784
	obj->dirty = 1;
785

786 787
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
788
		struct page *page = sg_page_iter_page(&sg_iter);
789
		int partial_cacheline_write;
790

791 792 793
		if (remain <= 0)
			break;

794 795 796 797 798
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
799
		shmem_page_offset = offset_in_page(offset);
800 801 802 803 804

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

805 806 807 808 809 810 811
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

812 813 814
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

815 816 817 818 819 820
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
821 822 823

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
824 825 826 827
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
828

829
		mutex_lock(&dev->struct_mutex);
830 831

		if (ret)
832 833
			goto out;

834
next_page:
835
		remain -= page_length;
836
		user_data += page_length;
837
		offset += page_length;
838 839
	}

840
out:
841 842
	i915_gem_object_unpin_pages(obj);

843
	if (hit_slowpath) {
844 845 846 847 848 849 850
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
851 852
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
853
		}
854
	}
855

856
	if (needs_clflush_after)
857
		i915_gem_chipset_flush(dev);
858

859
	return ret;
860 861 862 863 864 865 866 867 868
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
869
		      struct drm_file *file)
870 871
{
	struct drm_i915_gem_pwrite *args = data;
872
	struct drm_i915_gem_object *obj;
873 874 875 876 877 878
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
879
		       to_user_ptr(args->data_ptr),
880 881 882
		       args->size))
		return -EFAULT;

883
	if (likely(!i915.prefault_disable)) {
884 885 886 887 888
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
889

890
	ret = i915_mutex_lock_interruptible(dev);
891
	if (ret)
892
		return ret;
893

894
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
895
	if (&obj->base == NULL) {
896 897
		ret = -ENOENT;
		goto unlock;
898
	}
899

900
	/* Bounds check destination. */
901 902
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
903
		ret = -EINVAL;
904
		goto out;
C
Chris Wilson 已提交
905 906
	}

907 908 909 910 911 912 913 914
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
915 916
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
917
	ret = -EFAULT;
918 919 920 921 922 923
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
924
	if (obj->phys_obj) {
925
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
926 927 928
		goto out;
	}

929 930 931
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
932
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
933 934 935
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
936
	}
937

938
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
939
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
940

941
out:
942
	drm_gem_object_unreference(&obj->base);
943
unlock:
944
	mutex_unlock(&dev->struct_mutex);
945 946 947
	return ret;
}

948
int
949
i915_gem_check_wedge(struct i915_gpu_error *error,
950 951
		     bool interruptible)
{
952
	if (i915_reset_in_progress(error)) {
953 954 955 956 957
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

958 959
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
980
	if (seqno == ring->outstanding_lazy_seqno)
981
		ret = i915_add_request(ring, NULL);
982 983 984 985

	return ret;
}

986 987 988 989 990 991 992 993 994 995 996
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
		       struct intel_ring_buffer *ring)
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

997 998 999 1000 1001 1002 1003 1004
static bool can_wait_boost(struct drm_i915_file_private *file_priv)
{
	if (file_priv == NULL)
		return true;

	return !atomic_xchg(&file_priv->rps_wait_boost, true);
}

1005 1006 1007 1008
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
1009
 * @reset_counter: reset sequence associated with the given seqno
1010 1011 1012
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
1013 1014 1015 1016 1017 1018 1019
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1020 1021 1022 1023
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1024
			unsigned reset_counter,
1025 1026 1027
			bool interruptible,
			struct timespec *timeout,
			struct drm_i915_file_private *file_priv)
1028
{
1029
	struct drm_device *dev = ring->dev;
1030
	struct drm_i915_private *dev_priv = dev->dev_private;
1031 1032
	const bool irq_test_in_progress =
		ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
1033 1034
	struct timespec before, now;
	DEFINE_WAIT(wait);
1035
	unsigned long timeout_expire;
1036 1037
	int ret;

1038
	WARN(dev_priv->pm.irqs_disabled, "IRQs disabled\n");
1039

1040 1041 1042
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1043
	timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
1044

1045
	if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
1046 1047 1048 1049 1050 1051 1052
		gen6_rps_boost(dev_priv);
		if (file_priv)
			mod_delayed_work(dev_priv->wq,
					 &file_priv->mm.idle_work,
					 msecs_to_jiffies(100));
	}

1053
	if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
1054 1055
		return -ENODEV;

1056 1057
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1058
	getrawmonotonic(&before);
1059 1060
	for (;;) {
		struct timer_list timer;
1061

1062 1063
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1064

1065 1066
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1067 1068 1069 1070 1071 1072 1073 1074
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1075

1076 1077 1078 1079
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1080

1081 1082 1083 1084 1085
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1086
		if (timeout && time_after_eq(jiffies, timeout_expire)) {
1087 1088 1089 1090 1091 1092
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
1093 1094
			unsigned long expire;

1095
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1096
			expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
1097 1098 1099
			mod_timer(&timer, expire);
		}

1100
		io_schedule();
1101 1102 1103 1104 1105 1106

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1107
	getrawmonotonic(&now);
1108
	trace_i915_gem_request_wait_end(ring, seqno);
1109

1110 1111
	if (!irq_test_in_progress)
		ring->irq_put(ring);
1112 1113

	finish_wait(&ring->irq_queue, &wait);
1114 1115 1116 1117

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1118 1119
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1120 1121
	}

1122
	return ret;
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1140
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1141 1142 1143 1144 1145 1146 1147
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1148 1149
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
1150
			    interruptible, NULL, NULL);
1151 1152
}

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1192
	return i915_gem_object_wait_rendering__tail(obj, ring);
1193 1194
}

1195 1196 1197 1198 1199
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1200
					    struct drm_i915_file_private *file_priv,
1201 1202 1203 1204 1205
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1206
	unsigned reset_counter;
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1217
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1218 1219 1220 1221 1222 1223 1224
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1225
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1226
	mutex_unlock(&dev->struct_mutex);
1227
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
1228
	mutex_lock(&dev->struct_mutex);
1229 1230
	if (ret)
		return ret;
1231

1232
	return i915_gem_object_wait_rendering__tail(obj, ring);
1233 1234
}

1235
/**
1236 1237
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1238 1239 1240
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1241
			  struct drm_file *file)
1242 1243
{
	struct drm_i915_gem_set_domain *args = data;
1244
	struct drm_i915_gem_object *obj;
1245 1246
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1247 1248
	int ret;

1249
	/* Only handle setting domains to types used by the CPU. */
1250
	if (write_domain & I915_GEM_GPU_DOMAINS)
1251 1252
		return -EINVAL;

1253
	if (read_domains & I915_GEM_GPU_DOMAINS)
1254 1255 1256 1257 1258 1259 1260 1261
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1262
	ret = i915_mutex_lock_interruptible(dev);
1263
	if (ret)
1264
		return ret;
1265

1266
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1267
	if (&obj->base == NULL) {
1268 1269
		ret = -ENOENT;
		goto unlock;
1270
	}
1271

1272 1273 1274 1275
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1276 1277 1278
	ret = i915_gem_object_wait_rendering__nonblocking(obj,
							  file->driver_priv,
							  !write_domain);
1279 1280 1281
	if (ret)
		goto unref;

1282 1283
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1284 1285 1286 1287 1288 1289 1290

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1291
	} else {
1292
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1293 1294
	}

1295
unref:
1296
	drm_gem_object_unreference(&obj->base);
1297
unlock:
1298 1299 1300 1301 1302 1303 1304 1305 1306
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1307
			 struct drm_file *file)
1308 1309
{
	struct drm_i915_gem_sw_finish *args = data;
1310
	struct drm_i915_gem_object *obj;
1311 1312
	int ret = 0;

1313
	ret = i915_mutex_lock_interruptible(dev);
1314
	if (ret)
1315
		return ret;
1316

1317
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1318
	if (&obj->base == NULL) {
1319 1320
		ret = -ENOENT;
		goto unlock;
1321 1322 1323
	}

	/* Pinned buffers may be scanout, so flush the cache */
1324 1325
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1326

1327
	drm_gem_object_unreference(&obj->base);
1328
unlock:
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1342
		    struct drm_file *file)
1343 1344 1345 1346 1347
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1348
	obj = drm_gem_object_lookup(dev, file, args->handle);
1349
	if (obj == NULL)
1350
		return -ENOENT;
1351

1352 1353 1354 1355 1356 1357 1358 1359
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1360
	addr = vm_mmap(obj->filp, 0, args->size,
1361 1362
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1363
	drm_gem_object_unreference_unlocked(obj);
1364 1365 1366 1367 1368 1369 1370 1371
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1390 1391
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1392
	struct drm_i915_private *dev_priv = dev->dev_private;
1393 1394 1395
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1396
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1397

1398 1399
	intel_runtime_pm_get(dev_priv);

1400 1401 1402 1403
	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1404 1405 1406
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1407

C
Chris Wilson 已提交
1408 1409
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1410 1411 1412 1413 1414 1415 1416 1417 1418
	/* Try to flush the object off the GPU first without holding the lock.
	 * Upon reacquiring the lock, we will perform our sanity checks and then
	 * repeat the flush holding the lock in the normal manner to catch cases
	 * where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
	if (ret)
		goto unlock;

1419 1420 1421 1422 1423 1424
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1425
	/* Now bind it into the GTT if needed */
1426
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
1427 1428
	if (ret)
		goto unlock;
1429

1430 1431 1432
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1433

1434
	ret = i915_gem_object_get_fence(obj);
1435
	if (ret)
1436
		goto unpin;
1437

1438 1439
	obj->fault_mappable = true;

1440 1441 1442
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1443 1444 1445

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1446
unpin:
B
Ben Widawsky 已提交
1447
	i915_gem_object_ggtt_unpin(obj);
1448
unlock:
1449
	mutex_unlock(&dev->struct_mutex);
1450
out:
1451
	switch (ret) {
1452
	case -EIO:
1453 1454 1455
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1456 1457 1458 1459
		if (i915_terminally_wedged(&dev_priv->gpu_error)) {
			ret = VM_FAULT_SIGBUS;
			break;
		}
1460
	case -EAGAIN:
D
Daniel Vetter 已提交
1461 1462 1463 1464
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1465
		 */
1466 1467
	case 0:
	case -ERESTARTSYS:
1468
	case -EINTR:
1469 1470 1471 1472 1473
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1474 1475
		ret = VM_FAULT_NOPAGE;
		break;
1476
	case -ENOMEM:
1477 1478
		ret = VM_FAULT_OOM;
		break;
1479
	case -ENOSPC:
1480
	case -EFAULT:
1481 1482
		ret = VM_FAULT_SIGBUS;
		break;
1483
	default:
1484
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1485 1486
		ret = VM_FAULT_SIGBUS;
		break;
1487
	}
1488 1489 1490

	intel_runtime_pm_put(dev_priv);
	return ret;
1491 1492
}

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
{
	struct i915_vma *vma;

	/*
	 * Only the global gtt is relevant for gtt memory mappings, so restrict
	 * list traversal to objects bound into the global address space. Note
	 * that the active list should be empty, but better safe than sorry.
	 */
	WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
	list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
		i915_gem_release_mmap(vma->obj);
	list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
		i915_gem_release_mmap(vma->obj);
}

1509 1510 1511 1512
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1513
 * Preserve the reservation of the mmapping with the DRM core code, but
1514 1515 1516 1517 1518 1519 1520 1521 1522
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1523
void
1524
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1525
{
1526 1527
	if (!obj->fault_mappable)
		return;
1528

1529 1530
	drm_vma_node_unmap(&obj->base.vma_node,
			   obj->base.dev->anon_inode->i_mapping);
1531
	obj->fault_mappable = false;
1532 1533
}

1534
uint32_t
1535
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1536
{
1537
	uint32_t gtt_size;
1538 1539

	if (INTEL_INFO(dev)->gen >= 4 ||
1540 1541
	    tiling_mode == I915_TILING_NONE)
		return size;
1542 1543 1544

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1545
		gtt_size = 1024*1024;
1546
	else
1547
		gtt_size = 512*1024;
1548

1549 1550
	while (gtt_size < size)
		gtt_size <<= 1;
1551

1552
	return gtt_size;
1553 1554
}

1555 1556 1557 1558 1559
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1560
 * potential fence register mapping.
1561
 */
1562 1563 1564
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1565 1566 1567 1568 1569
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1570
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1571
	    tiling_mode == I915_TILING_NONE)
1572 1573
		return 4096;

1574 1575 1576 1577
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1578
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1579 1580
}

1581 1582 1583 1584 1585
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1586
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1587 1588
		return 0;

1589 1590
	dev_priv->mm.shrinker_no_lock_stealing = true;

1591 1592
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1593
		goto out;
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1605
		goto out;
1606 1607

	i915_gem_shrink_all(dev_priv);
1608 1609 1610 1611 1612
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1613 1614 1615 1616 1617 1618 1619
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1620
int
1621 1622 1623 1624
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1625
{
1626
	struct drm_i915_private *dev_priv = dev->dev_private;
1627
	struct drm_i915_gem_object *obj;
1628 1629
	int ret;

1630
	ret = i915_mutex_lock_interruptible(dev);
1631
	if (ret)
1632
		return ret;
1633

1634
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1635
	if (&obj->base == NULL) {
1636 1637 1638
		ret = -ENOENT;
		goto unlock;
	}
1639

B
Ben Widawsky 已提交
1640
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1641
		ret = -E2BIG;
1642
		goto out;
1643 1644
	}

1645
	if (obj->madv != I915_MADV_WILLNEED) {
1646
		DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
1647
		ret = -EFAULT;
1648
		goto out;
1649 1650
	}

1651 1652 1653
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1654

1655
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1656

1657
out:
1658
	drm_gem_object_unreference(&obj->base);
1659
unlock:
1660
	mutex_unlock(&dev->struct_mutex);
1661
	return ret;
1662 1663
}

1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1688 1689 1690
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1691 1692 1693
{
	struct inode *inode;

1694
	i915_gem_object_free_mmap_offset(obj);
1695

1696 1697
	if (obj->base.filp == NULL)
		return;
1698

D
Daniel Vetter 已提交
1699 1700 1701 1702 1703
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1704
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1705
	shmem_truncate_range(inode, 0, (loff_t)-1);
1706

D
Daniel Vetter 已提交
1707 1708
	obj->madv = __I915_MADV_PURGED;
}
1709

D
Daniel Vetter 已提交
1710 1711 1712 1713
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1714 1715
}

1716
static void
1717
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1718
{
1719 1720
	struct sg_page_iter sg_iter;
	int ret;
1721

1722
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1723

C
Chris Wilson 已提交
1724 1725 1726 1727 1728 1729
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1730
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1731 1732 1733
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1734
	if (i915_gem_object_needs_bit17_swizzle(obj))
1735 1736
		i915_gem_object_save_bit_17_swizzle(obj);

1737 1738
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1739

1740
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1741
		struct page *page = sg_page_iter_page(&sg_iter);
1742

1743
		if (obj->dirty)
1744
			set_page_dirty(page);
1745

1746
		if (obj->madv == I915_MADV_WILLNEED)
1747
			mark_page_accessed(page);
1748

1749
		page_cache_release(page);
1750
	}
1751
	obj->dirty = 0;
1752

1753 1754
	sg_free_table(obj->pages);
	kfree(obj->pages);
1755
}
C
Chris Wilson 已提交
1756

1757
int
1758 1759 1760 1761
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1762
	if (obj->pages == NULL)
1763 1764
		return 0;

1765 1766 1767
	if (obj->pages_pin_count)
		return -EBUSY;

1768
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1769

1770 1771 1772
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1773
	list_del(&obj->global_list);
1774

1775
	ops->put_pages(obj);
1776
	obj->pages = NULL;
1777

C
Chris Wilson 已提交
1778 1779 1780 1781 1782 1783
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

1784
static unsigned long
1785 1786
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1787
{
1788
	struct list_head still_bound_list;
C
Chris Wilson 已提交
1789
	struct drm_i915_gem_object *obj, *next;
1790
	unsigned long count = 0;
C
Chris Wilson 已提交
1791 1792 1793

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1794
				 global_list) {
1795
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1796
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1797 1798 1799 1800 1801 1802
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1803 1804 1805 1806 1807 1808 1809 1810
	/*
	 * As we may completely rewrite the bound list whilst unbinding
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
	 */
	INIT_LIST_HEAD(&still_bound_list);
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1811
		struct i915_vma *vma, *v;
1812

1813 1814 1815 1816
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_bound_list);

1817 1818 1819
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
		/*
		 * Hold a reference whilst we unbind this object, as we may
		 * end up waiting for and retiring requests. This might
		 * release the final reference (held by the active list)
		 * and result in the object being freed from under us.
		 * in this object being freed.
		 *
		 * Note 1: Shrinking the bound list is special since only active
		 * (and hence bound objects) can contain such limbo objects, so
		 * we don't need special tricks for shrinking the unbound list.
		 * The only other place where we have to be careful with active
		 * objects suddenly disappearing due to retiring requests is the
		 * eviction code.
		 *
		 * Note 2: Even though the bound list doesn't hold a reference
		 * to the object we can safely grab one here: The final object
		 * unreferencing and the bound_list are both protected by the
		 * dev->struct_mutex and so we won't ever be able to observe an
		 * object on the bound_list with a reference count equals 0.
		 */
		drm_gem_object_reference(&obj->base);

1842 1843 1844
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1845

1846
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1847
			count += obj->base.size >> PAGE_SHIFT;
1848 1849

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
1850
	}
1851
	list_splice(&still_bound_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
1852 1853 1854 1855

	return count;
}

1856
static unsigned long
1857 1858 1859 1860 1861
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1862
static unsigned long
C
Chris Wilson 已提交
1863 1864 1865
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;
1866
	long freed = 0;
C
Chris Wilson 已提交
1867 1868 1869

	i915_gem_evict_everything(dev_priv->dev);

1870
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1871
				 global_list) {
1872
		if (i915_gem_object_put_pages(obj) == 0)
1873 1874 1875
			freed += obj->base.size >> PAGE_SHIFT;
	}
	return freed;
D
Daniel Vetter 已提交
1876 1877
}

1878
static int
C
Chris Wilson 已提交
1879
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1880
{
C
Chris Wilson 已提交
1881
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1882 1883
	int page_count, i;
	struct address_space *mapping;
1884 1885
	struct sg_table *st;
	struct scatterlist *sg;
1886
	struct sg_page_iter sg_iter;
1887
	struct page *page;
1888
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1889
	gfp_t gfp;
1890

C
Chris Wilson 已提交
1891 1892 1893 1894 1895 1896 1897
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1898 1899 1900 1901
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1902
	page_count = obj->base.size / PAGE_SIZE;
1903 1904
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1905
		return -ENOMEM;
1906
	}
1907

1908 1909 1910 1911 1912
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1913
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1914
	gfp = mapping_gfp_mask(mapping);
1915
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1916
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1917 1918 1919
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1930
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1931 1932 1933 1934 1935 1936 1937
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1938
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1939 1940
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1941 1942 1943 1944 1945 1946 1947 1948
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1949 1950 1951 1952 1953 1954 1955 1956 1957
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1958 1959 1960

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
1961
	}
1962 1963 1964 1965
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1966 1967
	obj->pages = st;

1968
	if (i915_gem_object_needs_bit17_swizzle(obj))
1969 1970 1971 1972 1973
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1974 1975
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1976
		page_cache_release(sg_page_iter_page(&sg_iter));
1977 1978
	sg_free_table(st);
	kfree(st);
1979
	return PTR_ERR(page);
1980 1981
}

1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1996
	if (obj->pages)
1997 1998
		return 0;

1999
	if (obj->madv != I915_MADV_WILLNEED) {
2000
		DRM_DEBUG("Attempting to obtain a purgeable object\n");
2001
		return -EFAULT;
2002 2003
	}

2004 2005
	BUG_ON(obj->pages_pin_count);

2006 2007 2008 2009
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

2010
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2011
	return 0;
2012 2013
}

B
Ben Widawsky 已提交
2014
static void
2015
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
2016
			       struct intel_ring_buffer *ring)
2017
{
2018
	struct drm_device *dev = obj->base.dev;
2019
	struct drm_i915_private *dev_priv = dev->dev_private;
2020
	u32 seqno = intel_ring_get_seqno(ring);
2021

2022
	BUG_ON(ring == NULL);
2023 2024 2025 2026
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
2027
	obj->ring = ring;
2028 2029

	/* Add a reference if we're newly entering the active list. */
2030 2031 2032
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
2033
	}
2034

2035
	list_move_tail(&obj->ring_list, &ring->active_list);
2036

2037
	obj->last_read_seqno = seqno;
2038

2039
	if (obj->fenced_gpu_access) {
2040 2041
		obj->last_fenced_seqno = seqno;

2042 2043 2044 2045 2046 2047 2048 2049
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
2050 2051 2052
	}
}

B
Ben Widawsky 已提交
2053 2054 2055 2056 2057 2058 2059
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring)
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

2060 2061
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2062
{
B
Ben Widawsky 已提交
2063
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2064 2065
	struct i915_address_space *vm;
	struct i915_vma *vma;
2066

2067
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
2068
	BUG_ON(!obj->active);
2069

2070 2071 2072 2073 2074
	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		vma = i915_gem_obj_to_vma(obj, vm);
		if (vma && !list_empty(&vma->mm_list))
			list_move_tail(&vma->mm_list, &vm->inactive_list);
	}
2075

2076
	list_del_init(&obj->ring_list);
2077 2078
	obj->ring = NULL;

2079 2080 2081 2082 2083
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2084 2085 2086 2087 2088 2089
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2090
}
2091

2092
static int
2093
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2094
{
2095 2096 2097
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
2098

2099
	/* Carefully retire all requests without writing to the rings */
2100
	for_each_ring(ring, dev_priv, i) {
2101 2102 2103
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2104 2105
	}
	i915_gem_retire_requests(dev);
2106 2107

	/* Finally reset hw state */
2108
	for_each_ring(ring, dev_priv, i) {
2109
		intel_ring_init_seqno(ring, seqno);
2110

2111 2112 2113
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
2114

2115
	return 0;
2116 2117
}

2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2144 2145
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2146
{
2147 2148 2149 2150
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2151
		int ret = i915_gem_init_seqno(dev, 0);
2152 2153
		if (ret)
			return ret;
2154

2155 2156
		dev_priv->next_seqno = 1;
	}
2157

2158
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2159
	return 0;
2160 2161
}

2162 2163
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2164
		       struct drm_i915_gem_object *obj,
2165
		       u32 *out_seqno)
2166
{
2167
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2168
	struct drm_i915_gem_request *request;
2169
	u32 request_ring_position, request_start;
2170 2171
	int ret;

2172
	request_start = intel_ring_get_tail(ring);
2173 2174 2175 2176 2177 2178 2179
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2180 2181 2182
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2183

2184 2185
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2186
		return -ENOMEM;
2187

2188 2189 2190 2191 2192 2193 2194
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2195
	ret = ring->add_request(ring);
2196
	if (ret)
2197
		return ret;
2198

2199
	request->seqno = intel_ring_get_seqno(ring);
2200
	request->ring = ring;
2201
	request->head = request_start;
2202
	request->tail = request_ring_position;
2203 2204 2205 2206 2207 2208 2209

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2210
	request->batch_obj = obj;
2211

2212 2213 2214 2215
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2216 2217 2218
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2219
	request->emitted_jiffies = jiffies;
2220
	list_add_tail(&request->list, &ring->request_list);
2221
	request->file_priv = NULL;
2222

C
Chris Wilson 已提交
2223 2224 2225
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2226
		spin_lock(&file_priv->mm.lock);
2227
		request->file_priv = file_priv;
2228
		list_add_tail(&request->client_list,
2229
			      &file_priv->mm.request_list);
2230
		spin_unlock(&file_priv->mm.lock);
2231
	}
2232

2233
	trace_i915_gem_request_add(ring, request->seqno);
2234
	ring->outstanding_lazy_seqno = 0;
2235
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2236

2237
	if (!dev_priv->ums.mm_suspended) {
2238 2239
		i915_queue_hangcheck(ring->dev);

2240 2241 2242 2243 2244
		cancel_delayed_work_sync(&dev_priv->mm.idle_work);
		queue_delayed_work(dev_priv->wq,
				   &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
		intel_mark_busy(dev_priv->dev);
B
Ben Gamari 已提交
2245
	}
2246

2247
	if (out_seqno)
2248
		*out_seqno = request->seqno;
2249
	return 0;
2250 2251
}

2252 2253
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2254
{
2255
	struct drm_i915_file_private *file_priv = request->file_priv;
2256

2257 2258
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2259

2260
	spin_lock(&file_priv->mm.lock);
2261 2262
	list_del(&request->client_list);
	request->file_priv = NULL;
2263
	spin_unlock(&file_priv->mm.lock);
2264 2265
}

2266
static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
2267
				   const struct i915_hw_context *ctx)
2268
{
2269
	unsigned long elapsed;
2270

2271 2272 2273
	elapsed = get_seconds() - ctx->hang_stats.guilty_ts;

	if (ctx->hang_stats.banned)
2274 2275 2276
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2277
		if (!i915_gem_context_is_default(ctx)) {
2278
			DRM_DEBUG("context hanging too fast, banning!\n");
2279
			return true;
2280 2281 2282
		} else if (i915_stop_ring_allow_ban(dev_priv)) {
			if (i915_stop_ring_allow_warn(dev_priv))
				DRM_ERROR("gpu hanging too fast, banning!\n");
2283
			return true;
2284
		}
2285 2286 2287 2288 2289
	}

	return false;
}

2290 2291
static void i915_set_reset_status(struct drm_i915_private *dev_priv,
				  struct i915_hw_context *ctx,
2292
				  const bool guilty)
2293
{
2294 2295 2296 2297
	struct i915_ctx_hang_stats *hs;

	if (WARN_ON(!ctx))
		return;
2298

2299 2300 2301
	hs = &ctx->hang_stats;

	if (guilty) {
2302
		hs->banned = i915_context_is_banned(dev_priv, ctx);
2303 2304 2305 2306
		hs->batch_active++;
		hs->guilty_ts = get_seconds();
	} else {
		hs->batch_pending++;
2307 2308 2309
	}
}

2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2321 2322
struct drm_i915_gem_request *
i915_gem_find_active_request(struct intel_ring_buffer *ring)
2323
{
2324
	struct drm_i915_gem_request *request;
2325 2326 2327
	u32 completed_seqno;

	completed_seqno = ring->get_seqno(ring, false);
2328 2329 2330 2331

	list_for_each_entry(request, &ring->request_list, list) {
		if (i915_seqno_passed(completed_seqno, request->seqno))
			continue;
2332

2333
		return request;
2334
	}
2335 2336 2337 2338 2339 2340 2341 2342 2343 2344

	return NULL;
}

static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
				       struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_request *request;
	bool ring_hung;

2345
	request = i915_gem_find_active_request(ring);
2346 2347 2348 2349 2350 2351

	if (request == NULL)
		return;

	ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;

2352
	i915_set_reset_status(dev_priv, request->ctx, ring_hung);
2353 2354

	list_for_each_entry_continue(request, &ring->request_list, list)
2355
		i915_set_reset_status(dev_priv, request->ctx, false);
2356
}
2357

2358 2359 2360
static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
					struct intel_ring_buffer *ring)
{
2361
	while (!list_empty(&ring->active_list)) {
2362
		struct drm_i915_gem_object *obj;
2363

2364 2365 2366
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2367

2368
		i915_gem_object_move_to_inactive(obj);
2369
	}
2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386

	/*
	 * We must free the requests after all the corresponding objects have
	 * been moved off active lists. Which is the same order as the normal
	 * retire_requests function does. This is important if object hold
	 * implicit references on things like e.g. ppgtt address spaces through
	 * the request.
	 */
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);

		i915_gem_free_request(request);
	}
2387 2388
}

2389
void i915_gem_restore_fences(struct drm_device *dev)
2390 2391 2392 2393
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2394
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2395
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2396

2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2407 2408 2409
	}
}

2410
void i915_gem_reset(struct drm_device *dev)
2411
{
2412
	struct drm_i915_private *dev_priv = dev->dev_private;
2413
	struct intel_ring_buffer *ring;
2414
	int i;
2415

2416 2417 2418 2419 2420 2421 2422 2423
	/*
	 * Before we free the objects from the requests, we need to inspect
	 * them for finding the guilty party. As the requests only borrow
	 * their reference to the objects, the inspection must be done first.
	 */
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_status(dev_priv, ring);

2424
	for_each_ring(ring, dev_priv, i)
2425
		i915_gem_reset_ring_cleanup(dev_priv, ring);
2426

2427 2428
	i915_gem_cleanup_ringbuffer(dev);

2429 2430
	i915_gem_context_reset(dev);

2431
	i915_gem_restore_fences(dev);
2432 2433 2434 2435 2436
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2437
static void
C
Chris Wilson 已提交
2438
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2439 2440 2441
{
	uint32_t seqno;

C
Chris Wilson 已提交
2442
	if (list_empty(&ring->request_list))
2443 2444
		return;

C
Chris Wilson 已提交
2445
	WARN_ON(i915_verify_lists(ring->dev));
2446

2447
	seqno = ring->get_seqno(ring, true);
2448

2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate,
	 * before we free the context associated with the requests.
	 */
	while (!list_empty(&ring->active_list)) {
		struct drm_i915_gem_object *obj;

		obj = list_first_entry(&ring->active_list,
				      struct drm_i915_gem_object,
				      ring_list);

		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
			break;

		i915_gem_object_move_to_inactive(obj);
	}


2467
	while (!list_empty(&ring->request_list)) {
2468 2469
		struct drm_i915_gem_request *request;

2470
		request = list_first_entry(&ring->request_list,
2471 2472 2473
					   struct drm_i915_gem_request,
					   list);

2474
		if (!i915_seqno_passed(seqno, request->seqno))
2475 2476
			break;

C
Chris Wilson 已提交
2477
		trace_i915_gem_request_retire(ring, request->seqno);
2478 2479 2480 2481 2482 2483
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2484

2485
		i915_gem_free_request(request);
2486
	}
2487

C
Chris Wilson 已提交
2488 2489
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2490
		ring->irq_put(ring);
C
Chris Wilson 已提交
2491
		ring->trace_irq_seqno = 0;
2492
	}
2493

C
Chris Wilson 已提交
2494
	WARN_ON(i915_verify_lists(ring->dev));
2495 2496
}

2497
bool
2498 2499
i915_gem_retire_requests(struct drm_device *dev)
{
2500
	struct drm_i915_private *dev_priv = dev->dev_private;
2501
	struct intel_ring_buffer *ring;
2502
	bool idle = true;
2503
	int i;
2504

2505
	for_each_ring(ring, dev_priv, i) {
2506
		i915_gem_retire_requests_ring(ring);
2507 2508 2509 2510 2511 2512 2513 2514 2515
		idle &= list_empty(&ring->request_list);
	}

	if (idle)
		mod_delayed_work(dev_priv->wq,
				   &dev_priv->mm.idle_work,
				   msecs_to_jiffies(100));

	return idle;
2516 2517
}

2518
static void
2519 2520
i915_gem_retire_work_handler(struct work_struct *work)
{
2521 2522 2523
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.retire_work.work);
	struct drm_device *dev = dev_priv->dev;
2524
	bool idle;
2525

2526
	/* Come back later if the device is busy... */
2527 2528 2529 2530
	idle = false;
	if (mutex_trylock(&dev->struct_mutex)) {
		idle = i915_gem_retire_requests(dev);
		mutex_unlock(&dev->struct_mutex);
2531
	}
2532
	if (!idle)
2533 2534
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2535
}
2536

2537 2538 2539 2540 2541 2542 2543
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.idle_work.work);

	intel_mark_idle(dev_priv->dev);
2544 2545
}

2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2557
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2558 2559 2560 2561 2562 2563 2564 2565 2566
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2592
	struct drm_i915_private *dev_priv = dev->dev_private;
2593 2594 2595
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2596
	struct timespec timeout_stack, *timeout = NULL;
2597
	unsigned reset_counter;
2598 2599 2600
	u32 seqno = 0;
	int ret = 0;

2601 2602 2603 2604
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2616 2617
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2618 2619 2620 2621
	if (ret)
		goto out;

	if (obj->active) {
2622
		seqno = obj->last_read_seqno;
2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2638
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2639 2640
	mutex_unlock(&dev->struct_mutex);

2641
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
2642
	if (timeout)
2643
		args->timeout_ns = timespec_to_ns(timeout);
2644 2645 2646 2647 2648 2649 2650 2651
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2675
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2676
		return i915_gem_object_wait_rendering(obj, false);
2677 2678 2679

	idx = intel_ring_sync_index(from, to);

2680
	seqno = obj->last_read_seqno;
2681 2682 2683
	if (seqno <= from->sync_seqno[idx])
		return 0;

2684 2685 2686
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2687

2688
	trace_i915_gem_ring_sync_to(from, to, seqno);
2689
	ret = to->sync_to(to, from, seqno);
2690
	if (!ret)
2691 2692 2693 2694 2695
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2696

2697
	return ret;
2698 2699
}

2700 2701 2702 2703 2704 2705 2706
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2707 2708 2709
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2710 2711 2712
	/* Wait for any direct GTT access to complete */
	mb();

2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2724
int i915_vma_unbind(struct i915_vma *vma)
2725
{
2726
	struct drm_i915_gem_object *obj = vma->obj;
2727
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2728
	int ret;
2729

2730
	if (list_empty(&vma->vma_link))
2731 2732
		return 0;

2733 2734 2735 2736
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);
		return 0;
	}
2737

B
Ben Widawsky 已提交
2738
	if (vma->pin_count)
2739
		return -EBUSY;
2740

2741 2742
	BUG_ON(obj->pages == NULL);

2743
	ret = i915_gem_object_finish_gpu(obj);
2744
	if (ret)
2745 2746 2747 2748 2749 2750
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2751
	i915_gem_object_finish_gtt(obj);
2752

2753
	/* release the fence reg _after_ flushing */
2754
	ret = i915_gem_object_put_fence(obj);
2755
	if (ret)
2756
		return ret;
2757

2758
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2759

2760 2761
	vma->unbind_vma(vma);

2762
	i915_gem_gtt_finish_object(obj);
2763

2764
	list_del_init(&vma->mm_list);
2765
	/* Avoid an unnecessary call to unbind on rebind. */
2766 2767
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2768

B
Ben Widawsky 已提交
2769 2770 2771 2772
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2773
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2774 2775
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2776

2777 2778 2779 2780 2781 2782
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2783
	return 0;
2784 2785
}

2786
int i915_gpu_idle(struct drm_device *dev)
2787
{
2788
	struct drm_i915_private *dev_priv = dev->dev_private;
2789
	struct intel_ring_buffer *ring;
2790
	int ret, i;
2791 2792

	/* Flush everything onto the inactive list. */
2793
	for_each_ring(ring, dev_priv, i) {
2794
		ret = i915_switch_context(ring, ring->default_context);
2795 2796 2797
		if (ret)
			return ret;

2798
		ret = intel_ring_idle(ring);
2799 2800 2801
		if (ret)
			return ret;
	}
2802

2803
	return 0;
2804 2805
}

2806 2807
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2808
{
2809
	struct drm_i915_private *dev_priv = dev->dev_private;
2810 2811
	int fence_reg;
	int fence_pitch_shift;
2812

2813 2814 2815 2816 2817 2818 2819 2820
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2835
	if (obj) {
2836
		u32 size = i915_gem_obj_ggtt_size(obj);
2837
		uint64_t val;
2838

2839
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2840
				 0xfffff000) << 32;
2841
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2842
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2843 2844 2845
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2846

2847 2848 2849 2850 2851 2852 2853 2854 2855
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2856 2857
}

2858 2859
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2860
{
2861
	struct drm_i915_private *dev_priv = dev->dev_private;
2862
	u32 val;
2863

2864
	if (obj) {
2865
		u32 size = i915_gem_obj_ggtt_size(obj);
2866 2867
		int pitch_val;
		int tile_width;
2868

2869
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2870
		     (size & -size) != size ||
2871 2872 2873
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2874

2875 2876 2877 2878 2879 2880 2881 2882 2883
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2884
		val = i915_gem_obj_ggtt_offset(obj);
2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2900 2901
}

2902 2903
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2904
{
2905
	struct drm_i915_private *dev_priv = dev->dev_private;
2906 2907
	uint32_t val;

2908
	if (obj) {
2909
		u32 size = i915_gem_obj_ggtt_size(obj);
2910
		uint32_t pitch_val;
2911

2912
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2913
		     (size & -size) != size ||
2914 2915 2916
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2917

2918 2919
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2920

2921
		val = i915_gem_obj_ggtt_offset(obj);
2922 2923 2924 2925 2926 2927 2928
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2929

2930 2931 2932 2933
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2934 2935 2936 2937 2938
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2939 2940 2941
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2942 2943 2944 2945 2946 2947 2948 2949
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2950 2951 2952 2953
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2954
	switch (INTEL_INFO(dev)->gen) {
2955
	case 8:
2956
	case 7:
2957
	case 6:
2958 2959 2960 2961
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2962
	default: BUG();
2963
	}
2964 2965 2966 2967 2968 2969

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2970 2971
}

2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2982
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2983 2984 2985
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2986 2987

	if (enable) {
2988
		obj->fence_reg = reg;
2989 2990 2991 2992 2993 2994 2995
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
2996
	obj->fence_dirty = false;
2997 2998
}

2999
static int
3000
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
3001
{
3002
	if (obj->last_fenced_seqno) {
3003
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
3004 3005
		if (ret)
			return ret;
3006 3007 3008 3009

		obj->last_fenced_seqno = 0;
	}

3010
	obj->fenced_gpu_access = false;
3011 3012 3013 3014 3015 3016
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
3017
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3018
	struct drm_i915_fence_reg *fence;
3019 3020
	int ret;

3021
	ret = i915_gem_object_wait_fence(obj);
3022 3023 3024
	if (ret)
		return ret;

3025 3026
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3027

3028 3029
	fence = &dev_priv->fence_regs[obj->fence_reg];

3030
	i915_gem_object_fence_lost(obj);
3031
	i915_gem_object_update_fence(obj, fence, false);
3032 3033 3034 3035 3036

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3037
i915_find_fence_reg(struct drm_device *dev)
3038 3039
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3040
	struct drm_i915_fence_reg *reg, *avail;
3041
	int i;
3042 3043

	/* First try to find a free reg */
3044
	avail = NULL;
3045 3046 3047
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3048
			return reg;
3049

3050
		if (!reg->pin_count)
3051
			avail = reg;
3052 3053
	}

3054
	if (avail == NULL)
3055
		goto deadlock;
3056 3057

	/* None available, try to steal one or wait for a user to finish */
3058
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3059
		if (reg->pin_count)
3060 3061
			continue;

C
Chris Wilson 已提交
3062
		return reg;
3063 3064
	}

3065 3066 3067 3068 3069 3070
deadlock:
	/* Wait for completion of pending flips which consume fences */
	if (intel_has_pending_fb_unpin(dev))
		return ERR_PTR(-EAGAIN);

	return ERR_PTR(-EDEADLK);
3071 3072
}

3073
/**
3074
 * i915_gem_object_get_fence - set up fencing for an object
3075 3076 3077 3078 3079 3080 3081 3082 3083
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3084 3085
 *
 * For an untiled surface, this removes any existing fence.
3086
 */
3087
int
3088
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3089
{
3090
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3091
	struct drm_i915_private *dev_priv = dev->dev_private;
3092
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3093
	struct drm_i915_fence_reg *reg;
3094
	int ret;
3095

3096 3097 3098
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3099
	if (obj->fence_dirty) {
3100
		ret = i915_gem_object_wait_fence(obj);
3101 3102 3103
		if (ret)
			return ret;
	}
3104

3105
	/* Just update our place in the LRU if our fence is getting reused. */
3106 3107
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3108
		if (!obj->fence_dirty) {
3109 3110 3111 3112 3113 3114
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
3115 3116
		if (IS_ERR(reg))
			return PTR_ERR(reg);
3117

3118 3119 3120
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3121
			ret = i915_gem_object_wait_fence(old);
3122 3123 3124
			if (ret)
				return ret;

3125
			i915_gem_object_fence_lost(old);
3126
		}
3127
	} else
3128 3129
		return 0;

3130 3131
	i915_gem_object_update_fence(obj, reg, enable);

3132
	return 0;
3133 3134
}

3135 3136 3137 3138 3139 3140 3141 3142
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3143
	 * crossing memory domains and dying.
3144 3145 3146 3147
	 */
	if (HAS_LLC(dev))
		return true;

3148
	if (!drm_mm_node_allocated(gtt_space))
3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3172
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3173 3174 3175 3176 3177 3178 3179 3180
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3181 3182
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3183 3184 3185 3186 3187 3188 3189 3190 3191 3192
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3193 3194
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3205 3206 3207
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
3208
static struct i915_vma *
3209 3210 3211
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
3212
			   unsigned flags)
3213
{
3214
	struct drm_device *dev = obj->base.dev;
3215
	struct drm_i915_private *dev_priv = dev->dev_private;
3216
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3217
	size_t gtt_max =
3218
		flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3219
	struct i915_vma *vma;
3220
	int ret;
3221

3222 3223 3224 3225 3226
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3227
						     obj->tiling_mode, true);
3228
	unfenced_alignment =
3229
		i915_gem_get_gtt_alignment(dev,
3230 3231
					   obj->base.size,
					   obj->tiling_mode, false);
3232

3233
	if (alignment == 0)
3234
		alignment = flags & PIN_MAPPABLE ? fence_alignment :
3235
						unfenced_alignment;
3236
	if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
3237
		DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
3238
		return ERR_PTR(-EINVAL);
3239 3240
	}

3241
	size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3242

3243 3244 3245
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3246
	if (obj->base.size > gtt_max) {
3247
		DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3248
			  obj->base.size,
3249
			  flags & PIN_MAPPABLE ? "mappable" : "total",
3250
			  gtt_max);
3251
		return ERR_PTR(-E2BIG);
3252 3253
	}

3254
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3255
	if (ret)
3256
		return ERR_PTR(ret);
C
Chris Wilson 已提交
3257

3258 3259
	i915_gem_object_pin_pages(obj);

3260
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3261
	if (IS_ERR(vma))
3262
		goto err_unpin;
B
Ben Widawsky 已提交
3263

3264
search_free:
3265
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3266
						  size, alignment,
3267
						  obj->cache_level, 0, gtt_max,
3268 3269
						  DRM_MM_SEARCH_DEFAULT,
						  DRM_MM_CREATE_DEFAULT);
3270
	if (ret) {
3271
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3272
					       obj->cache_level, flags);
3273 3274
		if (ret == 0)
			goto search_free;
3275

3276
		goto err_free_vma;
3277
	}
B
Ben Widawsky 已提交
3278
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3279
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3280
		ret = -EINVAL;
3281
		goto err_remove_node;
3282 3283
	}

3284
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3285
	if (ret)
3286
		goto err_remove_node;
3287

3288
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3289
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3290

3291 3292
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3293

3294 3295
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3296

3297 3298
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3299

3300
		obj->map_and_fenceable = mappable && fenceable;
3301
	}
3302

3303
	WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3304

3305
	trace_i915_vma_bind(vma, flags);
3306 3307 3308
	vma->bind_vma(vma, obj->cache_level,
		      flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);

3309
	i915_gem_verify_gtt(dev);
3310
	return vma;
B
Ben Widawsky 已提交
3311

3312
err_remove_node:
3313
	drm_mm_remove_node(&vma->node);
3314
err_free_vma:
B
Ben Widawsky 已提交
3315
	i915_gem_vma_destroy(vma);
3316
	vma = ERR_PTR(ret);
3317
err_unpin:
B
Ben Widawsky 已提交
3318
	i915_gem_object_unpin_pages(obj);
3319
	return vma;
3320 3321
}

3322
bool
3323 3324
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3325 3326 3327 3328 3329
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3330
	if (obj->pages == NULL)
3331
		return false;
3332

3333 3334 3335 3336 3337
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3338
		return false;
3339

3340 3341 3342 3343 3344 3345 3346 3347
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3348
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3349
		return false;
3350

C
Chris Wilson 已提交
3351
	trace_i915_gem_object_clflush(obj);
3352
	drm_clflush_sg(obj->pages);
3353 3354

	return true;
3355 3356 3357 3358
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3359
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3360
{
C
Chris Wilson 已提交
3361 3362
	uint32_t old_write_domain;

3363
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3364 3365
		return;

3366
	/* No actual flushing is required for the GTT write domain.  Writes
3367 3368
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3369 3370 3371 3372
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3373
	 */
3374 3375
	wmb();

3376 3377
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3378 3379

	trace_i915_gem_object_change_domain(obj,
3380
					    obj->base.read_domains,
C
Chris Wilson 已提交
3381
					    old_write_domain);
3382 3383 3384 3385
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3386 3387
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3388
{
C
Chris Wilson 已提交
3389
	uint32_t old_write_domain;
3390

3391
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3392 3393
		return;

3394 3395 3396
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3397 3398
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3399 3400

	trace_i915_gem_object_change_domain(obj,
3401
					    obj->base.read_domains,
C
Chris Wilson 已提交
3402
					    old_write_domain);
3403 3404
}

3405 3406 3407 3408 3409 3410
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3411
int
3412
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3413
{
3414
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3415
	uint32_t old_write_domain, old_read_domains;
3416
	int ret;
3417

3418
	/* Not valid to be called on unbound objects. */
3419
	if (!i915_gem_obj_bound_any(obj))
3420 3421
		return -EINVAL;

3422 3423 3424
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3425
	ret = i915_gem_object_wait_rendering(obj, !write);
3426 3427 3428
	if (ret)
		return ret;

3429
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3430

3431 3432 3433 3434 3435 3436 3437
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3438 3439
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3440

3441 3442 3443
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3444 3445
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3446
	if (write) {
3447 3448 3449
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3450 3451
	}

C
Chris Wilson 已提交
3452 3453 3454 3455
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3456
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3457
	if (i915_gem_object_is_inactive(obj)) {
3458
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3459 3460 3461 3462 3463
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3464

3465 3466 3467
	return 0;
}

3468 3469 3470
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3471
	struct drm_device *dev = obj->base.dev;
3472
	struct i915_vma *vma, *next;
3473 3474 3475 3476 3477
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

B
Ben Widawsky 已提交
3478
	if (i915_gem_obj_is_pinned(obj)) {
3479 3480 3481 3482
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3483
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
3484
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3485
			ret = i915_vma_unbind(vma);
3486 3487 3488
			if (ret)
				return ret;
		}
3489 3490
	}

3491
	if (i915_gem_obj_bound_any(obj)) {
3492 3493 3494 3495 3496 3497 3498 3499 3500 3501
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3502
		if (INTEL_INFO(dev)->gen < 6) {
3503 3504 3505 3506 3507
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3508
		list_for_each_entry(vma, &obj->vma_list, vma_link)
3509 3510 3511
			if (drm_mm_node_allocated(&vma->node))
				vma->bind_vma(vma, cache_level,
					      obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
3512 3513
	}

3514 3515 3516 3517 3518
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3540
	i915_gem_verify_gtt(dev);
3541 3542 3543
	return 0;
}

B
Ben Widawsky 已提交
3544 3545
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3546
{
B
Ben Widawsky 已提交
3547
	struct drm_i915_gem_caching *args = data;
3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3561 3562 3563 3564 3565 3566
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3567 3568 3569 3570
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3571 3572 3573 3574
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3575 3576 3577 3578 3579 3580 3581

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3582 3583
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3584
{
B
Ben Widawsky 已提交
3585
	struct drm_i915_gem_caching *args = data;
3586 3587 3588 3589
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3590 3591
	switch (args->caching) {
	case I915_CACHING_NONE:
3592 3593
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3594
	case I915_CACHING_CACHED:
3595 3596
		level = I915_CACHE_LLC;
		break;
3597 3598 3599
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3600 3601 3602 3603
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3604 3605 3606 3607
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
B
Ben Widawsky 已提交
3635
	return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
3636 3637
}

3638
/*
3639 3640 3641
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3642 3643
 */
int
3644 3645
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3646
				     struct intel_ring_buffer *pipelined)
3647
{
3648
	u32 old_read_domains, old_write_domain;
3649 3650
	int ret;

3651
	if (pipelined != obj->ring) {
3652 3653
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3654 3655 3656
			return ret;
	}

3657 3658 3659 3660 3661
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3662 3663 3664 3665 3666 3667 3668 3669 3670
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3671 3672
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3673
	if (ret)
3674
		goto err_unpin_display;
3675

3676 3677 3678 3679
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3680
	ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
3681
	if (ret)
3682
		goto err_unpin_display;
3683

3684
	i915_gem_object_flush_cpu_write_domain(obj, true);
3685

3686
	old_write_domain = obj->base.write_domain;
3687
	old_read_domains = obj->base.read_domains;
3688 3689 3690 3691

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3692
	obj->base.write_domain = 0;
3693
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3694 3695 3696

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3697
					    old_write_domain);
3698 3699

	return 0;
3700 3701 3702 3703 3704 3705 3706 3707 3708

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
3709
	i915_gem_object_ggtt_unpin(obj);
3710
	obj->pin_display = is_pin_display(obj);
3711 3712
}

3713
int
3714
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3715
{
3716 3717
	int ret;

3718
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3719 3720
		return 0;

3721
	ret = i915_gem_object_wait_rendering(obj, false);
3722 3723 3724
	if (ret)
		return ret;

3725 3726
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3727
	return 0;
3728 3729
}

3730 3731 3732 3733 3734 3735
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3736
int
3737
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3738
{
C
Chris Wilson 已提交
3739
	uint32_t old_write_domain, old_read_domains;
3740 3741
	int ret;

3742 3743 3744
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3745
	ret = i915_gem_object_wait_rendering(obj, !write);
3746 3747 3748
	if (ret)
		return ret;

3749
	i915_gem_object_flush_gtt_write_domain(obj);
3750

3751 3752
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3753

3754
	/* Flush the CPU cache if it's still invalid. */
3755
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3756
		i915_gem_clflush_object(obj, false);
3757

3758
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3759 3760 3761 3762 3763
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3764
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3765 3766 3767 3768 3769

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3770 3771
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3772
	}
3773

C
Chris Wilson 已提交
3774 3775 3776 3777
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3778 3779 3780
	return 0;
}

3781 3782 3783
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3784 3785 3786 3787
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3788 3789 3790
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3791
static int
3792
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3793
{
3794 3795
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3796
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3797 3798
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3799
	unsigned reset_counter;
3800 3801
	u32 seqno = 0;
	int ret;
3802

3803 3804 3805 3806 3807 3808 3809
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3810

3811
	spin_lock(&file_priv->mm.lock);
3812
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3813 3814
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3815

3816 3817
		ring = request->ring;
		seqno = request->seqno;
3818
	}
3819
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3820
	spin_unlock(&file_priv->mm.lock);
3821

3822 3823
	if (seqno == 0)
		return 0;
3824

3825
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
3826 3827
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3828 3829 3830 3831

	return ret;
}

3832
int
3833
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3834
		    struct i915_address_space *vm,
3835
		    uint32_t alignment,
3836
		    unsigned flags)
3837
{
3838
	struct i915_vma *vma;
3839 3840
	int ret;

3841
	if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
3842
		return -EINVAL;
3843 3844 3845

	vma = i915_gem_obj_to_vma(obj, vm);
	if (vma) {
B
Ben Widawsky 已提交
3846 3847 3848
		if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
			return -EBUSY;

3849 3850
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3851
		    (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
B
Ben Widawsky 已提交
3852
			WARN(vma->pin_count,
3853
			     "bo is already pinned with incorrect alignment:"
3854
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3855
			     " obj->map_and_fenceable=%d\n",
3856
			     i915_gem_obj_offset(obj, vm), alignment,
3857
			     flags & PIN_MAPPABLE,
3858
			     obj->map_and_fenceable);
3859
			ret = i915_vma_unbind(vma);
3860 3861
			if (ret)
				return ret;
3862 3863

			vma = NULL;
3864 3865 3866
		}
	}

3867
	if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
3868 3869 3870
		vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
		if (IS_ERR(vma))
			return PTR_ERR(vma);
3871
	}
J
Jesse Barnes 已提交
3872

3873 3874
	if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
		vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
3875

3876
	vma->pin_count++;
3877 3878
	if (flags & PIN_MAPPABLE)
		obj->pin_mappable |= true;
3879 3880 3881 3882 3883

	return 0;
}

void
B
Ben Widawsky 已提交
3884
i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3885
{
B
Ben Widawsky 已提交
3886
	struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
3887

B
Ben Widawsky 已提交
3888 3889 3890 3891 3892
	BUG_ON(!vma);
	BUG_ON(vma->pin_count == 0);
	BUG_ON(!i915_gem_obj_ggtt_bound(obj));

	if (--vma->pin_count == 0)
3893
		obj->pin_mappable = false;
3894 3895 3896 3897
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3898
		   struct drm_file *file)
3899 3900
{
	struct drm_i915_gem_pin *args = data;
3901
	struct drm_i915_gem_object *obj;
3902 3903
	int ret;

3904 3905 3906
	if (INTEL_INFO(dev)->gen >= 6)
		return -ENODEV;

3907 3908 3909
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3910

3911
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3912
	if (&obj->base == NULL) {
3913 3914
		ret = -ENOENT;
		goto unlock;
3915 3916
	}

3917
	if (obj->madv != I915_MADV_WILLNEED) {
3918
		DRM_DEBUG("Attempting to pin a purgeable buffer\n");
3919
		ret = -EFAULT;
3920
		goto out;
3921 3922
	}

3923
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
3924
		DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
3925
			  args->handle);
3926 3927
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3928 3929
	}

3930 3931 3932 3933 3934
	if (obj->user_pin_count == ULONG_MAX) {
		ret = -EBUSY;
		goto out;
	}

3935
	if (obj->user_pin_count == 0) {
3936
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
3937 3938
		if (ret)
			goto out;
3939 3940
	}

3941 3942 3943
	obj->user_pin_count++;
	obj->pin_filp = file;

3944
	args->offset = i915_gem_obj_ggtt_offset(obj);
3945
out:
3946
	drm_gem_object_unreference(&obj->base);
3947
unlock:
3948
	mutex_unlock(&dev->struct_mutex);
3949
	return ret;
3950 3951 3952 3953
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3954
		     struct drm_file *file)
3955 3956
{
	struct drm_i915_gem_pin *args = data;
3957
	struct drm_i915_gem_object *obj;
3958
	int ret;
3959

3960 3961 3962
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3963

3964
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3965
	if (&obj->base == NULL) {
3966 3967
		ret = -ENOENT;
		goto unlock;
3968
	}
3969

3970
	if (obj->pin_filp != file) {
3971
		DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
3972
			  args->handle);
3973 3974
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3975
	}
3976 3977 3978
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
B
Ben Widawsky 已提交
3979
		i915_gem_object_ggtt_unpin(obj);
J
Jesse Barnes 已提交
3980
	}
3981

3982
out:
3983
	drm_gem_object_unreference(&obj->base);
3984
unlock:
3985
	mutex_unlock(&dev->struct_mutex);
3986
	return ret;
3987 3988 3989 3990
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3991
		    struct drm_file *file)
3992 3993
{
	struct drm_i915_gem_busy *args = data;
3994
	struct drm_i915_gem_object *obj;
3995 3996
	int ret;

3997
	ret = i915_mutex_lock_interruptible(dev);
3998
	if (ret)
3999
		return ret;
4000

4001
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4002
	if (&obj->base == NULL) {
4003 4004
		ret = -ENOENT;
		goto unlock;
4005
	}
4006

4007 4008 4009 4010
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4011
	 */
4012
	ret = i915_gem_object_flush_active(obj);
4013

4014
	args->busy = obj->active;
4015 4016 4017 4018
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4019

4020
	drm_gem_object_unreference(&obj->base);
4021
unlock:
4022
	mutex_unlock(&dev->struct_mutex);
4023
	return ret;
4024 4025 4026 4027 4028 4029
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4030
	return i915_gem_ring_throttle(dev, file_priv);
4031 4032
}

4033 4034 4035 4036 4037
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4038
	struct drm_i915_gem_object *obj;
4039
	int ret;
4040 4041 4042 4043 4044 4045 4046 4047 4048

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4049 4050 4051 4052
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4053
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4054
	if (&obj->base == NULL) {
4055 4056
		ret = -ENOENT;
		goto unlock;
4057 4058
	}

B
Ben Widawsky 已提交
4059
	if (i915_gem_obj_is_pinned(obj)) {
4060 4061
		ret = -EINVAL;
		goto out;
4062 4063
	}

4064 4065
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4066

C
Chris Wilson 已提交
4067 4068
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4069 4070
		i915_gem_object_truncate(obj);

4071
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4072

4073
out:
4074
	drm_gem_object_unreference(&obj->base);
4075
unlock:
4076
	mutex_unlock(&dev->struct_mutex);
4077
	return ret;
4078 4079
}

4080 4081
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4082
{
4083
	INIT_LIST_HEAD(&obj->global_list);
4084
	INIT_LIST_HEAD(&obj->ring_list);
4085
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4086
	INIT_LIST_HEAD(&obj->vma_list);
4087

4088 4089
	obj->ops = ops;

4090 4091 4092 4093 4094 4095 4096 4097
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4098 4099 4100 4101 4102
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4103 4104
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4105
{
4106
	struct drm_i915_gem_object *obj;
4107
	struct address_space *mapping;
D
Daniel Vetter 已提交
4108
	gfp_t mask;
4109

4110
	obj = i915_gem_object_alloc(dev);
4111 4112
	if (obj == NULL)
		return NULL;
4113

4114
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4115
		i915_gem_object_free(obj);
4116 4117
		return NULL;
	}
4118

4119 4120 4121 4122 4123 4124 4125
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4126
	mapping = file_inode(obj->base.filp)->i_mapping;
4127
	mapping_set_gfp_mask(mapping, mask);
4128

4129
	i915_gem_object_init(obj, &i915_gem_object_ops);
4130

4131 4132
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4133

4134 4135
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4151 4152
	trace_i915_gem_object_create(obj);

4153
	return obj;
4154 4155
}

4156
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4157
{
4158
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4159
	struct drm_device *dev = obj->base.dev;
4160
	struct drm_i915_private *dev_priv = dev->dev_private;
4161
	struct i915_vma *vma, *next;
4162

4163 4164
	intel_runtime_pm_get(dev_priv);

4165 4166
	trace_i915_gem_object_destroy(obj);

4167 4168 4169
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

4170
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
4171 4172 4173 4174
		int ret;

		vma->pin_count = 0;
		ret = i915_vma_unbind(vma);
4175 4176
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4177

4178 4179
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4180

4181
			WARN_ON(i915_vma_unbind(vma));
4182

4183 4184
			dev_priv->mm.interruptible = was_interruptible;
		}
4185 4186
	}

B
Ben Widawsky 已提交
4187 4188 4189 4190 4191
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4192 4193
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4194
	i915_gem_object_put_pages(obj);
4195
	i915_gem_object_free_mmap_offset(obj);
4196
	i915_gem_object_release_stolen(obj);
4197

4198 4199
	BUG_ON(obj->pages);

4200 4201
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4202

4203 4204
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4205

4206
	kfree(obj->bit_17);
4207
	i915_gem_object_free(obj);
4208 4209

	intel_runtime_pm_put(dev_priv);
4210 4211
}

4212
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4213
				     struct i915_address_space *vm)
4214 4215 4216 4217 4218 4219 4220 4221 4222
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

B
Ben Widawsky 已提交
4223 4224 4225
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4226 4227 4228 4229 4230

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4231
	list_del(&vma->vma_link);
4232

B
Ben Widawsky 已提交
4233 4234 4235
	kfree(vma);
}

4236
int
4237
i915_gem_suspend(struct drm_device *dev)
4238
{
4239
	struct drm_i915_private *dev_priv = dev->dev_private;
4240
	int ret = 0;
4241

4242
	mutex_lock(&dev->struct_mutex);
4243
	if (dev_priv->ums.mm_suspended)
4244
		goto err;
4245

4246
	ret = i915_gpu_idle(dev);
4247
	if (ret)
4248
		goto err;
4249

4250
	i915_gem_retire_requests(dev);
4251

4252
	/* Under UMS, be paranoid and evict. */
4253
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4254
		i915_gem_evict_everything(dev);
4255 4256

	i915_kernel_lost_context(dev);
4257
	i915_gem_cleanup_ringbuffer(dev);
4258

4259 4260 4261 4262 4263 4264 4265 4266 4267
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
							     DRIVER_MODESET);
	mutex_unlock(&dev->struct_mutex);

	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4268
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4269
	cancel_delayed_work_sync(&dev_priv->mm.idle_work);
4270

4271
	return 0;
4272 4273 4274 4275

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4276 4277
}

4278
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4279
{
4280
	struct drm_device *dev = ring->dev;
4281
	struct drm_i915_private *dev_priv = dev->dev_private;
4282 4283
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4284
	int i, ret;
B
Ben Widawsky 已提交
4285

4286
	if (!HAS_L3_DPF(dev) || !remap_info)
4287
		return 0;
B
Ben Widawsky 已提交
4288

4289 4290 4291
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4292

4293 4294 4295 4296 4297
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4298
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4299 4300 4301
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4302 4303
	}

4304
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4305

4306
	return ret;
B
Ben Widawsky 已提交
4307 4308
}

4309 4310
void i915_gem_init_swizzling(struct drm_device *dev)
{
4311
	struct drm_i915_private *dev_priv = dev->dev_private;
4312

4313
	if (INTEL_INFO(dev)->gen < 5 ||
4314 4315 4316 4317 4318 4319
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4320 4321 4322
	if (IS_GEN5(dev))
		return;

4323 4324
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4325
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4326
	else if (IS_GEN7(dev))
4327
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4328 4329
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4330 4331
	else
		BUG();
4332
}
D
Daniel Vetter 已提交
4333

4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4350
static int i915_gem_init_rings(struct drm_device *dev)
4351
{
4352
	struct drm_i915_private *dev_priv = dev->dev_private;
4353
	int ret;
4354

4355
	ret = intel_init_render_ring_buffer(dev);
4356
	if (ret)
4357
		return ret;
4358 4359

	if (HAS_BSD(dev)) {
4360
		ret = intel_init_bsd_ring_buffer(dev);
4361 4362
		if (ret)
			goto cleanup_render_ring;
4363
	}
4364

4365
	if (intel_enable_blt(dev)) {
4366 4367 4368 4369 4370
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4371 4372 4373 4374 4375 4376 4377
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4378
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4379
	if (ret)
B
Ben Widawsky 已提交
4380
		goto cleanup_vebox_ring;
4381 4382 4383

	return 0;

B
Ben Widawsky 已提交
4384 4385
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
4399
	struct drm_i915_private *dev_priv = dev->dev_private;
4400
	int ret, i;
4401 4402 4403 4404

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4405
	if (dev_priv->ellc_size)
4406
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4407

4408 4409 4410
	if (IS_HASWELL(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
			   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4411

4412
	if (HAS_PCH_NOP(dev)) {
4413 4414 4415 4416 4417 4418 4419 4420 4421
		if (IS_IVYBRIDGE(dev)) {
			u32 temp = I915_READ(GEN7_MSG_CTL);
			temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
			I915_WRITE(GEN7_MSG_CTL, temp);
		} else if (INTEL_INFO(dev)->gen >= 7) {
			u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
			temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
			I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
		}
4422 4423
	}

4424 4425 4426
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4427 4428 4429
	if (ret)
		return ret;

4430 4431 4432
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4433
	/*
4434 4435 4436 4437 4438
	 * XXX: Contexts should only be initialized once. Doing a switch to the
	 * default context switch however is something we'd like to do after
	 * reset or thaw (the latter may not actually be necessary for HW, but
	 * goes with our code better). Context switching requires rings (for
	 * the do_switch), but before enabling PPGTT. So don't move this.
4439
	 */
4440
	ret = i915_gem_context_enable(dev_priv);
4441
	if (ret) {
4442 4443
		DRM_ERROR("Context enable failed %d\n", ret);
		goto err_out;
4444
	}
D
Daniel Vetter 已提交
4445

4446
	return 0;
4447 4448 4449 4450

err_out:
	i915_gem_cleanup_ringbuffer(dev);
	return ret;
4451 4452
}

4453 4454 4455 4456 4457 4458
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4459 4460 4461 4462 4463 4464 4465 4466

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4467
	i915_gem_init_global_gtt(dev);
4468

4469
	ret = i915_gem_context_init(dev);
4470 4471
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4472
		return ret;
4473
	}
4474

4475 4476 4477
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
4478
		WARN_ON(dev_priv->mm.aliasing_ppgtt);
4479
		i915_gem_context_fini(dev);
4480
		drm_mm_takedown(&dev_priv->gtt.base.mm);
4481 4482 4483
		return ret;
	}

4484 4485 4486
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4487 4488 4489
	return 0;
}

4490 4491 4492
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
4493
	struct drm_i915_private *dev_priv = dev->dev_private;
4494
	struct intel_ring_buffer *ring;
4495
	int i;
4496

4497 4498
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4499 4500
}

4501 4502 4503 4504
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4505
	struct drm_i915_private *dev_priv = dev->dev_private;
4506
	int ret;
4507

J
Jesse Barnes 已提交
4508 4509 4510
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4511
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4512
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4513
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4514 4515 4516
	}

	mutex_lock(&dev->struct_mutex);
4517
	dev_priv->ums.mm_suspended = 0;
4518

4519
	ret = i915_gem_init_hw(dev);
4520 4521
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4522
		return ret;
4523
	}
4524

4525
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4526

4527
	ret = drm_irq_install(dev, dev->pdev->irq);
4528 4529
	if (ret)
		goto cleanup_ringbuffer;
4530
	mutex_unlock(&dev->struct_mutex);
4531

4532
	return 0;
4533 4534 4535

cleanup_ringbuffer:
	i915_gem_cleanup_ringbuffer(dev);
4536
	dev_priv->ums.mm_suspended = 1;
4537 4538 4539
	mutex_unlock(&dev->struct_mutex);

	return ret;
4540 4541 4542 4543 4544 4545
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4546 4547 4548
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4549
	mutex_lock(&dev->struct_mutex);
4550
	drm_irq_uninstall(dev);
4551
	mutex_unlock(&dev->struct_mutex);
4552

4553
	return i915_gem_suspend(dev);
4554 4555 4556 4557 4558 4559 4560
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4561 4562 4563
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4564
	ret = i915_gem_suspend(dev);
4565 4566
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4567 4568
}

4569 4570 4571 4572 4573 4574 4575
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4576 4577
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm)
B
Ben Widawsky 已提交
4578
{
4579 4580
	if (!i915_is_ggtt(vm))
		drm_mm_init(&vm->mm, vm->start, vm->total);
B
Ben Widawsky 已提交
4581 4582 4583 4584
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
4585
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
B
Ben Widawsky 已提交
4586 4587
}

4588 4589 4590
void
i915_gem_load(struct drm_device *dev)
{
4591
	struct drm_i915_private *dev_priv = dev->dev_private;
4592 4593 4594 4595 4596 4597 4598
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4599

B
Ben Widawsky 已提交
4600 4601 4602
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4603
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4604 4605
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4606
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4607 4608
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4609
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4610
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4611 4612
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4613 4614
	INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
			  i915_gem_idle_work_handler);
4615
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4616

4617 4618
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4619 4620
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4621 4622
	}

4623 4624
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4625
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4626 4627
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4628

4629 4630 4631
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4632 4633 4634 4635
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4636
	/* Initialize fence registers to zero */
4637 4638
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4639

4640
	i915_gem_detect_bit_6_swizzle(dev);
4641
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4642

4643 4644
	dev_priv->mm.interruptible = true;

4645 4646
	dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
	dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
4647 4648
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4649
}
4650 4651 4652 4653 4654

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4655 4656
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4657
{
4658
	struct drm_i915_private *dev_priv = dev->dev_private;
4659 4660 4661 4662 4663 4664
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4665
	phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
4666 4667 4668 4669 4670
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4671
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4684
	kfree(phys_obj);
4685 4686 4687
	return ret;
}

4688
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4689
{
4690
	struct drm_i915_private *dev_priv = dev->dev_private;
4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4713
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4714 4715 4716 4717
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4718
				 struct drm_i915_gem_object *obj)
4719
{
A
Al Viro 已提交
4720
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4721
	char *vaddr;
4722 4723 4724
	int i;
	int page_count;

4725
	if (!obj->phys_obj)
4726
		return;
4727
	vaddr = obj->phys_obj->handle->vaddr;
4728

4729
	page_count = obj->base.size / PAGE_SIZE;
4730
	for (i = 0; i < page_count; i++) {
4731
		struct page *page = shmem_read_mapping_page(mapping, i);
4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4743
	}
4744
	i915_gem_chipset_flush(dev);
4745

4746 4747
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4748 4749 4750 4751
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4752
			    struct drm_i915_gem_object *obj,
4753 4754
			    int id,
			    int align)
4755
{
A
Al Viro 已提交
4756
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4757
	struct drm_i915_private *dev_priv = dev->dev_private;
4758 4759 4760 4761 4762 4763 4764
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4765 4766
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4767 4768 4769 4770 4771 4772 4773
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4774
						obj->base.size, align);
4775
		if (ret) {
4776 4777
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4778
			return ret;
4779 4780 4781 4782
		}
	}

	/* bind to the object */
4783 4784
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4785

4786
	page_count = obj->base.size / PAGE_SIZE;
4787 4788

	for (i = 0; i < page_count; i++) {
4789 4790 4791
		struct page *page;
		char *dst, *src;

4792
		page = shmem_read_mapping_page(mapping, i);
4793 4794
		if (IS_ERR(page))
			return PTR_ERR(page);
4795

4796
		src = kmap_atomic(page);
4797
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4798
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4799
		kunmap_atomic(src);
4800

4801 4802 4803
		mark_page_accessed(page);
		page_cache_release(page);
	}
4804

4805 4806 4807 4808
	return 0;
}

static int
4809 4810
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4811 4812 4813
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4814
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4815
	char __user *user_data = to_user_ptr(args->data_ptr);
4816

4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4830

4831
	i915_gem_chipset_flush(dev);
4832 4833
	return 0;
}
4834

4835
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4836
{
4837
	struct drm_i915_file_private *file_priv = file->driver_priv;
4838

4839 4840
	cancel_delayed_work_sync(&file_priv->mm.idle_work);

4841 4842 4843 4844
	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4845
	spin_lock(&file_priv->mm.lock);
4846 4847 4848 4849 4850 4851 4852 4853 4854
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4855
	spin_unlock(&file_priv->mm.lock);
4856
}
4857

4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869
static void
i915_gem_file_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_file_private *file_priv =
		container_of(work, typeof(*file_priv), mm.idle_work.work);

	atomic_set(&file_priv->rps_wait_boost, false);
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;
4870
	int ret;
4871 4872 4873 4874 4875 4876 4877 4878 4879

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
	file_priv->dev_priv = dev->dev_private;
4880
	file_priv->file = file;
4881 4882 4883 4884 4885 4886

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);
	INIT_DELAYED_WORK(&file_priv->mm.idle_work,
			  i915_gem_file_idle_work_handler);

4887 4888 4889
	ret = i915_gem_context_open(dev, file);
	if (ret)
		kfree(file_priv);
4890

4891
	return ret;
4892 4893
}

4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4907 4908
static unsigned long
i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
4909
{
4910 4911 4912 4913 4914
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4915
	struct drm_i915_gem_object *obj;
4916
	bool unlock = true;
4917
	unsigned long count;
4918

4919 4920
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4921
			return 0;
4922

4923
		if (dev_priv->mm.shrinker_no_lock_stealing)
4924
			return 0;
4925

4926 4927
		unlock = false;
	}
4928

4929
	count = 0;
4930
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4931
		if (obj->pages_pin_count == 0)
4932
			count += obj->base.size >> PAGE_SHIFT;
4933 4934 4935 4936 4937

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

B
Ben Widawsky 已提交
4938
		if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
4939
			count += obj->base.size >> PAGE_SHIFT;
4940
	}
4941

4942 4943
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
4944

4945
	return count;
4946
}
4947 4948 4949 4950 4951 4952 4953 4954

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

4955 4956
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
4974
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4975 4976 4977 4978 4979 4980 4981
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
4982
	struct i915_vma *vma;
4983

4984 4985
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

4997 4998
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022
static unsigned long
i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
{
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	unsigned long freed;
	bool unlock = true;

	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
5023
			return SHRINK_STOP;
5024 5025

		if (dev_priv->mm.shrinker_no_lock_stealing)
5026
			return SHRINK_STOP;
5027 5028 5029 5030

		unlock = false;
	}

5031 5032 5033 5034 5035 5036
	freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
	if (freed < sc->nr_to_scan)
		freed += __i915_gem_shrink(dev_priv,
					   sc->nr_to_scan - freed,
					   false);
	if (freed < sc->nr_to_scan)
5037 5038 5039 5040
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5041

5042 5043
	return freed;
}
5044 5045 5046 5047 5048 5049 5050 5051 5052

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5053
	if (vma->vm != obj_to_ggtt(obj))
5054 5055 5056 5057
		return NULL;

	return vma;
}