i915_gem.c 125.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45 46
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
static __must_check int
47 48 49 50 51
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking);
52 53
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
54
				struct drm_i915_gem_pwrite *args,
55
				struct drm_file *file);
56

57 58 59 60 61 62
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

63 64 65 66
static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
					     struct shrink_control *sc);
static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
					    struct shrink_control *sc);
C
Chris Wilson 已提交
67
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
68
static long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
69
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
70

71 72 73 74 75 76
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

77 78 79 80 81 82 83 84
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

85 86 87 88 89 90 91 92
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
93
	obj->fence_dirty = false;
94 95 96
	obj->fence_reg = I915_FENCE_REG_NONE;
}

97 98 99 100
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
101
	spin_lock(&dev_priv->mm.object_stat_lock);
102 103
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
104
	spin_unlock(&dev_priv->mm.object_stat_lock);
105 106 107 108 109
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
110
	spin_lock(&dev_priv->mm.object_stat_lock);
111 112
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
113
	spin_unlock(&dev_priv->mm.object_stat_lock);
114 115
}

116
static int
117
i915_gem_wait_for_error(struct i915_gpu_error *error)
118 119 120
{
	int ret;

121 122
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
123
	if (EXIT_COND)
124 125
		return 0;

126 127 128 129 130
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
131 132 133
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
134 135 136 137
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
138
		return ret;
139
	}
140
#undef EXIT_COND
141

142
	return 0;
143 144
}

145
int i915_mutex_lock_interruptible(struct drm_device *dev)
146
{
147
	struct drm_i915_private *dev_priv = dev->dev_private;
148 149
	int ret;

150
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
151 152 153 154 155 156 157
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

158
	WARN_ON(i915_verify_lists(dev));
159 160
	return 0;
}
161

162
static inline bool
163
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
164
{
165
	return i915_gem_obj_bound_any(obj) && !obj->active;
166 167
}

J
Jesse Barnes 已提交
168 169
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
170
		    struct drm_file *file)
J
Jesse Barnes 已提交
171
{
172
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
173
	struct drm_i915_gem_init *args = data;
174

175 176 177
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

178 179 180
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
181

182 183 184 185
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
186
	mutex_lock(&dev->struct_mutex);
187 188
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
189
	dev_priv->gtt.mappable_end = args->gtt_end;
190 191
	mutex_unlock(&dev->struct_mutex);

192
	return 0;
193 194
}

195 196
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
197
			    struct drm_file *file)
198
{
199
	struct drm_i915_private *dev_priv = dev->dev_private;
200
	struct drm_i915_gem_get_aperture *args = data;
201 202
	struct drm_i915_gem_object *obj;
	size_t pinned;
203

204
	pinned = 0;
205
	mutex_lock(&dev->struct_mutex);
206
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
207
		if (obj->pin_count)
208
			pinned += i915_gem_obj_ggtt_size(obj);
209
	mutex_unlock(&dev->struct_mutex);
210

211
	args->aper_size = dev_priv->gtt.base.total;
212
	args->aper_available_size = args->aper_size - pinned;
213

214 215 216
	return 0;
}

217 218 219
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
220
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
221 222 223 224 225 226 227 228
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

229 230 231 232 233
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
234
{
235
	struct drm_i915_gem_object *obj;
236 237
	int ret;
	u32 handle;
238

239
	size = roundup(size, PAGE_SIZE);
240 241
	if (size == 0)
		return -EINVAL;
242 243

	/* Allocate the new object */
244
	obj = i915_gem_alloc_object(dev, size);
245 246 247
	if (obj == NULL)
		return -ENOMEM;

248
	ret = drm_gem_handle_create(file, &obj->base, &handle);
249
	/* drop reference from allocate - handle holds it now */
250 251 252
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
253

254
	*handle_p = handle;
255 256 257
	return 0;
}

258 259 260 261 262 263
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
264
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
265 266 267 268 269 270 271 272 273 274 275 276 277
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
278

279 280 281 282
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

309
static inline int
310 311
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

335 336 337
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
338
static int
339 340 341 342 343 344 345
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

346
	if (unlikely(page_do_bit17_swizzling))
347 348 349 350 351 352 353 354 355 356 357
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

358
	return ret ? -EFAULT : 0;
359 360
}

361 362 363 364
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
365
	if (unlikely(swizzled)) {
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

383 384 385 386 387 388 389 390 391 392 393 394
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
395 396 397
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
398 399 400 401 402 403 404 405 406 407 408

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

409
	return ret ? - EFAULT : 0;
410 411
}

412
static int
413 414 415 416
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
417
{
418
	char __user *user_data;
419
	ssize_t remain;
420
	loff_t offset;
421
	int shmem_page_offset, page_length, ret = 0;
422
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
423
	int prefaulted = 0;
424
	int needs_clflush = 0;
425
	struct sg_page_iter sg_iter;
426

V
Ville Syrjälä 已提交
427
	user_data = to_user_ptr(args->data_ptr);
428 429
	remain = args->size;

430
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
431

432 433 434 435 436
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
437
		needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
438 439 440
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
441
	}
442

443 444 445 446 447 448
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

449
	offset = args->offset;
450

451 452
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
453
		struct page *page = sg_page_iter_page(&sg_iter);
454 455 456 457

		if (remain <= 0)
			break;

458 459 460 461 462
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
463
		shmem_page_offset = offset_in_page(offset);
464 465 466 467
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

468 469 470
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

471 472 473 474 475
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
476 477 478

		mutex_unlock(&dev->struct_mutex);

479
		if (likely(!i915_prefault_disable) && !prefaulted) {
480
			ret = fault_in_multipages_writeable(user_data, remain);
481 482 483 484 485 486 487
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
488

489 490 491
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
492

493
		mutex_lock(&dev->struct_mutex);
494

495
next_page:
496 497
		mark_page_accessed(page);

498
		if (ret)
499 500
			goto out;

501
		remain -= page_length;
502
		user_data += page_length;
503 504 505
		offset += page_length;
	}

506
out:
507 508
	i915_gem_object_unpin_pages(obj);

509 510 511
	return ret;
}

512 513 514 515 516 517 518
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
519
		     struct drm_file *file)
520 521
{
	struct drm_i915_gem_pread *args = data;
522
	struct drm_i915_gem_object *obj;
523
	int ret = 0;
524

525 526 527 528
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
529
		       to_user_ptr(args->data_ptr),
530 531 532
		       args->size))
		return -EFAULT;

533
	ret = i915_mutex_lock_interruptible(dev);
534
	if (ret)
535
		return ret;
536

537
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
538
	if (&obj->base == NULL) {
539 540
		ret = -ENOENT;
		goto unlock;
541
	}
542

543
	/* Bounds check source.  */
544 545
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
546
		ret = -EINVAL;
547
		goto out;
C
Chris Wilson 已提交
548 549
	}

550 551 552 553 554 555 556 557
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
558 559
	trace_i915_gem_object_pread(obj, args->offset, args->size);

560
	ret = i915_gem_shmem_pread(dev, obj, args, file);
561

562
out:
563
	drm_gem_object_unreference(&obj->base);
564
unlock:
565
	mutex_unlock(&dev->struct_mutex);
566
	return ret;
567 568
}

569 570
/* This is the fast write path which cannot handle
 * page faults in the source data
571
 */
572 573 574 575 576 577

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
578
{
579 580
	void __iomem *vaddr_atomic;
	void *vaddr;
581
	unsigned long unwritten;
582

P
Peter Zijlstra 已提交
583
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
584 585 586
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
587
						      user_data, length);
P
Peter Zijlstra 已提交
588
	io_mapping_unmap_atomic(vaddr_atomic);
589
	return unwritten;
590 591
}

592 593 594 595
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
596
static int
597 598
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
599
			 struct drm_i915_gem_pwrite *args,
600
			 struct drm_file *file)
601
{
602
	drm_i915_private_t *dev_priv = dev->dev_private;
603
	ssize_t remain;
604
	loff_t offset, page_base;
605
	char __user *user_data;
D
Daniel Vetter 已提交
606 607
	int page_offset, page_length, ret;

B
Ben Widawsky 已提交
608
	ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
609 610 611 612 613 614 615 616 617 618
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
619

V
Ville Syrjälä 已提交
620
	user_data = to_user_ptr(args->data_ptr);
621 622
	remain = args->size;

623
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
624 625 626 627

	while (remain > 0) {
		/* Operation in this page
		 *
628 629 630
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
631
		 */
632 633
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
634 635 636 637 638
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
639 640
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
641
		 */
B
Ben Widawsky 已提交
642
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
643 644 645 646
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
647

648 649 650
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
651 652
	}

D
Daniel Vetter 已提交
653 654 655
out_unpin:
	i915_gem_object_unpin(obj);
out:
656
	return ret;
657 658
}

659 660 661 662
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
663
static int
664 665 666 667 668
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
669
{
670
	char *vaddr;
671
	int ret;
672

673
	if (unlikely(page_do_bit17_swizzling))
674
		return -EINVAL;
675

676 677 678 679 680 681 682 683 684 685 686
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
687

688
	return ret ? -EFAULT : 0;
689 690
}

691 692
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
693
static int
694 695 696 697 698
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
699
{
700 701
	char *vaddr;
	int ret;
702

703
	vaddr = kmap(page);
704
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
705 706 707
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
708 709
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
710 711
						user_data,
						page_length);
712 713 714 715 716
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
717 718 719
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
720
	kunmap(page);
721

722
	return ret ? -EFAULT : 0;
723 724 725
}

static int
726 727 728 729
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
730 731
{
	ssize_t remain;
732 733
	loff_t offset;
	char __user *user_data;
734
	int shmem_page_offset, page_length, ret = 0;
735
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
736
	int hit_slowpath = 0;
737 738
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
739
	struct sg_page_iter sg_iter;
740

V
Ville Syrjälä 已提交
741
	user_data = to_user_ptr(args->data_ptr);
742 743
	remain = args->size;

744
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
745

746 747 748 749 750
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
751
		needs_clflush_after = cpu_write_needs_clflush(obj);
752 753 754
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
755
	}
756 757 758 759 760
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
761

762 763 764 765 766 767
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

768
	offset = args->offset;
769
	obj->dirty = 1;
770

771 772
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
773
		struct page *page = sg_page_iter_page(&sg_iter);
774
		int partial_cacheline_write;
775

776 777 778
		if (remain <= 0)
			break;

779 780 781 782 783
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
784
		shmem_page_offset = offset_in_page(offset);
785 786 787 788 789

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

790 791 792 793 794 795 796
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

797 798 799
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

800 801 802 803 804 805
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
806 807 808

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
809 810 811 812
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
813

814
		mutex_lock(&dev->struct_mutex);
815

816
next_page:
817 818 819
		set_page_dirty(page);
		mark_page_accessed(page);

820
		if (ret)
821 822
			goto out;

823
		remain -= page_length;
824
		user_data += page_length;
825
		offset += page_length;
826 827
	}

828
out:
829 830
	i915_gem_object_unpin_pages(obj);

831
	if (hit_slowpath) {
832 833 834 835 836 837 838
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
839 840
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
841
		}
842
	}
843

844
	if (needs_clflush_after)
845
		i915_gem_chipset_flush(dev);
846

847
	return ret;
848 849 850 851 852 853 854 855 856
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
857
		      struct drm_file *file)
858 859
{
	struct drm_i915_gem_pwrite *args = data;
860
	struct drm_i915_gem_object *obj;
861 862 863 864 865 866
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
867
		       to_user_ptr(args->data_ptr),
868 869 870
		       args->size))
		return -EFAULT;

871 872 873 874 875 876
	if (likely(!i915_prefault_disable)) {
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
877

878
	ret = i915_mutex_lock_interruptible(dev);
879
	if (ret)
880
		return ret;
881

882
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
883
	if (&obj->base == NULL) {
884 885
		ret = -ENOENT;
		goto unlock;
886
	}
887

888
	/* Bounds check destination. */
889 890
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
891
		ret = -EINVAL;
892
		goto out;
C
Chris Wilson 已提交
893 894
	}

895 896 897 898 899 900 901 902
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
903 904
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
905
	ret = -EFAULT;
906 907 908 909 910 911
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
912
	if (obj->phys_obj) {
913
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
914 915 916
		goto out;
	}

917 918 919
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
920
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
921 922 923
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
924
	}
925

926
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
927
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
928

929
out:
930
	drm_gem_object_unreference(&obj->base);
931
unlock:
932
	mutex_unlock(&dev->struct_mutex);
933 934 935
	return ret;
}

936
int
937
i915_gem_check_wedge(struct i915_gpu_error *error,
938 939
		     bool interruptible)
{
940
	if (i915_reset_in_progress(error)) {
941 942 943 944 945
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

946 947
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
968
	if (seqno == ring->outstanding_lazy_seqno)
969
		ret = i915_add_request(ring, NULL);
970 971 972 973 974 975 976 977

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
978
 * @reset_counter: reset sequence associated with the given seqno
979 980 981
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
982 983 984 985 986 987 988
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
989 990 991 992
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
993
			unsigned reset_counter,
994 995 996 997 998 999 1000 1001 1002
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

1003 1004
	WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

1015
	timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
1016 1017 1018 1019 1020 1021 1022 1023 1024

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1025 1026
	 i915_reset_in_progress(&dev_priv->gpu_error) || \
	 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1027 1028 1029 1030 1031 1032 1033 1034 1035
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

1036 1037 1038 1039 1040 1041 1042
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
			end = -EAGAIN;

		/* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
		 * gone. */
1043
		ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1057 1058
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1089
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1090 1091 1092 1093 1094 1095 1096
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1097 1098 1099
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
			    interruptible, NULL);
1100 1101
}

1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1141
	return i915_gem_object_wait_rendering__tail(obj, ring);
1142 1143
}

1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1154
	unsigned reset_counter;
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1165
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1166 1167 1168 1169 1170 1171 1172
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1173
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1174
	mutex_unlock(&dev->struct_mutex);
1175
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
1176
	mutex_lock(&dev->struct_mutex);
1177 1178
	if (ret)
		return ret;
1179

1180
	return i915_gem_object_wait_rendering__tail(obj, ring);
1181 1182
}

1183
/**
1184 1185
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1186 1187 1188
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1189
			  struct drm_file *file)
1190 1191
{
	struct drm_i915_gem_set_domain *args = data;
1192
	struct drm_i915_gem_object *obj;
1193 1194
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1195 1196
	int ret;

1197
	/* Only handle setting domains to types used by the CPU. */
1198
	if (write_domain & I915_GEM_GPU_DOMAINS)
1199 1200
		return -EINVAL;

1201
	if (read_domains & I915_GEM_GPU_DOMAINS)
1202 1203 1204 1205 1206 1207 1208 1209
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1210
	ret = i915_mutex_lock_interruptible(dev);
1211
	if (ret)
1212
		return ret;
1213

1214
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1215
	if (&obj->base == NULL) {
1216 1217
		ret = -ENOENT;
		goto unlock;
1218
	}
1219

1220 1221 1222 1223 1224 1225 1226 1227
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1228 1229
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1230 1231 1232 1233 1234 1235 1236

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1237
	} else {
1238
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1239 1240
	}

1241
unref:
1242
	drm_gem_object_unreference(&obj->base);
1243
unlock:
1244 1245 1246 1247 1248 1249 1250 1251 1252
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1253
			 struct drm_file *file)
1254 1255
{
	struct drm_i915_gem_sw_finish *args = data;
1256
	struct drm_i915_gem_object *obj;
1257 1258
	int ret = 0;

1259
	ret = i915_mutex_lock_interruptible(dev);
1260
	if (ret)
1261
		return ret;
1262

1263
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1264
	if (&obj->base == NULL) {
1265 1266
		ret = -ENOENT;
		goto unlock;
1267 1268 1269
	}

	/* Pinned buffers may be scanout, so flush the cache */
1270 1271
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1272

1273
	drm_gem_object_unreference(&obj->base);
1274
unlock:
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1288
		    struct drm_file *file)
1289 1290 1291 1292 1293
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1294
	obj = drm_gem_object_lookup(dev, file, args->handle);
1295
	if (obj == NULL)
1296
		return -ENOENT;
1297

1298 1299 1300 1301 1302 1303 1304 1305
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1306
	addr = vm_mmap(obj->filp, 0, args->size,
1307 1308
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1309
	drm_gem_object_unreference_unlocked(obj);
1310 1311 1312 1313 1314 1315 1316 1317
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1336 1337
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1338
	drm_i915_private_t *dev_priv = dev->dev_private;
1339 1340 1341
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1342
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1343 1344 1345 1346 1347

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1348 1349 1350
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1351

C
Chris Wilson 已提交
1352 1353
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1354 1355 1356 1357 1358 1359
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1360
	/* Now bind it into the GTT if needed */
B
Ben Widawsky 已提交
1361
	ret = i915_gem_obj_ggtt_pin(obj,  0, true, false);
1362 1363
	if (ret)
		goto unlock;
1364

1365 1366 1367
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1368

1369
	ret = i915_gem_object_get_fence(obj);
1370
	if (ret)
1371
		goto unpin;
1372

1373 1374
	obj->fault_mappable = true;

1375 1376 1377
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1378 1379 1380

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1381 1382
unpin:
	i915_gem_object_unpin(obj);
1383
unlock:
1384
	mutex_unlock(&dev->struct_mutex);
1385
out:
1386
	switch (ret) {
1387
	case -EIO:
1388 1389 1390
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1391
		if (i915_terminally_wedged(&dev_priv->gpu_error))
1392
			return VM_FAULT_SIGBUS;
1393
	case -EAGAIN:
D
Daniel Vetter 已提交
1394 1395 1396 1397
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1398
		 */
1399 1400
	case 0:
	case -ERESTARTSYS:
1401
	case -EINTR:
1402 1403 1404 1405 1406
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1407
		return VM_FAULT_NOPAGE;
1408 1409
	case -ENOMEM:
		return VM_FAULT_OOM;
1410 1411
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1412
	default:
1413
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1414
		return VM_FAULT_SIGBUS;
1415 1416 1417
	}
}

1418 1419 1420 1421
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1422
 * Preserve the reservation of the mmapping with the DRM core code, but
1423 1424 1425 1426 1427 1428 1429 1430 1431
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1432
void
1433
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1434
{
1435 1436
	if (!obj->fault_mappable)
		return;
1437

1438
	drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
1439
	obj->fault_mappable = false;
1440 1441
}

1442
uint32_t
1443
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1444
{
1445
	uint32_t gtt_size;
1446 1447

	if (INTEL_INFO(dev)->gen >= 4 ||
1448 1449
	    tiling_mode == I915_TILING_NONE)
		return size;
1450 1451 1452

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1453
		gtt_size = 1024*1024;
1454
	else
1455
		gtt_size = 512*1024;
1456

1457 1458
	while (gtt_size < size)
		gtt_size <<= 1;
1459

1460
	return gtt_size;
1461 1462
}

1463 1464 1465 1466 1467
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1468
 * potential fence register mapping.
1469
 */
1470 1471 1472
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1473 1474 1475 1476 1477
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1478
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1479
	    tiling_mode == I915_TILING_NONE)
1480 1481
		return 4096;

1482 1483 1484 1485
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1486
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1487 1488
}

1489 1490 1491 1492 1493
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1494
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1495 1496
		return 0;

1497 1498
	dev_priv->mm.shrinker_no_lock_stealing = true;

1499 1500
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1501
		goto out;
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1513
		goto out;
1514 1515

	i915_gem_shrink_all(dev_priv);
1516 1517 1518 1519 1520
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1521 1522 1523 1524 1525 1526 1527
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1528
int
1529 1530 1531 1532
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1533
{
1534
	struct drm_i915_private *dev_priv = dev->dev_private;
1535
	struct drm_i915_gem_object *obj;
1536 1537
	int ret;

1538
	ret = i915_mutex_lock_interruptible(dev);
1539
	if (ret)
1540
		return ret;
1541

1542
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1543
	if (&obj->base == NULL) {
1544 1545 1546
		ret = -ENOENT;
		goto unlock;
	}
1547

B
Ben Widawsky 已提交
1548
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1549
		ret = -E2BIG;
1550
		goto out;
1551 1552
	}

1553
	if (obj->madv != I915_MADV_WILLNEED) {
1554
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1555 1556
		ret = -EINVAL;
		goto out;
1557 1558
	}

1559 1560 1561
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1562

1563
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1564

1565
out:
1566
	drm_gem_object_unreference(&obj->base);
1567
unlock:
1568
	mutex_unlock(&dev->struct_mutex);
1569
	return ret;
1570 1571
}

1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1596 1597 1598
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1599 1600 1601
{
	struct inode *inode;

1602
	i915_gem_object_free_mmap_offset(obj);
1603

1604 1605
	if (obj->base.filp == NULL)
		return;
1606

D
Daniel Vetter 已提交
1607 1608 1609 1610 1611
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1612
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1613
	shmem_truncate_range(inode, 0, (loff_t)-1);
1614

D
Daniel Vetter 已提交
1615 1616
	obj->madv = __I915_MADV_PURGED;
}
1617

D
Daniel Vetter 已提交
1618 1619 1620 1621
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1622 1623
}

1624
static void
1625
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1626
{
1627 1628
	struct sg_page_iter sg_iter;
	int ret;
1629

1630
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1631

C
Chris Wilson 已提交
1632 1633 1634 1635 1636 1637
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1638
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1639 1640 1641
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1642
	if (i915_gem_object_needs_bit17_swizzle(obj))
1643 1644
		i915_gem_object_save_bit_17_swizzle(obj);

1645 1646
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1647

1648
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1649
		struct page *page = sg_page_iter_page(&sg_iter);
1650

1651
		if (obj->dirty)
1652
			set_page_dirty(page);
1653

1654
		if (obj->madv == I915_MADV_WILLNEED)
1655
			mark_page_accessed(page);
1656

1657
		page_cache_release(page);
1658
	}
1659
	obj->dirty = 0;
1660

1661 1662
	sg_free_table(obj->pages);
	kfree(obj->pages);
1663
}
C
Chris Wilson 已提交
1664

1665
int
1666 1667 1668 1669
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1670
	if (obj->pages == NULL)
1671 1672
		return 0;

1673 1674 1675
	if (obj->pages_pin_count)
		return -EBUSY;

1676
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1677

1678 1679 1680
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1681
	list_del(&obj->global_list);
1682

1683
	ops->put_pages(obj);
1684
	obj->pages = NULL;
1685

C
Chris Wilson 已提交
1686 1687 1688 1689 1690 1691 1692
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
1693 1694
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1695
{
1696
	struct list_head still_bound_list;
C
Chris Wilson 已提交
1697 1698 1699 1700 1701
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1702
				 global_list) {
1703
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1704
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1705 1706 1707 1708 1709 1710
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1711 1712 1713 1714 1715 1716 1717 1718
	/*
	 * As we may completely rewrite the bound list whilst unbinding
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
	 */
	INIT_LIST_HEAD(&still_bound_list);
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1719
		struct i915_vma *vma, *v;
1720

1721 1722 1723 1724
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_bound_list);

1725 1726 1727
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
		/*
		 * Hold a reference whilst we unbind this object, as we may
		 * end up waiting for and retiring requests. This might
		 * release the final reference (held by the active list)
		 * and result in the object being freed from under us.
		 * in this object being freed.
		 *
		 * Note 1: Shrinking the bound list is special since only active
		 * (and hence bound objects) can contain such limbo objects, so
		 * we don't need special tricks for shrinking the unbound list.
		 * The only other place where we have to be careful with active
		 * objects suddenly disappearing due to retiring requests is the
		 * eviction code.
		 *
		 * Note 2: Even though the bound list doesn't hold a reference
		 * to the object we can safely grab one here: The final object
		 * unreferencing and the bound_list are both protected by the
		 * dev->struct_mutex and so we won't ever be able to observe an
		 * object on the bound_list with a reference count equals 0.
		 */
		drm_gem_object_reference(&obj->base);

1750 1751 1752
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1753

1754
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1755
			count += obj->base.size >> PAGE_SHIFT;
1756 1757

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
1758
	}
1759
	list_splice(&still_bound_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
1760 1761 1762 1763

	return count;
}

1764 1765 1766 1767 1768 1769
static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1770
static long
C
Chris Wilson 已提交
1771 1772 1773
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;
1774
	long freed = 0;
C
Chris Wilson 已提交
1775 1776 1777

	i915_gem_evict_everything(dev_priv->dev);

1778
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1779 1780 1781
				 global_list) {
		if (obj->pages_pin_count == 0)
			freed += obj->base.size >> PAGE_SHIFT;
1782
		i915_gem_object_put_pages(obj);
1783 1784
	}
	return freed;
D
Daniel Vetter 已提交
1785 1786
}

1787
static int
C
Chris Wilson 已提交
1788
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1789
{
C
Chris Wilson 已提交
1790
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1791 1792
	int page_count, i;
	struct address_space *mapping;
1793 1794
	struct sg_table *st;
	struct scatterlist *sg;
1795
	struct sg_page_iter sg_iter;
1796
	struct page *page;
1797
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1798
	gfp_t gfp;
1799

C
Chris Wilson 已提交
1800 1801 1802 1803 1804 1805 1806
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1807 1808 1809 1810
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1811
	page_count = obj->base.size / PAGE_SIZE;
1812 1813
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1814
		return -ENOMEM;
1815
	}
1816

1817 1818 1819 1820 1821
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1822
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1823
	gfp = mapping_gfp_mask(mapping);
1824
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1825
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1826 1827 1828
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1839
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1840 1841 1842 1843 1844 1845 1846
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1847
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1848 1849
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1850 1851 1852 1853 1854 1855 1856 1857
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1858 1859 1860 1861 1862 1863 1864 1865 1866
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1867
	}
1868 1869 1870 1871
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1872 1873
	obj->pages = st;

1874
	if (i915_gem_object_needs_bit17_swizzle(obj))
1875 1876 1877 1878 1879
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1880 1881
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1882
		page_cache_release(sg_page_iter_page(&sg_iter));
1883 1884
	sg_free_table(st);
	kfree(st);
1885
	return PTR_ERR(page);
1886 1887
}

1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1902
	if (obj->pages)
1903 1904
		return 0;

1905 1906 1907 1908 1909
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1910 1911
	BUG_ON(obj->pages_pin_count);

1912 1913 1914 1915
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1916
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1917
	return 0;
1918 1919
}

B
Ben Widawsky 已提交
1920
static void
1921
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1922
			       struct intel_ring_buffer *ring)
1923
{
1924
	struct drm_device *dev = obj->base.dev;
1925
	struct drm_i915_private *dev_priv = dev->dev_private;
1926
	u32 seqno = intel_ring_get_seqno(ring);
1927

1928
	BUG_ON(ring == NULL);
1929 1930 1931 1932
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
1933
	obj->ring = ring;
1934 1935

	/* Add a reference if we're newly entering the active list. */
1936 1937 1938
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1939
	}
1940

1941
	list_move_tail(&obj->ring_list, &ring->active_list);
1942

1943
	obj->last_read_seqno = seqno;
1944

1945
	if (obj->fenced_gpu_access) {
1946 1947
		obj->last_fenced_seqno = seqno;

1948 1949 1950 1951 1952 1953 1954 1955
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1956 1957 1958
	}
}

B
Ben Widawsky 已提交
1959 1960 1961 1962 1963 1964 1965
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring)
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

1966 1967
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1968
{
B
Ben Widawsky 已提交
1969 1970 1971
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
	struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1972

1973
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1974
	BUG_ON(!obj->active);
1975

B
Ben Widawsky 已提交
1976
	list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
1977

1978
	list_del_init(&obj->ring_list);
1979 1980
	obj->ring = NULL;

1981 1982 1983 1984 1985
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1986 1987 1988 1989 1990 1991
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1992
}
1993

1994
static int
1995
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
1996
{
1997 1998 1999
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
2000

2001
	/* Carefully retire all requests without writing to the rings */
2002
	for_each_ring(ring, dev_priv, i) {
2003 2004 2005
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2006 2007
	}
	i915_gem_retire_requests(dev);
2008 2009

	/* Finally reset hw state */
2010
	for_each_ring(ring, dev_priv, i) {
2011
		intel_ring_init_seqno(ring, seqno);
2012

2013 2014 2015
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
2016

2017
	return 0;
2018 2019
}

2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2046 2047
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2048
{
2049 2050 2051 2052
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2053
		int ret = i915_gem_init_seqno(dev, 0);
2054 2055
		if (ret)
			return ret;
2056

2057 2058
		dev_priv->next_seqno = 1;
	}
2059

2060
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2061
	return 0;
2062 2063
}

2064 2065
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2066
		       struct drm_i915_gem_object *obj,
2067
		       u32 *out_seqno)
2068
{
C
Chris Wilson 已提交
2069
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2070
	struct drm_i915_gem_request *request;
2071
	u32 request_ring_position, request_start;
2072
	int was_empty;
2073 2074
	int ret;

2075
	request_start = intel_ring_get_tail(ring);
2076 2077 2078 2079 2080 2081 2082
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2083 2084 2085
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2086

2087 2088
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2089
		return -ENOMEM;
2090

2091 2092 2093 2094 2095 2096 2097
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2098
	ret = ring->add_request(ring);
2099
	if (ret)
2100
		return ret;
2101

2102
	request->seqno = intel_ring_get_seqno(ring);
2103
	request->ring = ring;
2104
	request->head = request_start;
2105
	request->tail = request_ring_position;
2106 2107 2108 2109 2110 2111 2112

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2113
	request->batch_obj = obj;
2114

2115 2116 2117 2118
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2119 2120 2121
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2122
	request->emitted_jiffies = jiffies;
2123 2124
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2125
	request->file_priv = NULL;
2126

C
Chris Wilson 已提交
2127 2128 2129
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2130
		spin_lock(&file_priv->mm.lock);
2131
		request->file_priv = file_priv;
2132
		list_add_tail(&request->client_list,
2133
			      &file_priv->mm.request_list);
2134
		spin_unlock(&file_priv->mm.lock);
2135
	}
2136

2137
	trace_i915_gem_request_add(ring, request->seqno);
2138
	ring->outstanding_lazy_seqno = 0;
2139
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2140

2141
	if (!dev_priv->ums.mm_suspended) {
2142 2143
		i915_queue_hangcheck(ring->dev);

2144
		if (was_empty) {
2145
			queue_delayed_work(dev_priv->wq,
2146 2147
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2148 2149
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2150
	}
2151

2152
	if (out_seqno)
2153
		*out_seqno = request->seqno;
2154
	return 0;
2155 2156
}

2157 2158
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2159
{
2160
	struct drm_i915_file_private *file_priv = request->file_priv;
2161

2162 2163
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2164

2165
	spin_lock(&file_priv->mm.lock);
2166 2167 2168 2169
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2170
	spin_unlock(&file_priv->mm.lock);
2171 2172
}

2173 2174
static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
				    struct i915_address_space *vm)
2175
{
2176 2177
	if (acthd >= i915_gem_obj_offset(obj, vm) &&
	    acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
		return true;

	return false;
}

static bool i915_head_inside_request(const u32 acthd_unmasked,
				     const u32 request_start,
				     const u32 request_end)
{
	const u32 acthd = acthd_unmasked & HEAD_ADDR;

	if (request_start < request_end) {
		if (acthd >= request_start && acthd < request_end)
			return true;
	} else if (request_start > request_end) {
		if (acthd >= request_start || acthd < request_end)
			return true;
	}

	return false;
}

2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
static struct i915_address_space *
request_to_vm(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
	struct i915_address_space *vm;

	vm = &dev_priv->gtt.base;

	return vm;
}

2211 2212 2213 2214 2215 2216 2217 2218
static bool i915_request_guilty(struct drm_i915_gem_request *request,
				const u32 acthd, bool *inside)
{
	/* There is a possibility that unmasked head address
	 * pointing inside the ring, matches the batch_obj address range.
	 * However this is extremely unlikely.
	 */
	if (request->batch_obj) {
2219 2220
		if (i915_head_inside_object(acthd, request->batch_obj,
					    request_to_vm(request))) {
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
			*inside = true;
			return true;
		}
	}

	if (i915_head_inside_request(acthd, request->head, request->tail)) {
		*inside = false;
		return true;
	}

	return false;
}

2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
{
	const unsigned long elapsed = get_seconds() - hs->guilty_ts;

	if (hs->banned)
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
		DRM_ERROR("context hanging too fast, declaring banned!\n");
		return true;
	}

	return false;
}

2249 2250 2251 2252 2253 2254
static void i915_set_reset_status(struct intel_ring_buffer *ring,
				  struct drm_i915_gem_request *request,
				  u32 acthd)
{
	struct i915_ctx_hang_stats *hs = NULL;
	bool inside, guilty;
2255
	unsigned long offset = 0;
2256 2257 2258 2259

	/* Innocent until proven guilty */
	guilty = false;

2260 2261 2262 2263
	if (request->batch_obj)
		offset = i915_gem_obj_offset(request->batch_obj,
					     request_to_vm(request));

2264
	if (ring->hangcheck.action != HANGCHECK_WAIT &&
2265
	    i915_request_guilty(request, acthd, &inside)) {
2266
		DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
2267 2268
			  ring->name,
			  inside ? "inside" : "flushing",
2269
			  offset,
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
			  request->ctx ? request->ctx->id : 0,
			  acthd);

		guilty = true;
	}

	/* If contexts are disabled or this is the default context, use
	 * file_priv->reset_state
	 */
	if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
		hs = &request->ctx->hang_stats;
	else if (request->file_priv)
		hs = &request->file_priv->hang_stats;

	if (hs) {
2285 2286
		if (guilty) {
			hs->banned = i915_context_is_banned(hs);
2287
			hs->batch_active++;
2288 2289
			hs->guilty_ts = get_seconds();
		} else {
2290
			hs->batch_pending++;
2291
		}
2292 2293 2294
	}
}

2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2306 2307
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2308
{
2309 2310 2311 2312 2313 2314
	u32 completed_seqno;
	u32 acthd;

	acthd = intel_ring_get_active_head(ring);
	completed_seqno = ring->get_seqno(ring, false);

2315 2316
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2317

2318 2319 2320
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2321

2322 2323 2324
		if (request->seqno > completed_seqno)
			i915_set_reset_status(ring, request, acthd);

2325
		i915_gem_free_request(request);
2326
	}
2327

2328
	while (!list_empty(&ring->active_list)) {
2329
		struct drm_i915_gem_object *obj;
2330

2331 2332 2333
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2334

2335
		i915_gem_object_move_to_inactive(obj);
2336 2337 2338
	}
}

2339
void i915_gem_restore_fences(struct drm_device *dev)
2340 2341 2342 2343
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2344
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2345
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2346

2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2357 2358 2359
	}
}

2360
void i915_gem_reset(struct drm_device *dev)
2361
{
2362
	struct drm_i915_private *dev_priv = dev->dev_private;
2363
	struct intel_ring_buffer *ring;
2364
	int i;
2365

2366 2367
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2368

2369
	i915_gem_restore_fences(dev);
2370 2371 2372 2373 2374
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2375
void
C
Chris Wilson 已提交
2376
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2377 2378 2379
{
	uint32_t seqno;

C
Chris Wilson 已提交
2380
	if (list_empty(&ring->request_list))
2381 2382
		return;

C
Chris Wilson 已提交
2383
	WARN_ON(i915_verify_lists(ring->dev));
2384

2385
	seqno = ring->get_seqno(ring, true);
2386

2387
	while (!list_empty(&ring->request_list)) {
2388 2389
		struct drm_i915_gem_request *request;

2390
		request = list_first_entry(&ring->request_list,
2391 2392 2393
					   struct drm_i915_gem_request,
					   list);

2394
		if (!i915_seqno_passed(seqno, request->seqno))
2395 2396
			break;

C
Chris Wilson 已提交
2397
		trace_i915_gem_request_retire(ring, request->seqno);
2398 2399 2400 2401 2402 2403
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2404

2405
		i915_gem_free_request(request);
2406
	}
2407

2408 2409 2410 2411
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2412
		struct drm_i915_gem_object *obj;
2413

2414
		obj = list_first_entry(&ring->active_list,
2415 2416
				      struct drm_i915_gem_object,
				      ring_list);
2417

2418
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2419
			break;
2420

2421
		i915_gem_object_move_to_inactive(obj);
2422
	}
2423

C
Chris Wilson 已提交
2424 2425
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2426
		ring->irq_put(ring);
C
Chris Wilson 已提交
2427
		ring->trace_irq_seqno = 0;
2428
	}
2429

C
Chris Wilson 已提交
2430
	WARN_ON(i915_verify_lists(ring->dev));
2431 2432
}

2433 2434 2435 2436
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2437
	struct intel_ring_buffer *ring;
2438
	int i;
2439

2440 2441
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2442 2443
}

2444
static void
2445 2446 2447 2448
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2449
	struct intel_ring_buffer *ring;
2450 2451
	bool idle;
	int i;
2452 2453 2454 2455 2456

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2457 2458
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2459 2460
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2461 2462
		return;
	}
2463

2464
	i915_gem_retire_requests(dev);
2465

2466 2467
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2468
	 */
2469
	idle = true;
2470
	for_each_ring(ring, dev_priv, i) {
2471
		if (ring->gpu_caches_dirty)
2472
			i915_add_request(ring, NULL);
2473 2474

		idle &= list_empty(&ring->request_list);
2475 2476
	}

2477
	if (!dev_priv->ums.mm_suspended && !idle)
2478 2479
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2480 2481
	if (idle)
		intel_mark_idle(dev);
2482

2483 2484 2485
	mutex_unlock(&dev->struct_mutex);
}

2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2497
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2498 2499 2500 2501 2502 2503 2504 2505 2506
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2532
	drm_i915_private_t *dev_priv = dev->dev_private;
2533 2534 2535
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2536
	struct timespec timeout_stack, *timeout = NULL;
2537
	unsigned reset_counter;
2538 2539 2540
	u32 seqno = 0;
	int ret = 0;

2541 2542 2543 2544
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2556 2557
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2558 2559 2560 2561
	if (ret)
		goto out;

	if (obj->active) {
2562
		seqno = obj->last_read_seqno;
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2578
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2579 2580
	mutex_unlock(&dev->struct_mutex);

2581
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
2582
	if (timeout)
2583
		args->timeout_ns = timespec_to_ns(timeout);
2584 2585 2586 2587 2588 2589 2590 2591
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2615
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2616
		return i915_gem_object_wait_rendering(obj, false);
2617 2618 2619

	idx = intel_ring_sync_index(from, to);

2620
	seqno = obj->last_read_seqno;
2621 2622 2623
	if (seqno <= from->sync_seqno[idx])
		return 0;

2624 2625 2626
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2627

2628
	trace_i915_gem_ring_sync_to(from, to, seqno);
2629
	ret = to->sync_to(to, from, seqno);
2630
	if (!ret)
2631 2632 2633 2634 2635
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2636

2637
	return ret;
2638 2639
}

2640 2641 2642 2643 2644 2645 2646
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2647 2648 2649
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2650 2651 2652
	/* Wait for any direct GTT access to complete */
	mb();

2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2664
int i915_vma_unbind(struct i915_vma *vma)
2665
{
2666
	struct drm_i915_gem_object *obj = vma->obj;
2667
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2668
	int ret;
2669

2670 2671 2672
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

2673
	if (list_empty(&vma->vma_link))
2674 2675
		return 0;

2676 2677 2678 2679 2680
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);

		return 0;
	}
2681

2682 2683
	if (obj->pin_count)
		return -EBUSY;
2684

2685 2686
	BUG_ON(obj->pages == NULL);

2687
	ret = i915_gem_object_finish_gpu(obj);
2688
	if (ret)
2689 2690 2691 2692 2693 2694
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2695
	i915_gem_object_finish_gtt(obj);
2696

2697
	/* release the fence reg _after_ flushing */
2698
	ret = i915_gem_object_put_fence(obj);
2699
	if (ret)
2700
		return ret;
2701

2702
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2703

2704 2705
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2706 2707 2708 2709
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2710
	i915_gem_gtt_finish_object(obj);
B
Ben Widawsky 已提交
2711
	i915_gem_object_unpin_pages(obj);
2712

B
Ben Widawsky 已提交
2713
	list_del(&vma->mm_list);
2714
	/* Avoid an unnecessary call to unbind on rebind. */
2715 2716
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2717

B
Ben Widawsky 已提交
2718
	drm_mm_remove_node(&vma->node);
2719

B
Ben Widawsky 已提交
2720 2721 2722
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2723
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2724 2725
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2726

2727
	return 0;
2728 2729
}

2730 2731 2732 2733 2734 2735 2736 2737 2738
/**
 * Unbinds an object from the global GTT aperture.
 */
int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt = &dev_priv->gtt.base;

2739
	if (!i915_gem_obj_ggtt_bound(obj))
2740 2741 2742 2743 2744 2745 2746 2747 2748 2749
		return 0;

	if (obj->pin_count)
		return -EBUSY;

	BUG_ON(obj->pages == NULL);

	return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
}

2750
int i915_gpu_idle(struct drm_device *dev)
2751 2752
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2753
	struct intel_ring_buffer *ring;
2754
	int ret, i;
2755 2756

	/* Flush everything onto the inactive list. */
2757
	for_each_ring(ring, dev_priv, i) {
2758 2759 2760 2761
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2762
		ret = intel_ring_idle(ring);
2763 2764 2765
		if (ret)
			return ret;
	}
2766

2767
	return 0;
2768 2769
}

2770 2771
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2772 2773
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2774 2775
	int fence_reg;
	int fence_pitch_shift;
2776

2777 2778 2779 2780 2781 2782 2783 2784
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2799
	if (obj) {
2800
		u32 size = i915_gem_obj_ggtt_size(obj);
2801
		uint64_t val;
2802

2803
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2804
				 0xfffff000) << 32;
2805
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2806
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2807 2808 2809
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2810

2811 2812 2813 2814 2815 2816 2817 2818 2819
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2820 2821
}

2822 2823
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2824 2825
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2826
	u32 val;
2827

2828
	if (obj) {
2829
		u32 size = i915_gem_obj_ggtt_size(obj);
2830 2831
		int pitch_val;
		int tile_width;
2832

2833
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2834
		     (size & -size) != size ||
2835 2836 2837
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2838

2839 2840 2841 2842 2843 2844 2845 2846 2847
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2848
		val = i915_gem_obj_ggtt_offset(obj);
2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2864 2865
}

2866 2867
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2868 2869 2870 2871
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2872
	if (obj) {
2873
		u32 size = i915_gem_obj_ggtt_size(obj);
2874
		uint32_t pitch_val;
2875

2876
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2877
		     (size & -size) != size ||
2878 2879 2880
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2881

2882 2883
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2884

2885
		val = i915_gem_obj_ggtt_offset(obj);
2886 2887 2888 2889 2890 2891 2892
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2893

2894 2895 2896 2897
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2898 2899 2900 2901 2902
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2903 2904 2905
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2906 2907 2908 2909 2910 2911 2912 2913
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2914 2915 2916 2917
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2918 2919
	switch (INTEL_INFO(dev)->gen) {
	case 7:
2920
	case 6:
2921 2922 2923 2924
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2925
	default: BUG();
2926
	}
2927 2928 2929 2930 2931 2932

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2933 2934
}

2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2945
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2946 2947 2948
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2949 2950

	if (enable) {
2951
		obj->fence_reg = reg;
2952 2953 2954 2955 2956 2957 2958
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
2959
	obj->fence_dirty = false;
2960 2961
}

2962
static int
2963
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
2964
{
2965
	if (obj->last_fenced_seqno) {
2966
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2967 2968
		if (ret)
			return ret;
2969 2970 2971 2972

		obj->last_fenced_seqno = 0;
	}

2973
	obj->fenced_gpu_access = false;
2974 2975 2976 2977 2978 2979
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2980
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2981
	struct drm_i915_fence_reg *fence;
2982 2983
	int ret;

2984
	ret = i915_gem_object_wait_fence(obj);
2985 2986 2987
	if (ret)
		return ret;

2988 2989
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2990

2991 2992
	fence = &dev_priv->fence_regs[obj->fence_reg];

2993
	i915_gem_object_fence_lost(obj);
2994
	i915_gem_object_update_fence(obj, fence, false);
2995 2996 2997 2998 2999

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3000
i915_find_fence_reg(struct drm_device *dev)
3001 3002
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3003
	struct drm_i915_fence_reg *reg, *avail;
3004
	int i;
3005 3006

	/* First try to find a free reg */
3007
	avail = NULL;
3008 3009 3010
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3011
			return reg;
3012

3013
		if (!reg->pin_count)
3014
			avail = reg;
3015 3016
	}

3017 3018
	if (avail == NULL)
		return NULL;
3019 3020

	/* None available, try to steal one or wait for a user to finish */
3021
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3022
		if (reg->pin_count)
3023 3024
			continue;

C
Chris Wilson 已提交
3025
		return reg;
3026 3027
	}

C
Chris Wilson 已提交
3028
	return NULL;
3029 3030
}

3031
/**
3032
 * i915_gem_object_get_fence - set up fencing for an object
3033 3034 3035 3036 3037 3038 3039 3040 3041
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3042 3043
 *
 * For an untiled surface, this removes any existing fence.
3044
 */
3045
int
3046
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3047
{
3048
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3049
	struct drm_i915_private *dev_priv = dev->dev_private;
3050
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3051
	struct drm_i915_fence_reg *reg;
3052
	int ret;
3053

3054 3055 3056
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3057
	if (obj->fence_dirty) {
3058
		ret = i915_gem_object_wait_fence(obj);
3059 3060 3061
		if (ret)
			return ret;
	}
3062

3063
	/* Just update our place in the LRU if our fence is getting reused. */
3064 3065
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3066
		if (!obj->fence_dirty) {
3067 3068 3069 3070 3071 3072 3073 3074
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
3075

3076 3077 3078
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3079
			ret = i915_gem_object_wait_fence(old);
3080 3081 3082
			if (ret)
				return ret;

3083
			i915_gem_object_fence_lost(old);
3084
		}
3085
	} else
3086 3087
		return 0;

3088 3089
	i915_gem_object_update_fence(obj, reg, enable);

3090
	return 0;
3091 3092
}

3093 3094 3095 3096 3097 3098 3099 3100
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3101
	 * crossing memory domains and dying.
3102 3103 3104 3105
	 */
	if (HAS_LLC(dev))
		return true;

3106
	if (!drm_mm_node_allocated(gtt_space))
3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3130
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3131 3132 3133 3134 3135 3136 3137 3138
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3139 3140
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3141 3142 3143 3144 3145 3146 3147 3148 3149 3150
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3151 3152
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3163 3164 3165 3166
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
3167 3168 3169 3170 3171
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking)
3172
{
3173
	struct drm_device *dev = obj->base.dev;
3174
	drm_i915_private_t *dev_priv = dev->dev_private;
3175
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3176 3177
	size_t gtt_max =
		map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3178
	struct i915_vma *vma;
3179
	int ret;
3180

3181 3182 3183 3184 3185
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3186
						     obj->tiling_mode, true);
3187
	unfenced_alignment =
3188
		i915_gem_get_gtt_alignment(dev,
3189
						    obj->base.size,
3190
						    obj->tiling_mode, false);
3191

3192
	if (alignment == 0)
3193 3194
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
3195
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
3196 3197 3198 3199
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

3200
	size = map_and_fenceable ? fence_size : obj->base.size;
3201

3202 3203 3204
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3205
	if (obj->base.size > gtt_max) {
3206
		DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3207 3208
			  obj->base.size,
			  map_and_fenceable ? "mappable" : "total",
3209
			  gtt_max);
3210 3211 3212
		return -E2BIG;
	}

3213
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3214 3215 3216
	if (ret)
		return ret;

3217 3218
	i915_gem_object_pin_pages(obj);

3219 3220
	BUG_ON(!i915_is_ggtt(vm));

3221
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3222
	if (IS_ERR(vma)) {
3223 3224
		ret = PTR_ERR(vma);
		goto err_unpin;
B
Ben Widawsky 已提交
3225 3226
	}

3227 3228 3229
	/* For now we only ever use 1 vma per object */
	WARN_ON(!list_is_singular(&obj->vma_list));

3230
search_free:
3231
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3232
						  size, alignment,
3233 3234
						  obj->cache_level, 0, gtt_max,
						  DRM_MM_SEARCH_DEFAULT);
3235
	if (ret) {
3236
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3237
					       obj->cache_level,
3238 3239
					       map_and_fenceable,
					       nonblocking);
3240 3241
		if (ret == 0)
			goto search_free;
3242

3243
		goto err_free_vma;
3244
	}
B
Ben Widawsky 已提交
3245
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3246
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3247
		ret = -EINVAL;
3248
		goto err_remove_node;
3249 3250
	}

3251
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3252
	if (ret)
3253
		goto err_remove_node;
3254

3255
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3256
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3257

3258 3259
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3260

3261 3262
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3263

3264 3265
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3266

3267
		obj->map_and_fenceable = mappable && fenceable;
3268
	}
3269

3270
	WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
3271

3272
	trace_i915_vma_bind(vma, map_and_fenceable);
3273
	i915_gem_verify_gtt(dev);
3274
	return 0;
B
Ben Widawsky 已提交
3275

3276
err_remove_node:
3277
	drm_mm_remove_node(&vma->node);
3278
err_free_vma:
B
Ben Widawsky 已提交
3279
	i915_gem_vma_destroy(vma);
3280
err_unpin:
B
Ben Widawsky 已提交
3281 3282
	i915_gem_object_unpin_pages(obj);
	return ret;
3283 3284
}

3285
bool
3286 3287
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3288 3289 3290 3291 3292
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3293
	if (obj->pages == NULL)
3294
		return false;
3295

3296 3297 3298 3299 3300
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3301
		return false;
3302

3303 3304 3305 3306 3307 3308 3309 3310
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3311
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3312
		return false;
3313

C
Chris Wilson 已提交
3314
	trace_i915_gem_object_clflush(obj);
3315
	drm_clflush_sg(obj->pages);
3316 3317

	return true;
3318 3319 3320 3321
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3322
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3323
{
C
Chris Wilson 已提交
3324 3325
	uint32_t old_write_domain;

3326
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3327 3328
		return;

3329
	/* No actual flushing is required for the GTT write domain.  Writes
3330 3331
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3332 3333 3334 3335
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3336
	 */
3337 3338
	wmb();

3339 3340
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3341 3342

	trace_i915_gem_object_change_domain(obj,
3343
					    obj->base.read_domains,
C
Chris Wilson 已提交
3344
					    old_write_domain);
3345 3346 3347 3348
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3349 3350
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3351
{
C
Chris Wilson 已提交
3352
	uint32_t old_write_domain;
3353

3354
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3355 3356
		return;

3357 3358 3359
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3360 3361
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3362 3363

	trace_i915_gem_object_change_domain(obj,
3364
					    obj->base.read_domains,
C
Chris Wilson 已提交
3365
					    old_write_domain);
3366 3367
}

3368 3369 3370 3371 3372 3373
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3374
int
3375
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3376
{
3377
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3378
	uint32_t old_write_domain, old_read_domains;
3379
	int ret;
3380

3381
	/* Not valid to be called on unbound objects. */
3382
	if (!i915_gem_obj_bound_any(obj))
3383 3384
		return -EINVAL;

3385 3386 3387
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3388
	ret = i915_gem_object_wait_rendering(obj, !write);
3389 3390 3391
	if (ret)
		return ret;

3392
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3393

3394 3395 3396 3397 3398 3399 3400
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3401 3402
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3403

3404 3405 3406
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3407 3408
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3409
	if (write) {
3410 3411 3412
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3413 3414
	}

C
Chris Wilson 已提交
3415 3416 3417 3418
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3419
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3420
	if (i915_gem_object_is_inactive(obj)) {
3421
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3422 3423 3424 3425 3426
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3427

3428 3429 3430
	return 0;
}

3431 3432 3433
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3434 3435
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3436
	struct i915_vma *vma;
3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3447 3448
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3449
			ret = i915_vma_unbind(vma);
3450 3451 3452 3453 3454
			if (ret)
				return ret;

			break;
		}
3455 3456
	}

3457
	if (i915_gem_obj_bound_any(obj)) {
3458 3459 3460 3461 3462 3463 3464 3465 3466 3467
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3468
		if (INTEL_INFO(dev)->gen < 6) {
3469 3470 3471 3472 3473
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3474 3475
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3476 3477 3478
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3479 3480
	}

3481 3482 3483 3484 3485
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3507
	i915_gem_verify_gtt(dev);
3508 3509 3510
	return 0;
}

B
Ben Widawsky 已提交
3511 3512
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3513
{
B
Ben Widawsky 已提交
3514
	struct drm_i915_gem_caching *args = data;
3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3528 3529 3530 3531 3532 3533
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3534 3535 3536 3537
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3538 3539 3540 3541
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3542 3543 3544 3545 3546 3547 3548

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3549 3550
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3551
{
B
Ben Widawsky 已提交
3552
	struct drm_i915_gem_caching *args = data;
3553 3554 3555 3556
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3557 3558
	switch (args->caching) {
	case I915_CACHING_NONE:
3559 3560
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3561
	case I915_CACHING_CACHED:
3562 3563
		level = I915_CACHE_LLC;
		break;
3564 3565 3566
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3567 3568 3569 3570
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3571 3572 3573 3574
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
	return obj->pin_count - !!obj->user_pin_count;
}

3605
/*
3606 3607 3608
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3609 3610
 */
int
3611 3612
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3613
				     struct intel_ring_buffer *pipelined)
3614
{
3615
	u32 old_read_domains, old_write_domain;
3616 3617
	int ret;

3618
	if (pipelined != obj->ring) {
3619 3620
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3621 3622 3623
			return ret;
	}

3624 3625 3626 3627 3628
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
	obj->pin_display = true;

3629 3630 3631 3632 3633 3634 3635 3636 3637
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3638 3639
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3640
	if (ret)
3641
		goto err_unpin_display;
3642

3643 3644 3645 3646
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
B
Ben Widawsky 已提交
3647
	ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
3648
	if (ret)
3649
		goto err_unpin_display;
3650

3651
	i915_gem_object_flush_cpu_write_domain(obj, true);
3652

3653
	old_write_domain = obj->base.write_domain;
3654
	old_read_domains = obj->base.read_domains;
3655 3656 3657 3658

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3659
	obj->base.write_domain = 0;
3660
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3661 3662 3663

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3664
					    old_write_domain);
3665 3666

	return 0;
3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677

err_unpin_display:
	obj->pin_display = is_pin_display(obj);
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin(obj);
	obj->pin_display = is_pin_display(obj);
3678 3679
}

3680
int
3681
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3682
{
3683 3684
	int ret;

3685
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3686 3687
		return 0;

3688
	ret = i915_gem_object_wait_rendering(obj, false);
3689 3690 3691
	if (ret)
		return ret;

3692 3693
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3694
	return 0;
3695 3696
}

3697 3698 3699 3700 3701 3702
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3703
int
3704
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3705
{
C
Chris Wilson 已提交
3706
	uint32_t old_write_domain, old_read_domains;
3707 3708
	int ret;

3709 3710 3711
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3712
	ret = i915_gem_object_wait_rendering(obj, !write);
3713 3714 3715
	if (ret)
		return ret;

3716
	i915_gem_object_flush_gtt_write_domain(obj);
3717

3718 3719
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3720

3721
	/* Flush the CPU cache if it's still invalid. */
3722
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3723
		i915_gem_clflush_object(obj, false);
3724

3725
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3726 3727 3728 3729 3730
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3731
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3732 3733 3734 3735 3736

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3737 3738
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3739
	}
3740

C
Chris Wilson 已提交
3741 3742 3743 3744
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3745 3746 3747
	return 0;
}

3748 3749 3750
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3751 3752 3753 3754
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3755 3756 3757
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3758
static int
3759
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3760
{
3761 3762
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3763
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3764 3765
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3766
	unsigned reset_counter;
3767 3768
	u32 seqno = 0;
	int ret;
3769

3770 3771 3772 3773 3774 3775 3776
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3777

3778
	spin_lock(&file_priv->mm.lock);
3779
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3780 3781
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3782

3783 3784
		ring = request->ring;
		seqno = request->seqno;
3785
	}
3786
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3787
	spin_unlock(&file_priv->mm.lock);
3788

3789 3790
	if (seqno == 0)
		return 0;
3791

3792
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
3793 3794
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3795 3796 3797 3798

	return ret;
}

3799
int
3800
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3801
		    struct i915_address_space *vm,
3802
		    uint32_t alignment,
3803 3804
		    bool map_and_fenceable,
		    bool nonblocking)
3805
{
3806
	struct i915_vma *vma;
3807 3808
	int ret;

3809 3810
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3811

3812 3813 3814 3815 3816 3817 3818
	WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));

	vma = i915_gem_obj_to_vma(obj, vm);

	if (vma) {
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3819 3820
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3821
			     "bo is already pinned with incorrect alignment:"
3822
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3823
			     " obj->map_and_fenceable=%d\n",
3824
			     i915_gem_obj_offset(obj, vm), alignment,
3825
			     map_and_fenceable,
3826
			     obj->map_and_fenceable);
3827
			ret = i915_vma_unbind(vma);
3828 3829 3830 3831 3832
			if (ret)
				return ret;
		}
	}

3833
	if (!i915_gem_obj_bound(obj, vm)) {
3834 3835
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3836 3837 3838
		ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
						 map_and_fenceable,
						 nonblocking);
3839
		if (ret)
3840
			return ret;
3841 3842 3843

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3844
	}
J
Jesse Barnes 已提交
3845

3846 3847 3848
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3849
	obj->pin_count++;
3850
	obj->pin_mappable |= map_and_fenceable;
3851 3852 3853 3854 3855

	return 0;
}

void
3856
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3857
{
3858
	BUG_ON(obj->pin_count == 0);
3859
	BUG_ON(!i915_gem_obj_bound_any(obj));
3860

3861
	if (--obj->pin_count == 0)
3862
		obj->pin_mappable = false;
3863 3864 3865 3866
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3867
		   struct drm_file *file)
3868 3869
{
	struct drm_i915_gem_pin *args = data;
3870
	struct drm_i915_gem_object *obj;
3871 3872
	int ret;

3873 3874 3875
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3876

3877
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3878
	if (&obj->base == NULL) {
3879 3880
		ret = -ENOENT;
		goto unlock;
3881 3882
	}

3883
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3884
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3885 3886
		ret = -EINVAL;
		goto out;
3887 3888
	}

3889
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3890 3891
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3892 3893
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3894 3895
	}

3896
	if (obj->user_pin_count == 0) {
B
Ben Widawsky 已提交
3897
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
3898 3899
		if (ret)
			goto out;
3900 3901
	}

3902 3903 3904
	obj->user_pin_count++;
	obj->pin_filp = file;

3905
	args->offset = i915_gem_obj_ggtt_offset(obj);
3906
out:
3907
	drm_gem_object_unreference(&obj->base);
3908
unlock:
3909
	mutex_unlock(&dev->struct_mutex);
3910
	return ret;
3911 3912 3913 3914
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3915
		     struct drm_file *file)
3916 3917
{
	struct drm_i915_gem_pin *args = data;
3918
	struct drm_i915_gem_object *obj;
3919
	int ret;
3920

3921 3922 3923
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3924

3925
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3926
	if (&obj->base == NULL) {
3927 3928
		ret = -ENOENT;
		goto unlock;
3929
	}
3930

3931
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3932 3933
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3934 3935
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3936
	}
3937 3938 3939
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3940 3941
		i915_gem_object_unpin(obj);
	}
3942

3943
out:
3944
	drm_gem_object_unreference(&obj->base);
3945
unlock:
3946
	mutex_unlock(&dev->struct_mutex);
3947
	return ret;
3948 3949 3950 3951
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3952
		    struct drm_file *file)
3953 3954
{
	struct drm_i915_gem_busy *args = data;
3955
	struct drm_i915_gem_object *obj;
3956 3957
	int ret;

3958
	ret = i915_mutex_lock_interruptible(dev);
3959
	if (ret)
3960
		return ret;
3961

3962
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3963
	if (&obj->base == NULL) {
3964 3965
		ret = -ENOENT;
		goto unlock;
3966
	}
3967

3968 3969 3970 3971
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3972
	 */
3973
	ret = i915_gem_object_flush_active(obj);
3974

3975
	args->busy = obj->active;
3976 3977 3978 3979
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3980

3981
	drm_gem_object_unreference(&obj->base);
3982
unlock:
3983
	mutex_unlock(&dev->struct_mutex);
3984
	return ret;
3985 3986 3987 3988 3989 3990
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3991
	return i915_gem_ring_throttle(dev, file_priv);
3992 3993
}

3994 3995 3996 3997 3998
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3999
	struct drm_i915_gem_object *obj;
4000
	int ret;
4001 4002 4003 4004 4005 4006 4007 4008 4009

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4010 4011 4012 4013
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4014
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4015
	if (&obj->base == NULL) {
4016 4017
		ret = -ENOENT;
		goto unlock;
4018 4019
	}

4020
	if (obj->pin_count) {
4021 4022
		ret = -EINVAL;
		goto out;
4023 4024
	}

4025 4026
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4027

C
Chris Wilson 已提交
4028 4029
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4030 4031
		i915_gem_object_truncate(obj);

4032
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4033

4034
out:
4035
	drm_gem_object_unreference(&obj->base);
4036
unlock:
4037
	mutex_unlock(&dev->struct_mutex);
4038
	return ret;
4039 4040
}

4041 4042
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4043
{
4044
	INIT_LIST_HEAD(&obj->global_list);
4045
	INIT_LIST_HEAD(&obj->ring_list);
4046
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4047
	INIT_LIST_HEAD(&obj->vma_list);
4048

4049 4050
	obj->ops = ops;

4051 4052 4053 4054 4055 4056 4057 4058
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4059 4060 4061 4062 4063
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4064 4065
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4066
{
4067
	struct drm_i915_gem_object *obj;
4068
	struct address_space *mapping;
D
Daniel Vetter 已提交
4069
	gfp_t mask;
4070

4071
	obj = i915_gem_object_alloc(dev);
4072 4073
	if (obj == NULL)
		return NULL;
4074

4075
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4076
		i915_gem_object_free(obj);
4077 4078
		return NULL;
	}
4079

4080 4081 4082 4083 4084 4085 4086
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4087
	mapping = file_inode(obj->base.filp)->i_mapping;
4088
	mapping_set_gfp_mask(mapping, mask);
4089

4090
	i915_gem_object_init(obj, &i915_gem_object_ops);
4091

4092 4093
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4094

4095 4096
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4112 4113
	trace_i915_gem_object_create(obj);

4114
	return obj;
4115 4116 4117 4118 4119
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
4120

4121 4122 4123
	return 0;
}

4124
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4125
{
4126
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4127
	struct drm_device *dev = obj->base.dev;
4128
	drm_i915_private_t *dev_priv = dev->dev_private;
4129
	struct i915_vma *vma, *next;
4130

4131 4132
	trace_i915_gem_object_destroy(obj);

4133 4134 4135 4136
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
4137 4138 4139 4140 4141 4142 4143
	/* NB: 0 or 1 elements */
	WARN_ON(!list_empty(&obj->vma_list) &&
		!list_is_singular(&obj->vma_list));
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
		int ret = i915_vma_unbind(vma);
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4144

4145 4146
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4147

4148
			WARN_ON(i915_vma_unbind(vma));
4149

4150 4151
			dev_priv->mm.interruptible = was_interruptible;
		}
4152 4153
	}

B
Ben Widawsky 已提交
4154 4155 4156 4157 4158
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4159 4160
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4161
	i915_gem_object_put_pages(obj);
4162
	i915_gem_object_free_mmap_offset(obj);
4163
	i915_gem_object_release_stolen(obj);
4164

4165 4166
	BUG_ON(obj->pages);

4167 4168
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4169

4170 4171
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4172

4173
	kfree(obj->bit_17);
4174
	i915_gem_object_free(obj);
4175 4176
}

4177
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4178
				     struct i915_address_space *vm)
4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
					      struct i915_address_space *vm)
B
Ben Widawsky 已提交
4190 4191 4192 4193 4194 4195
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
B
Ben Widawsky 已提交
4196
	INIT_LIST_HEAD(&vma->mm_list);
4197
	INIT_LIST_HEAD(&vma->exec_list);
B
Ben Widawsky 已提交
4198 4199 4200
	vma->vm = vm;
	vma->obj = obj;

4201 4202 4203 4204 4205 4206
	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

B
Ben Widawsky 已提交
4207 4208 4209
	return vma;
}

4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm);

	return vma;
}

B
Ben Widawsky 已提交
4223 4224 4225
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4226 4227 4228 4229 4230

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4231
	list_del(&vma->vma_link);
4232

B
Ben Widawsky 已提交
4233 4234 4235
	kfree(vma);
}

4236 4237 4238 4239 4240
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
4241

4242
	if (dev_priv->ums.mm_suspended)
4243
		return 0;
4244

4245
	ret = i915_gpu_idle(dev);
4246
	if (ret)
4247
		return ret;
4248

4249
	i915_gem_retire_requests(dev);
4250

4251
	/* Under UMS, be paranoid and evict. */
4252
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4253
		i915_gem_evict_everything(dev);
4254

4255
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4256 4257

	i915_kernel_lost_context(dev);
4258
	i915_gem_cleanup_ringbuffer(dev);
4259 4260 4261 4262

	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

4263 4264 4265
	return 0;
}

4266
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4267
{
4268
	struct drm_device *dev = ring->dev;
B
Ben Widawsky 已提交
4269
	drm_i915_private_t *dev_priv = dev->dev_private;
4270 4271
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4272
	int i, ret;
B
Ben Widawsky 已提交
4273

4274
	if (!HAS_L3_DPF(dev) || !remap_info)
4275
		return 0;
B
Ben Widawsky 已提交
4276

4277 4278 4279
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4280

4281 4282 4283 4284 4285
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4286
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4287 4288 4289
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4290 4291
	}

4292
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4293

4294
	return ret;
B
Ben Widawsky 已提交
4295 4296
}

4297 4298 4299 4300
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4301
	if (INTEL_INFO(dev)->gen < 5 ||
4302 4303 4304 4305 4306 4307
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4308 4309 4310
	if (IS_GEN5(dev))
		return;

4311 4312
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4313
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4314
	else if (IS_GEN7(dev))
4315
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
4316 4317
	else
		BUG();
4318
}
D
Daniel Vetter 已提交
4319

4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4336
static int i915_gem_init_rings(struct drm_device *dev)
4337
{
4338
	struct drm_i915_private *dev_priv = dev->dev_private;
4339
	int ret;
4340

4341
	ret = intel_init_render_ring_buffer(dev);
4342
	if (ret)
4343
		return ret;
4344 4345

	if (HAS_BSD(dev)) {
4346
		ret = intel_init_bsd_ring_buffer(dev);
4347 4348
		if (ret)
			goto cleanup_render_ring;
4349
	}
4350

4351
	if (intel_enable_blt(dev)) {
4352 4353 4354 4355 4356
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4357 4358 4359 4360 4361 4362 4363
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4364
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4365
	if (ret)
B
Ben Widawsky 已提交
4366
		goto cleanup_vebox_ring;
4367 4368 4369

	return 0;

B
Ben Widawsky 已提交
4370 4371
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4386
	int ret, i;
4387 4388 4389 4390

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4391
	if (dev_priv->ellc_size)
4392
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4393

4394 4395 4396 4397 4398
	if (IS_HSW_GT3(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_ENABLED);
	else
		I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_DISABLED);

4399 4400 4401 4402 4403 4404
	if (HAS_PCH_NOP(dev)) {
		u32 temp = I915_READ(GEN7_MSG_CTL);
		temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
		I915_WRITE(GEN7_MSG_CTL, temp);
	}

4405 4406 4407
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4408 4409 4410
	if (ret)
		return ret;

4411 4412 4413
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4414 4415 4416 4417 4418
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
4419 4420 4421 4422 4423 4424 4425
	if (dev_priv->mm.aliasing_ppgtt) {
		ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
		if (ret) {
			i915_gem_cleanup_aliasing_ppgtt(dev);
			DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
		}
	}
D
Daniel Vetter 已提交
4426

4427
	return 0;
4428 4429
}

4430 4431 4432 4433 4434 4435
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4436 4437 4438 4439 4440 4441 4442 4443

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4444
	i915_gem_init_global_gtt(dev);
4445

4446 4447 4448 4449 4450 4451 4452
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4453 4454 4455
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4456 4457 4458
	return 0;
}

4459 4460 4461 4462
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4463
	struct intel_ring_buffer *ring;
4464
	int i;
4465

4466 4467
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4468 4469
}

4470 4471 4472 4473
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4474
	struct drm_i915_private *dev_priv = dev->dev_private;
4475
	int ret;
4476

J
Jesse Barnes 已提交
4477 4478 4479
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4480
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4481
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4482
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4483 4484 4485
	}

	mutex_lock(&dev->struct_mutex);
4486
	dev_priv->ums.mm_suspended = 0;
4487

4488
	ret = i915_gem_init_hw(dev);
4489 4490
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4491
		return ret;
4492
	}
4493

4494
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4495
	mutex_unlock(&dev->struct_mutex);
4496

4497 4498 4499
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4500

4501
	return 0;
4502 4503 4504 4505

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4506
	dev_priv->ums.mm_suspended = 1;
4507 4508 4509
	mutex_unlock(&dev->struct_mutex);

	return ret;
4510 4511 4512 4513 4514 4515
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4516 4517 4518
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

J
Jesse Barnes 已提交
4519 4520 4521
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4522
	drm_irq_uninstall(dev);
4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535

	mutex_lock(&dev->struct_mutex);
	ret =  i915_gem_idle(dev);

	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	if (ret != 0)
		dev_priv->ums.mm_suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4536 4537 4538 4539 4540 4541 4542
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4543 4544 4545
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4546
	mutex_lock(&dev->struct_mutex);
4547 4548 4549
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4550
	mutex_unlock(&dev->struct_mutex);
4551 4552
}

4553 4554 4555 4556 4557 4558 4559
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

B
Ben Widawsky 已提交
4560 4561 4562 4563 4564 4565 4566 4567 4568 4569
static void i915_init_vm(struct drm_i915_private *dev_priv,
			 struct i915_address_space *vm)
{
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
	list_add(&vm->global_link, &dev_priv->vm_list);
}

4570 4571 4572 4573
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4574 4575 4576 4577 4578 4579 4580
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4581

B
Ben Widawsky 已提交
4582 4583 4584
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4585
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4586 4587
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4588
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4589 4590
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4591
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4592
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4593 4594
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4595
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4596

4597 4598
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4599 4600
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4601 4602
	}

4603 4604
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4605
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4606 4607
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4608

4609 4610 4611
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4612 4613 4614 4615
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4616
	/* Initialize fence registers to zero */
4617 4618
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4619

4620
	i915_gem_detect_bit_6_swizzle(dev);
4621
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4622

4623 4624
	dev_priv->mm.interruptible = true;

4625 4626
	dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
	dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
4627 4628
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4629
}
4630 4631 4632 4633 4634

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4635 4636
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4637 4638 4639 4640 4641 4642 4643 4644
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4645
	phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
4646 4647 4648 4649 4650
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4651
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4664
	kfree(phys_obj);
4665 4666 4667
	return ret;
}

4668
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4693
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4694 4695 4696 4697
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4698
				 struct drm_i915_gem_object *obj)
4699
{
A
Al Viro 已提交
4700
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4701
	char *vaddr;
4702 4703 4704
	int i;
	int page_count;

4705
	if (!obj->phys_obj)
4706
		return;
4707
	vaddr = obj->phys_obj->handle->vaddr;
4708

4709
	page_count = obj->base.size / PAGE_SIZE;
4710
	for (i = 0; i < page_count; i++) {
4711
		struct page *page = shmem_read_mapping_page(mapping, i);
4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4723
	}
4724
	i915_gem_chipset_flush(dev);
4725

4726 4727
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4728 4729 4730 4731
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4732
			    struct drm_i915_gem_object *obj,
4733 4734
			    int id,
			    int align)
4735
{
A
Al Viro 已提交
4736
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4737 4738 4739 4740 4741 4742 4743 4744
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4745 4746
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4747 4748 4749 4750 4751 4752 4753
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4754
						obj->base.size, align);
4755
		if (ret) {
4756 4757
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4758
			return ret;
4759 4760 4761 4762
		}
	}

	/* bind to the object */
4763 4764
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4765

4766
	page_count = obj->base.size / PAGE_SIZE;
4767 4768

	for (i = 0; i < page_count; i++) {
4769 4770 4771
		struct page *page;
		char *dst, *src;

4772
		page = shmem_read_mapping_page(mapping, i);
4773 4774
		if (IS_ERR(page))
			return PTR_ERR(page);
4775

4776
		src = kmap_atomic(page);
4777
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4778
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4779
		kunmap_atomic(src);
4780

4781 4782 4783
		mark_page_accessed(page);
		page_cache_release(page);
	}
4784

4785 4786 4787 4788
	return 0;
}

static int
4789 4790
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4791 4792 4793
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4794
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4795
	char __user *user_data = to_user_ptr(args->data_ptr);
4796

4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4810

4811
	i915_gem_chipset_flush(dev);
4812 4813
	return 0;
}
4814

4815
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4816
{
4817
	struct drm_i915_file_private *file_priv = file->driver_priv;
4818 4819 4820 4821 4822

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4823
	spin_lock(&file_priv->mm.lock);
4824 4825 4826 4827 4828 4829 4830 4831 4832
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4833
	spin_unlock(&file_priv->mm.lock);
4834
}
4835

4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4849 4850
static unsigned long
i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
4851
{
4852 4853 4854 4855 4856
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4857
	struct drm_i915_gem_object *obj;
4858
	bool unlock = true;
4859
	unsigned long count;
4860

4861 4862
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4863
			return 0;
4864

4865
		if (dev_priv->mm.shrinker_no_lock_stealing)
4866
			return 0;
4867

4868 4869
		unlock = false;
	}
4870

4871
	count = 0;
4872
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4873
		if (obj->pages_pin_count == 0)
4874
			count += obj->base.size >> PAGE_SHIFT;
4875 4876 4877 4878 4879

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

4880
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
4881
			count += obj->base.size >> PAGE_SHIFT;
4882
	}
4883

4884 4885
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
4886
	return count;
4887
}
4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
4914
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4915 4916 4917 4918 4919 4920 4921
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
4922
	struct i915_vma *vma;
4923

4924 4925
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962
static unsigned long
i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
{
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	int nr_to_scan = sc->nr_to_scan;
	unsigned long freed;
	bool unlock = true;

	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
4963
			return SHRINK_STOP;
4964 4965

		if (dev_priv->mm.shrinker_no_lock_stealing)
4966
			return SHRINK_STOP;
4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981

		unlock = false;
	}

	freed = i915_gem_purge(dev_priv, nr_to_scan);
	if (freed < nr_to_scan)
		freed += __i915_gem_shrink(dev_priv, nr_to_scan,
							false);
	if (freed < nr_to_scan)
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
	return freed;
}
4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
	if (WARN_ON(vma->vm != obj_to_ggtt(obj)))
		return NULL;

	return vma;
}