nouveau_bo.c 39.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <core/engine.h>
31
#include <linux/swiotlb.h>
32

33 34 35 36 37
#include <subdev/fb.h>
#include <subdev/vm.h>
#include <subdev/bar.h>

#include "nouveau_drm.h"
38
#include "nouveau_dma.h"
39
#include "nouveau_fence.h"
40

41 42 43
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
44

45 46 47 48 49
/*
 * NV10-NV40 tiling helpers
 */

static void
50 51
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
52
{
53
	struct nouveau_drm *drm = nouveau_drm(dev);
54 55 56 57
	int i = reg - drm->tile.reg;
	struct nouveau_fb *pfb = nouveau_fb(drm->device);
	struct nouveau_fb_tile *tile = &pfb->tile.region[i];
	struct nouveau_engine *engine;
58

59
	nouveau_fence_unref(&reg->fence);
60 61

	if (tile->pitch)
62
		pfb->tile.fini(pfb, i, tile);
63 64

	if (pitch)
65
		pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
66

67
	pfb->tile.prog(pfb, i, tile);
68

69 70 71 72
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
		engine->tile_prog(engine, i);
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
		engine->tile_prog(engine, i);
73 74
}

75
static struct nouveau_drm_tile *
76 77
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
78
	struct nouveau_drm *drm = nouveau_drm(dev);
79
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
80

81
	spin_lock(&drm->tile.lock);
82 83 84 85 86 87 88

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

89
	spin_unlock(&drm->tile.lock);
90 91 92 93
	return tile;
}

static void
94 95
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
			struct nouveau_fence *fence)
96
{
97
	struct nouveau_drm *drm = nouveau_drm(dev);
98 99

	if (tile) {
100
		spin_lock(&drm->tile.lock);
101 102 103 104 105 106 107
		if (fence) {
			/* Mark it as pending. */
			tile->fence = fence;
			nouveau_fence_ref(fence);
		}

		tile->used = false;
108
		spin_unlock(&drm->tile.lock);
109 110 111
	}
}

112 113 114
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
		   u32 size, u32 pitch, u32 flags)
115
{
116
	struct nouveau_drm *drm = nouveau_drm(dev);
117 118
	struct nouveau_fb *pfb = nouveau_fb(drm->device);
	struct nouveau_drm_tile *tile, *found = NULL;
119 120
	int i;

121
	for (i = 0; i < pfb->tile.regions; i++) {
122 123 124 125 126 127
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

128
		} else if (tile && pfb->tile.region[i].pitch) {
129 130 131 132 133 134 135 136 137 138 139 140 141
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
		nv10_bo_update_tile_region(dev, found, addr, size,
					    pitch, flags);
	return found;
}

142 143 144
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
145 146
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
147 148
	struct nouveau_bo *nvbo = nouveau_bo(bo);

149
	if (unlikely(nvbo->gem.filp))
150
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
151
	WARN_ON(nvbo->pin_refcnt > 0);
152
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
153 154 155
	kfree(nvbo);
}

156
static void
157
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
158
		       int *align, int *size)
159
{
160 161
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct nouveau_device *device = nv_device(drm->device);
162

163
	if (device->card_type < NV_50) {
164
		if (nvbo->tile_mode) {
165
			if (device->chipset >= 0x40) {
166
				*align = 65536;
167
				*size = roundup(*size, 64 * nvbo->tile_mode);
168

169
			} else if (device->chipset >= 0x30) {
170
				*align = 32768;
171
				*size = roundup(*size, 64 * nvbo->tile_mode);
172

173
			} else if (device->chipset >= 0x20) {
174
				*align = 16384;
175
				*size = roundup(*size, 64 * nvbo->tile_mode);
176

177
			} else if (device->chipset >= 0x10) {
178
				*align = 16384;
179
				*size = roundup(*size, 32 * nvbo->tile_mode);
180 181
			}
		}
182
	} else {
183 184
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
185 186
	}

187
	*size = roundup(*size, PAGE_SIZE);
188 189
}

190
int
191 192
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
D
Dave Airlie 已提交
193
	       struct sg_table *sg,
194
	       struct nouveau_bo **pnvbo)
195
{
196
	struct nouveau_drm *drm = nouveau_drm(dev);
197
	struct nouveau_bo *nvbo;
198
	size_t acc_size;
199
	int ret;
D
Dave Airlie 已提交
200
	int type = ttm_bo_type_device;
201 202 203 204 205 206
	int lpg_shift = 12;
	int max_size;

	if (drm->client.base.vm)
		lpg_shift = drm->client.base.vm->vmm->lpg_shift;
	max_size = INT_MAX & ~((1 << lpg_shift) - 1);
207 208 209 210 211

	if (size <= 0 || size > max_size) {
		nv_warn(drm, "skipped size %x\n", (u32)size);
		return -EINVAL;
	}
D
Dave Airlie 已提交
212 213 214

	if (sg)
		type = ttm_bo_type_sg;
215 216 217 218 219 220

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
221
	INIT_LIST_HEAD(&nvbo->vma_list);
222 223
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
224
	nvbo->bo.bdev = &drm->ttm.bdev;
225

226
	nvbo->page_shift = 12;
227
	if (drm->client.base.vm) {
228
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
229
			nvbo->page_shift = drm->client.base.vm->vmm->lpg_shift;
230 231 232
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
233 234
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
235

236
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
237 238
				       sizeof(struct nouveau_bo));

239
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
240
			  type, &nvbo->placement,
241
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
242
			  nouveau_bo_del_ttm);
243 244 245 246 247 248 249 250 251
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

252 253 254 255 256 257 258 259 260 261 262 263 264
static void
set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
		pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
	if (type & TTM_PL_FLAG_TT)
		pl[(*n)++] = TTM_PL_FLAG_TT | flags;
	if (type & TTM_PL_FLAG_SYSTEM)
		pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
}

265 266 267
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
268 269
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct nouveau_fb *pfb = nouveau_fb(drm->device);
270
	u32 vram_pages = pfb->ram->size >> PAGE_SHIFT;
271

272 273
	if ((nv_device(drm->device)->card_type == NV_10 ||
	     nv_device(drm->device)->card_type == NV_11) &&
274
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
275
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
			nvbo->placement.fpfn = vram_pages / 2;
			nvbo->placement.lpfn = ~0;
		} else {
			nvbo->placement.fpfn = 0;
			nvbo->placement.lpfn = vram_pages / 2;
		}
	}
}

292
void
293
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
294
{
295 296 297 298 299 300 301 302 303 304 305
	struct ttm_placement *pl = &nvbo->placement;
	uint32_t flags = TTM_PL_MASK_CACHING |
		(nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
306 307

	set_placement_range(nvbo, type);
308 309 310 311 312
}

int
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
{
313
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
314
	struct ttm_buffer_object *bo = &nvbo->bo;
315
	int ret;
316

317 318 319 320
	ret = ttm_bo_reserve(bo, false, false, false, 0);
	if (ret)
		goto out;

321
	if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
322
		NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
323
			 1 << bo->mem.mem_type, memtype);
324 325
		ret = -EINVAL;
		goto out;
326 327 328 329 330
	}

	if (nvbo->pin_refcnt++)
		goto out;

331
	nouveau_bo_placement_set(nvbo, memtype, 0);
332

333
	ret = nouveau_bo_validate(nvbo, false, false);
334 335 336
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
337
			drm->gem.vram_available -= bo->mem.size;
338 339
			break;
		case TTM_PL_TT:
340
			drm->gem.gart_available -= bo->mem.size;
341 342 343 344 345 346
			break;
		default:
			break;
		}
	}
out:
347
	ttm_bo_unreserve(bo);
348 349 350 351 352 353
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
354
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
355
	struct ttm_buffer_object *bo = &nvbo->bo;
356
	int ret, ref;
357 358 359 360 361

	ret = ttm_bo_reserve(bo, false, false, false, 0);
	if (ret)
		return ret;

362 363 364
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
365 366
		goto out;

367
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
368

369
	ret = nouveau_bo_validate(nvbo, false, false);
370 371 372
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
373
			drm->gem.vram_available += bo->mem.size;
374 375
			break;
		case TTM_PL_TT:
376
			drm->gem.gart_available += bo->mem.size;
377 378 379 380 381 382
			break;
		default:
			break;
		}
	}

383
out:
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

	ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
	if (ret)
		return ret;

	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
405 406
	if (nvbo)
		ttm_bo_kunmap(&nvbo->kmap);
407 408
}

409 410
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
411
		    bool no_wait_gpu)
412 413 414
{
	int ret;

415 416
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
417 418 419 420 421 422
	if (ret)
		return ret;

	return 0;
}

423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
u16
nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread16_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

471
static struct ttm_tt *
472 473
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
474
{
475
#if __OS_HAS_AGP
476 477
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct drm_device *dev = drm->dev;
478

479 480 481
	if (drm->agp.stat == ENABLED) {
		return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
					 page_flags, dummy_read);
482
	}
483
#endif
484

485
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
486 487 488 489 490 491 492 493 494 495 496 497 498
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
499
	struct nouveau_drm *drm = nouveau_bdev(bdev);
500 501 502 503 504 505 506 507

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
508
		if (nv_device(drm->device)->card_type >= NV_50) {
B
Ben Skeggs 已提交
509
			man->func = &nouveau_vram_manager;
510 511 512
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
513
			man->func = &ttm_bo_manager_func;
514
		}
515
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
516
			     TTM_MEMTYPE_FLAG_MAPPABLE;
517 518 519 520 521
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;
		break;
	case TTM_PL_TT:
522
		if (nv_device(drm->device)->card_type >= NV_50)
523
			man->func = &nouveau_gart_manager;
524
		else
525
		if (drm->agp.stat != ENABLED)
526
			man->func = &nv04_gart_manager;
527 528
		else
			man->func = &ttm_bo_manager_func;
529 530

		if (drm->agp.stat == ENABLED) {
531
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
532 533 534
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
535
		} else {
536 537 538 539 540
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
541

542 543 544 545 546 547 548 549 550 551 552 553 554
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
555
	case TTM_PL_VRAM:
556 557
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
558
		break;
559
	default:
560
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
561 562
		break;
	}
563 564

	*pl = nvbo->placement;
565 566 567 568 569 570
}


/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
 * TTM_PL_{VRAM,TT} directly.
 */
571

572 573
static int
nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
574
			      struct nouveau_bo *nvbo, bool evict,
575
			      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
576 577 578 579
{
	struct nouveau_fence *fence = NULL;
	int ret;

580
	ret = nouveau_fence_new(chan, false, &fence);
581 582 583
	if (ret)
		return ret;

584
	ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, evict,
585
					no_wait_gpu, new_mem);
586
	nouveau_fence_unref(&fence);
587 588 589
	return ret;
}

590 591 592 593 594 595
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
596
		OUT_RING  (chan, handle & 0x0000ffff);
597 598 599 600 601
		FIRE_RING (chan);
	}
	return ret;
}

602 603 604 605 606 607 608
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
609
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
610 611 612 613 614 615 616 617
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, new_mem->num_pages);
618
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
619 620 621 622
	}
	return ret;
}

623 624 625 626 627 628 629 630 631 632 633
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
672 673 674 675
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
676 677 678
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
679 680 681 682 683 684 685 686 687 688 689
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

690
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
691 692
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
693
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
694 695 696 697 698 699
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
700
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
701 702 703 704 705 706 707 708 709 710
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* COPY */);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
	}
	return ret;
}

767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

785 786 787
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
788
	int ret = RING_SPACE(chan, 6);
789
	if (ret == 0) {
790 791 792 793 794 795
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
		OUT_RING  (chan, NvNotify0);
		OUT_RING  (chan, NvDmaFB);
		OUT_RING  (chan, NvDmaFB);
796 797 798 799 800
	}

	return ret;
}

801
static int
802 803
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
804
{
805
	struct nouveau_mem *node = old_mem->mm_node;
806 807
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
808 809
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
810 811
	int ret;

812 813 814
	while (length) {
		u32 amount, stride, height;

815 816
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
817 818
		height  = amount / stride;

819
		if (old_mem->mem_type == TTM_PL_VRAM &&
820
		    nouveau_bo_tile_layout(nvbo)) {
821 822 823 824
			ret = RING_SPACE(chan, 8);
			if (ret)
				return ret;

825
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
826
			OUT_RING  (chan, 0);
827
			OUT_RING  (chan, 0);
828 829 830 831 832 833 834 835 836 837
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
			ret = RING_SPACE(chan, 2);
			if (ret)
				return ret;

838
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
839 840
			OUT_RING  (chan, 1);
		}
841
		if (new_mem->mem_type == TTM_PL_VRAM &&
842
		    nouveau_bo_tile_layout(nvbo)) {
843 844 845 846
			ret = RING_SPACE(chan, 8);
			if (ret)
				return ret;

847
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
848
			OUT_RING  (chan, 0);
849
			OUT_RING  (chan, 0);
850 851 852 853 854 855 856 857 858 859
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
			ret = RING_SPACE(chan, 2);
			if (ret)
				return ret;

860
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
861 862 863 864
			OUT_RING  (chan, 1);
		}

		ret = RING_SPACE(chan, 14);
865 866
		if (ret)
			return ret;
867

868
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
869 870
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
871
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
872 873 874 875 876 877 878 879
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
880
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
881 882 883 884 885
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
886 887
	}

888 889 890
	return 0;
}

891 892 893
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
894
	int ret = RING_SPACE(chan, 4);
895
	if (ret == 0) {
896 897 898 899
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
		OUT_RING  (chan, NvNotify0);
900 901 902 903 904
	}

	return ret;
}

905 906 907 908 909
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
910 911
		return NvDmaTT;
	return NvDmaFB;
912 913
}

914 915 916 917
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
918 919
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
920 921 922 923 924 925 926
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

927
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
928 929 930
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

931 932 933 934 935 936 937
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
938

939
		BEGIN_NV04(chan, NvSubCopy,
940
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
941 942 943 944 945 946 947 948
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
949
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
950
		OUT_RING  (chan, 0);
951 952 953 954 955 956

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

957 958 959
	return 0;
}

960 961 962 963 964 965 966
static int
nouveau_vma_getmap(struct nouveau_channel *chan, struct nouveau_bo *nvbo,
		   struct ttm_mem_reg *mem, struct nouveau_vma *vma)
{
	struct nouveau_mem *node = mem->mm_node;
	int ret;

967 968 969
	ret = nouveau_vm_get(nv_client(chan->cli)->vm, mem->num_pages <<
			     PAGE_SHIFT, node->page_shift,
			     NV_MEM_ACCESS_RW, vma);
970 971 972 973 974 975
	if (ret)
		return ret;

	if (mem->mem_type == TTM_PL_VRAM)
		nouveau_vm_map(vma, node);
	else
976
		nouveau_vm_map_sg(vma, 0, mem->num_pages << PAGE_SHIFT, node);
977 978 979 980

	return 0;
}

981 982
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
983
		     bool no_wait_gpu, struct ttm_mem_reg *new_mem)
984
{
985
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
986
	struct nouveau_channel *chan = drm->ttm.chan;
987
	struct nouveau_bo *nvbo = nouveau_bo(bo);
988
	struct ttm_mem_reg *old_mem = &bo->mem;
989 990
	int ret;

991
	mutex_lock_nested(&chan->cli->mutex, SINGLE_DEPTH_NESTING);
992

993 994 995
	/* create temporary vmas for the transfer and attach them to the
	 * old nouveau_mem node, these will get cleaned up after ttm has
	 * destroyed the ttm_mem_reg
996
	 */
997
	if (nv_device(drm->device)->card_type >= NV_50) {
998
		struct nouveau_mem *node = old_mem->mm_node;
999

1000 1001 1002 1003 1004 1005 1006
		ret = nouveau_vma_getmap(chan, nvbo, old_mem, &node->vma[0]);
		if (ret)
			goto out;

		ret = nouveau_vma_getmap(chan, nvbo, new_mem, &node->vma[1]);
		if (ret)
			goto out;
1007 1008
	}

1009
	ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
1010 1011 1012 1013
	if (ret == 0) {
		ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
						    no_wait_gpu, new_mem);
	}
1014

1015
out:
1016
	mutex_unlock(&chan->cli->mutex);
1017
	return ret;
1018 1019
}

1020
void
1021
nouveau_bo_move_init(struct nouveau_drm *drm)
1022 1023 1024
{
	static const struct {
		const char *name;
1025
		int engine;
1026 1027 1028 1029 1030 1031
		u32 oclass;
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
1032
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1033
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1034 1035 1036 1037 1038 1039 1040
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1041
		{},
1042
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1043 1044 1045 1046 1047
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1048
		struct nouveau_object *object;
1049
		struct nouveau_channel *chan;
1050
		u32 handle = (mthd->engine << 16) | mthd->oclass;
1051

1052
		if (mthd->engine)
1053 1054 1055 1056 1057 1058 1059
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

		ret = nouveau_object_new(nv_object(drm), chan->handle, handle,
1060
					 mthd->oclass, NULL, 0, &object);
1061
		if (ret == 0) {
1062
			ret = mthd->init(chan, handle);
1063
			if (ret) {
1064
				nouveau_object_del(nv_object(drm),
1065 1066
						   chan->handle, handle);
				continue;
1067
			}
1068 1069

			drm->ttm.move = mthd->exec;
1070
			drm->ttm.chan = chan;
1071 1072
			name = mthd->name;
			break;
1073 1074 1075
		}
	} while ((++mthd)->exec);

1076
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1077 1078
}

1079 1080
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1081
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1082 1083 1084 1085 1086 1087 1088 1089
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
1090
	placement.placement = placement.busy_placement = &placement_memtype;
1091 1092 1093

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1094
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1095 1096 1097 1098 1099 1100 1101
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

1102
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
1103 1104 1105
	if (ret)
		goto out;

1106
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
1107
out:
1108
	ttm_bo_mem_put(bo, &tmp_mem);
1109 1110 1111 1112 1113
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1114
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1115 1116 1117 1118 1119 1120 1121 1122
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
1123
	placement.placement = placement.busy_placement = &placement_memtype;
1124 1125 1126

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1127
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1128 1129 1130
	if (ret)
		return ret;

1131
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
1132 1133 1134
	if (ret)
		goto out;

1135
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
1136 1137 1138 1139
	if (ret)
		goto out;

out:
1140
	ttm_bo_mem_put(bo, &tmp_mem);
1141 1142 1143
	return ret;
}

1144 1145 1146 1147
static void
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1148 1149
	struct nouveau_vma *vma;

1150 1151 1152 1153
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1154
	list_for_each_entry(vma, &nvbo->vma_list, head) {
1155
		if (new_mem && new_mem->mem_type == TTM_PL_VRAM) {
1156 1157
			nouveau_vm_map(vma, new_mem->mm_node);
		} else
1158
		if (new_mem && new_mem->mem_type == TTM_PL_TT &&
1159
		    nvbo->page_shift == vma->vm->vmm->spg_shift) {
D
Dave Airlie 已提交
1160 1161 1162 1163 1164 1165 1166 1167
			if (((struct nouveau_mem *)new_mem->mm_node)->sg)
				nouveau_vm_map_sg_table(vma, 0, new_mem->
						  num_pages << PAGE_SHIFT,
						  new_mem->mm_node);
			else
				nouveau_vm_map_sg(vma, 0, new_mem->
						  num_pages << PAGE_SHIFT,
						  new_mem->mm_node);
1168 1169 1170
		} else {
			nouveau_vm_unmap(vma);
		}
1171 1172 1173
	}
}

1174
static int
1175
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
1176
		   struct nouveau_drm_tile **new_tile)
1177
{
1178 1179
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1180
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1181
	u64 offset = new_mem->start << PAGE_SHIFT;
1182

1183 1184
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
1185 1186
		return 0;

1187
	if (nv_device(drm->device)->card_type >= NV_10) {
1188
		*new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
1189 1190
						nvbo->tile_mode,
						nvbo->tile_flags);
1191 1192
	}

1193 1194 1195 1196 1197
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1198 1199
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1200
{
1201 1202
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1203

1204
	nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
1205
	*old_tile = new_tile;
1206 1207 1208 1209
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1210
		bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1211
{
1212
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1213 1214
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
1215
	struct nouveau_drm_tile *new_tile = NULL;
1216 1217
	int ret = 0;

1218
	if (nv_device(drm->device)->card_type < NV_50) {
1219 1220 1221 1222
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
1223 1224

	/* Fake bo copy. */
1225 1226 1227 1228
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
1229
		goto out;
1230 1231
	}

1232
	/* CPU copy if we have no accelerated method available */
1233
	if (!drm->ttm.move) {
1234
		ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
1235 1236 1237
		goto out;
	}

1238 1239
	/* Hardware assisted copy. */
	if (new_mem->mem_type == TTM_PL_SYSTEM)
1240 1241
		ret = nouveau_bo_move_flipd(bo, evict, intr,
					    no_wait_gpu, new_mem);
1242
	else if (old_mem->mem_type == TTM_PL_SYSTEM)
1243 1244
		ret = nouveau_bo_move_flips(bo, evict, intr,
					    no_wait_gpu, new_mem);
1245
	else
1246 1247
		ret = nouveau_bo_move_m2mf(bo, evict, intr,
					   no_wait_gpu, new_mem);
1248

1249 1250 1251 1252
	if (!ret)
		goto out;

	/* Fallback to software copy. */
1253
	ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
1254 1255

out:
1256
	if (nv_device(drm->device)->card_type < NV_50) {
1257 1258 1259 1260 1261
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1262 1263

	return ret;
1264 1265 1266 1267 1268
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1269 1270
	struct nouveau_bo *nvbo = nouveau_bo(bo);

1271
	return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
1272 1273
}

1274 1275 1276 1277
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
1278 1279
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct drm_device *dev = drm->dev;
1280
	int ret;
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
#if __OS_HAS_AGP
1295
		if (drm->agp.stat == ENABLED) {
1296
			mem->bus.offset = mem->start << PAGE_SHIFT;
1297
			mem->bus.base = drm->agp.base;
1298
			mem->bus.is_iomem = !dev->agp->cant_use_aperture;
1299 1300 1301 1302
		}
#endif
		break;
	case TTM_PL_VRAM:
1303 1304 1305
		mem->bus.offset = mem->start << PAGE_SHIFT;
		mem->bus.base = pci_resource_start(dev->pdev, 1);
		mem->bus.is_iomem = true;
1306 1307
		if (nv_device(drm->device)->card_type >= NV_50) {
			struct nouveau_bar *bar = nouveau_bar(drm->device);
1308
			struct nouveau_mem *node = mem->mm_node;
1309

1310
			ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
1311 1312 1313
					&node->bar_vma);
			if (ret)
				return ret;
1314

1315
			mem->bus.offset = node->bar_vma.offset;
1316
		}
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1327 1328
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct nouveau_bar *bar = nouveau_bar(drm->device);
1329
	struct nouveau_mem *node = mem->mm_node;
1330

1331
	if (!node->bar_vma.node)
1332 1333
		return;

1334
	bar->unmap(bar, &node->bar_vma);
1335 1336 1337 1338 1339
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1340
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1341
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1342 1343
	struct nouveau_device *device = nv_device(drm->device);
	u32 mappable = pci_resource_len(device->pdev, 1) >> PAGE_SHIFT;
1344 1345 1346 1347 1348

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1349
		if (nv_device(drm->device)->card_type < NV_50 ||
1350
		    !nouveau_bo_tile_layout(nvbo))
1351 1352 1353 1354
			return 0;
	}

	/* make sure bo is in mappable vram */
1355
	if (bo->mem.start + bo->mem.num_pages < mappable)
1356 1357 1358 1359
		return 0;


	nvbo->placement.fpfn = 0;
1360
	nvbo->placement.lpfn = mappable;
1361
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1362
	return nouveau_bo_validate(nvbo, false, false);
1363 1364
}

1365 1366 1367
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1368
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1369
	struct nouveau_drm *drm;
1370 1371 1372
	struct drm_device *dev;
	unsigned i;
	int r;
D
Dave Airlie 已提交
1373
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1374 1375 1376 1377

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1378 1379 1380 1381 1382 1383 1384 1385
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1386 1387
	drm = nouveau_bdev(ttm->bdev);
	dev = drm->dev;
1388

J
Jerome Glisse 已提交
1389
#if __OS_HAS_AGP
1390
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1391 1392 1393 1394
		return ttm_agp_tt_populate(ttm);
	}
#endif

1395 1396
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1397
		return ttm_dma_populate((void *)ttm, dev->dev);
1398 1399 1400 1401 1402 1403 1404 1405 1406
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1407
		ttm_dma->dma_address[i] = pci_map_page(dev->pdev, ttm->pages[i],
1408 1409
						   0, PAGE_SIZE,
						   PCI_DMA_BIDIRECTIONAL);
1410
		if (pci_dma_mapping_error(dev->pdev, ttm_dma->dma_address[i])) {
1411
			while (--i) {
1412
				pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
1413
					       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1414
				ttm_dma->dma_address[i] = 0;
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1426
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1427
	struct nouveau_drm *drm;
1428 1429
	struct drm_device *dev;
	unsigned i;
D
Dave Airlie 已提交
1430 1431 1432 1433
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1434

1435 1436
	drm = nouveau_bdev(ttm->bdev);
	dev = drm->dev;
1437

J
Jerome Glisse 已提交
1438
#if __OS_HAS_AGP
1439
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1440 1441 1442 1443 1444
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1445 1446
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1447
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1448 1449 1450 1451 1452
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1453 1454
		if (ttm_dma->dma_address[i]) {
			pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
1455 1456 1457 1458 1459 1460 1461
				       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		}
	}

	ttm_pool_unpopulate(ttm);
}

1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
void
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
{
	struct nouveau_fence *old_fence = NULL;

	if (likely(fence))
		nouveau_fence_ref(fence);

	spin_lock(&nvbo->bo.bdev->fence_lock);
	old_fence = nvbo->bo.sync_obj;
	nvbo->bo.sync_obj = fence;
	spin_unlock(&nvbo->bo.bdev->fence_lock);

	nouveau_fence_unref(&old_fence);
}

static void
nouveau_bo_fence_unref(void **sync_obj)
{
	nouveau_fence_unref((struct nouveau_fence **)sync_obj);
}

static void *
nouveau_bo_fence_ref(void *sync_obj)
{
	return nouveau_fence_ref(sync_obj);
}

static bool
1491
nouveau_bo_fence_signalled(void *sync_obj)
1492
{
1493
	return nouveau_fence_done(sync_obj);
1494 1495 1496
}

static int
1497
nouveau_bo_fence_wait(void *sync_obj, bool lazy, bool intr)
1498 1499 1500 1501 1502
{
	return nouveau_fence_wait(sync_obj, lazy, intr);
}

static int
1503
nouveau_bo_fence_flush(void *sync_obj)
1504 1505 1506 1507
{
	return 0;
}

1508
struct ttm_bo_driver nouveau_bo_driver = {
1509
	.ttm_tt_create = &nouveau_ttm_tt_create,
1510 1511
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1512 1513 1514
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
	.evict_flags = nouveau_bo_evict_flags,
1515
	.move_notify = nouveau_bo_move_ntfy,
1516 1517
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1518 1519 1520 1521 1522
	.sync_obj_signaled = nouveau_bo_fence_signalled,
	.sync_obj_wait = nouveau_bo_fence_wait,
	.sync_obj_flush = nouveau_bo_fence_flush,
	.sync_obj_unref = nouveau_bo_fence_unref,
	.sync_obj_ref = nouveau_bo_fence_ref,
1523 1524 1525
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1526 1527
};

1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
{
	struct nouveau_vma *vma;
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
		   struct nouveau_vma *vma)
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	struct nouveau_mem *node = nvbo->bo.mem.mm_node;
	int ret;

	ret = nouveau_vm_get(vm, size, nvbo->page_shift,
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

	if (nvbo->bo.mem.mem_type == TTM_PL_VRAM)
		nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
D
Dave Airlie 已提交
1555 1556 1557 1558 1559 1560
	else if (nvbo->bo.mem.mem_type == TTM_PL_TT) {
		if (node->sg)
			nouveau_vm_map_sg_table(vma, 0, size, node);
		else
			nouveau_vm_map_sg(vma, 0, size, node);
	}
1561 1562

	list_add_tail(&vma->head, &nvbo->vma_list);
1563
	vma->refcount = 1;
1564 1565 1566 1567 1568 1569 1570
	return 0;
}

void
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
{
	if (vma->node) {
1571
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
1572 1573 1574 1575 1576
			nouveau_vm_unmap(vma);
		nouveau_vm_put(vma);
		list_del(&vma->head);
	}
}