r8169.c 181.6 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
F
Francois Romieu 已提交
2 3 4 5 6 7 8
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
9 10 11 12 13 14 15
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
16
#include <linux/clk.h>
L
Linus Torvalds 已提交
17 18
#include <linux/delay.h>
#include <linux/ethtool.h>
19
#include <linux/phy.h>
L
Linus Torvalds 已提交
20 21 22
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
23
#include <linux/io.h>
L
Linus Torvalds 已提交
24 25
#include <linux/ip.h>
#include <linux/tcp.h>
26
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
27
#include <linux/dma-mapping.h>
28
#include <linux/pm_runtime.h>
29
#include <linux/firmware.h>
30
#include <linux/prefetch.h>
H
hayeswang 已提交
31 32
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
33 34 35

#define MODULENAME "r8169"

36 37
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
38 39
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
40
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
41 42
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
43
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
44
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
45
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
46
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
47
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
48
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
49
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
50
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
51 52 53 54
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
55

56
#define R8169_MSG_DEFAULT \
57
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
58

L
Linus Torvalds 已提交
59 60
/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
61
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
62

63
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
64 65 66
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
67
#define R8169_RX_BUF_SIZE	(SZ_16K - 1)
L
Linus Torvalds 已提交
68
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
69
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
70 71 72 73
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

/* write/read MMIO register */
74 75 76 77 78 79
#define RTL_W8(tp, reg, val8)	writeb((val8), tp->mmio_addr + (reg))
#define RTL_W16(tp, reg, val16)	writew((val16), tp->mmio_addr + (reg))
#define RTL_W32(tp, reg, val32)	writel((val32), tp->mmio_addr + (reg))
#define RTL_R8(tp, reg)		readb(tp->mmio_addr + (reg))
#define RTL_R16(tp, reg)		readw(tp->mmio_addr + (reg))
#define RTL_R32(tp, reg)		readl(tp->mmio_addr + (reg))
L
Linus Torvalds 已提交
80 81

enum mac_version {
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
	RTL_GIGA_MAC_VER_01 = 0,
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
115
	RTL_GIGA_MAC_VER_34,
116 117
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
118
	RTL_GIGA_MAC_VER_37,
119
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
120
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
121 122
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
123
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
124
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
125
	RTL_GIGA_MAC_VER_44,
126 127 128 129
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
130 131 132
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
133
	RTL_GIGA_MAC_NONE   = 0xff,
L
Linus Torvalds 已提交
134 135
};

F
Francois Romieu 已提交
136 137 138 139 140 141
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

142
static const struct {
L
Linus Torvalds 已提交
143
	const char *name;
144
	const char *fw_name;
145 146
} rtl_chip_infos[] = {
	/* PCI devices. */
147 148 149 150 151 152
	[RTL_GIGA_MAC_VER_01] = {"RTL8169"				},
	[RTL_GIGA_MAC_VER_02] = {"RTL8169s"				},
	[RTL_GIGA_MAC_VER_03] = {"RTL8110s"				},
	[RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb"			},
	[RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc"			},
	[RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc"			},
153
	/* PCI-E devices. */
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
	[RTL_GIGA_MAC_VER_07] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_08] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_09] = {"RTL8102e"				},
	[RTL_GIGA_MAC_VER_10] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_13] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_14] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_15] = {"RTL8100e"				},
	[RTL_GIGA_MAC_VER_16] = {"RTL8101e"				},
	[RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b"			},
	[RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c"			},
	[RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp"			},
	[RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d",	FIRMWARE_8168D_1},
	[RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d",	FIRMWARE_8168D_2},
	[RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_29] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_30] = {"RTL8105e",		FIRMWARE_8105E_1},
	[RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp"			},
	[RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e",	FIRMWARE_8168E_1},
	[RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e",	FIRMWARE_8168E_2},
	[RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl",	FIRMWARE_8168E_3},
	[RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f",	FIRMWARE_8168F_1},
	[RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f",	FIRMWARE_8168F_2},
	[RTL_GIGA_MAC_VER_37] = {"RTL8402",		FIRMWARE_8402_1 },
	[RTL_GIGA_MAC_VER_38] = {"RTL8411",		FIRMWARE_8411_1 },
	[RTL_GIGA_MAC_VER_39] = {"RTL8106e",		FIRMWARE_8106E_1},
	[RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g",	FIRMWARE_8168G_2},
	[RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g"			},
	[RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g",	FIRMWARE_8168G_3},
	[RTL_GIGA_MAC_VER_43] = {"RTL8106e",		FIRMWARE_8106E_2},
	[RTL_GIGA_MAC_VER_44] = {"RTL8411",		FIRMWARE_8411_2 },
	[RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h",	FIRMWARE_8168H_1},
	[RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h",	FIRMWARE_8168H_2},
	[RTL_GIGA_MAC_VER_47] = {"RTL8107e",		FIRMWARE_8107E_1},
	[RTL_GIGA_MAC_VER_48] = {"RTL8107e",		FIRMWARE_8107E_2},
	[RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep"			},
	[RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep"			},
199 200
};

201 202 203 204 205 206
enum cfg_version {
	RTL_CFG_0 = 0x00,
	RTL_CFG_1,
	RTL_CFG_2
};

207
static const struct pci_device_id rtl8169_pci_tbl[] = {
208 209
	{ PCI_VDEVICE(REALTEK,	0x2502), RTL_CFG_1 },
	{ PCI_VDEVICE(REALTEK,	0x2600), RTL_CFG_1 },
H
Heiner Kallweit 已提交
210 211 212 213 214 215 216 217 218 219 220 221 222
	{ PCI_VDEVICE(REALTEK,	0x8129), RTL_CFG_0 },
	{ PCI_VDEVICE(REALTEK,	0x8136), RTL_CFG_2 },
	{ PCI_VDEVICE(REALTEK,	0x8161), RTL_CFG_1 },
	{ PCI_VDEVICE(REALTEK,	0x8167), RTL_CFG_0 },
	{ PCI_VDEVICE(REALTEK,	0x8168), RTL_CFG_1 },
	{ PCI_VDEVICE(NCUBE,	0x8168), RTL_CFG_1 },
	{ PCI_VDEVICE(REALTEK,	0x8169), RTL_CFG_0 },
	{ PCI_VENDOR_ID_DLINK,	0x4300,
		PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
	{ PCI_VDEVICE(DLINK,	0x4300), RTL_CFG_0 },
	{ PCI_VDEVICE(DLINK,	0x4302), RTL_CFG_0 },
	{ PCI_VDEVICE(AT,	0xc107), RTL_CFG_0 },
	{ PCI_VDEVICE(USR,	0x0116), RTL_CFG_0 },
223 224
	{ PCI_VENDOR_ID_LINKSYS,		0x1032,
		PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
225 226
	{ 0x0001,				0x8168,
		PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
H
Heiner Kallweit 已提交
227
	{}
L
Linus Torvalds 已提交
228 229 230 231
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

232
static int use_dac = -1;
233 234 235
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
236

F
Francois Romieu 已提交
237 238
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
239
	MAC4		= 4,
F
Francois Romieu 已提交
240 241 242 243 244 245 246 247 248 249 250 251 252
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
253

F
Francois Romieu 已提交
254
	TxConfig	= 0x40,
H
Hayes Wang 已提交
255 256
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
257

H
Hayes Wang 已提交
258 259 260 261 262 263
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
264
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
265 266 267
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
268

F
Francois Romieu 已提交
269 270 271 272 273
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
274 275
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
276 277 278 279 280 281 282 283 284
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
285 286 287 288 289 290

#define RTL_COALESCE_MASK	0x0f
#define RTL_COALESCE_SHIFT	4
#define RTL_COALESCE_T_MAX	(RTL_COALESCE_MASK)
#define RTL_COALESCE_FRAME_MAX	(RTL_COALESCE_MASK << 2)

F
Francois Romieu 已提交
291 292
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
293 294 295 296 297 298 299
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
300
#define EarlySize	0x27
301

F
Francois Romieu 已提交
302 303 304
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
305 306 307 308
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
309
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
310 311
};

312 313 314 315 316
enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
317 318
#define	CSIAR_BYTE_ENABLE		0x0000f000
#define	CSIAR_ADDR_MASK			0x00000fff
F
françois romieu 已提交
319
	PMCH			= 0x6f,
320 321 322 323 324 325
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
326
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
327
#define	PFM_EN				(1 << 6)
328
#define	TX_10M_PS_EN			(1 << 7)
329 330 331
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
332 333
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
334
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
335 336 337
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
338 339
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
340
#define	LINK_LIST_RDY			(1 << 1)
341 342 343 344 345 346 347
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
348 349
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
350 351
};

352
enum rtl8168_registers {
H
Hayes Wang 已提交
353 354
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
355 356 357 358 359 360 361
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
362 363 364
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
365
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
366 367 368
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
369
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
370
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
371
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
372 373 374 375 376 377 378 379 380 381 382
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
383
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
384 385
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
386
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
387
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
388
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
389
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
390
#define EARLY_TALLY_EN			(1 << 16)
391 392
};

F
Francois Romieu 已提交
393
enum rtl_register_content {
L
Linus Torvalds 已提交
394
	/* InterruptStatusBits */
F
Francois Romieu 已提交
395 396 397 398 399 400 401 402 403 404 405
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
406 407

	/* RxStatusDesc */
408
	RxBOVF	= (1 << 24),
409 410 411 412 413
	RxFOVF	= (1 << 23),
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
414 415

	/* ChipCmdBits */
H
Hayes Wang 已提交
416
	StopReq		= 0x80,
F
Francois Romieu 已提交
417 418 419 420
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
421

422 423 424 425 426
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
427
	/* Cfg9346Bits */
F
Francois Romieu 已提交
428 429
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
430 431

	/* rx_mode_bits */
F
Francois Romieu 已提交
432 433 434 435 436 437
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
438
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
439 440 441 442 443

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

444
	/* Config1 register p.24 */
445 446 447 448 449 450
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
451 452
	PMEnable	= (1 << 0),	/* Power Management Enable */

453
	/* Config2 register p. 25 */
H
hayeswang 已提交
454
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
455
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
456 457 458
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
459 460 461
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
462
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
463
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
464
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
465

F
Francois Romieu 已提交
466 467 468
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

469
	/* Config5 register p.27 */
F
Francois Romieu 已提交
470 471 472
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
473
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
474
	LanWake		= (1 << 1),	/* LanWake enable/disable */
475
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
476
	ASPM_en		= (1 << 0),	/* ASPM enable */
477

L
Linus Torvalds 已提交
478
	/* CPlusCmd p.31 */
479 480 481 482 483 484 485 486 487 488
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
489 490 491 492
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
493
#define INTT_MASK	GENMASK(1, 0)
494 495 496 497
	INTT_0		= 0x0000,	// 8168
	INTT_1		= 0x0001,	// 8168
	INTT_2		= 0x0002,	// 8168
	INTT_3		= 0x0003,	// 8168
L
Linus Torvalds 已提交
498 499

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
500 501 502 503 504 505 506 507
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
508 509

	/* _TBICSRBit */
F
Francois Romieu 已提交
510
	TBILinkOK	= 0x02000000,
511

512 513 514
	/* ResetCounterCommand */
	CounterReset	= 0x1,

515
	/* DumpCounterCommand */
F
Francois Romieu 已提交
516
	CounterDump	= 0x8,
517 518 519

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
520 521
};

F
Francois Romieu 已提交
522 523
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
524 525 526 527
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
528 529 530 531 532 533 534
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
535

F
Francois Romieu 已提交
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
551 552
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
553
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
554
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
555
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
556

F
Francois Romieu 已提交
557
	/* Second doubleword. */
H
hayeswang 已提交
558 559
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
560
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
561 562
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
563 564 565
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
566

F
Francois Romieu 已提交
567
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
568 569
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
Z
Zhu Yanjun 已提交
570
	PID0		= (1 << 17), /* Protocol ID bit 0/2 */
L
Linus Torvalds 已提交
571 572 573 574 575 576 577 578 579 580 581 582 583

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000
584
#define CPCMD_QUIRK_MASK	(Normal_mode | RxVlan | RxChkSum | INTT_MASK)
L
Linus Torvalds 已提交
585 586

struct TxDesc {
587 588 589
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
590 591 592
};

struct RxDesc {
593 594 595
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
596 597 598 599 600 601 602
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
};

603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

619 620 621 622 623 624 625
struct rtl8169_tc_offsets {
	bool	inited;
	__le64	tx_errors;
	__le32	tx_multi_collision;
	__le16	tx_aborted;
};

626
enum rtl_flag {
627
	RTL_FLAG_TASK_ENABLED = 0,
628 629 630 631
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
632 633 634 635 636 637
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
638 639
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
640
	struct pci_dev *pci_dev;
D
David Howells 已提交
641
	struct net_device *dev;
642
	struct phy_device *phydev;
643
	struct napi_struct napi;
644
	u32 msg_enable;
F
Francois Romieu 已提交
645
	u16 mac_version;
L
Linus Torvalds 已提交
646 647 648
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
649 650
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
651 652 653 654
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
655
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
656 657
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	u16 cp_cmd;
658

659
	u16 irq_mask;
660
	const struct rtl_coalesce_info *coalesce_info;
661
	struct clk *clk;
662 663

	struct mdio_ops {
664 665
		void (*write)(struct rtl8169_private *, int, int);
		int (*read)(struct rtl8169_private *, int);
666 667
	} mdio_ops;

F
Francois Romieu 已提交
668 669 670 671 672
	struct jumbo_ops {
		void (*enable)(struct rtl8169_private *);
		void (*disable)(struct rtl8169_private *);
	} jumbo_ops;

673
	void (*hw_start)(struct rtl8169_private *tp);
H
hayeswang 已提交
674
	bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
675 676

	struct {
677 678
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
679 680 681
		struct work_struct work;
	} wk;

682
	unsigned supports_gmii:1;
683 684
	dma_addr_t counters_phys_addr;
	struct rtl8169_counters *counters;
685
	struct rtl8169_tc_offsets tc_offset;
686
	u32 saved_wolopts;
687

688 689
	struct rtl_fw {
		const struct firmware *fw;
690 691 692 693 694 695 696 697 698

#define RTL_VER_SIZE		32

		char version[RTL_VER_SIZE];

		struct rtl_fw_phy_action {
			__le32 *code;
			size_t size;
		} phy_action;
699
	} *rtl_fw;
700
#define RTL_FIRMWARE_UNKNOWN	ERR_PTR(-EAGAIN)
H
Hayes Wang 已提交
701 702

	u32 ocp_base;
L
Linus Torvalds 已提交
703 704
};

705
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
706 707
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
module_param(use_dac, int, 0);
708
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
709 710
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
711
MODULE_SOFTDEP("pre: realtek");
L
Linus Torvalds 已提交
712
MODULE_LICENSE("GPL");
713 714
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
715 716
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
717
MODULE_FIRMWARE(FIRMWARE_8168E_3);
718
MODULE_FIRMWARE(FIRMWARE_8105E_1);
719 720
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
721
MODULE_FIRMWARE(FIRMWARE_8402_1);
722
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
723
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
724
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
725
MODULE_FIRMWARE(FIRMWARE_8106E_2);
726
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
727
MODULE_FIRMWARE(FIRMWARE_8168G_3);
728 729
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
730 731
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
732

H
Heiner Kallweit 已提交
733 734 735 736 737
static inline struct device *tp_to_dev(struct rtl8169_private *tp)
{
	return &tp->pci_dev->dev;
}

738 739 740 741 742 743 744 745 746 747
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

748 749 750 751 752 753 754 755 756 757
static void rtl_lock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Lock);
}

static void rtl_unlock_config_regs(struct rtl8169_private *tp)
{
	RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
}

758
static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
F
Francois Romieu 已提交
759
{
760
	pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
761
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
762 763
}

764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		delay(d);
		if (c->check(tp) == high)
			return true;
	}
F
Francois Romieu 已提交
785 786
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
828 829 830 831 832 833 834 835 836 837 838
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
839
	return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
H
Hayes Wang 已提交
840 841 842 843 844 845 846
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

847
	RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
848 849 850 851 852 853 854 855 856

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

857
	RTL_W32(tp, GPHY_OCP, reg << 15);
H
Hayes Wang 已提交
858 859

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
860
		(RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
H
Hayes Wang 已提交
861 862 863 864 865 866 867
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return;

868
	RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
H
Hayes Wang 已提交
869 870 871 872 873 874 875
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

876
	RTL_W32(tp, OCPDR, reg << 15);
H
Hayes Wang 已提交
877

878
	return RTL_R32(tp, OCPDR);
H
Hayes Wang 已提交
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

919 920
DECLARE_RTL_COND(rtl_phyar_cond)
{
921
	return RTL_R32(tp, PHYAR) & 0x80000000;
922 923
}

924
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
925
{
926
	RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
927

928
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
929
	/*
930 931
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
932
	 */
933
	udelay(20);
L
Linus Torvalds 已提交
934 935
}

936
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
937
{
938
	int value;
L
Linus Torvalds 已提交
939

940
	RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
941

942
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
943
		RTL_R32(tp, PHYAR) & 0xffff : ~0;
944

945 946 947 948 949 950
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
951 952 953
	return value;
}

C
Chun-Hao Lin 已提交
954 955
DECLARE_RTL_COND(rtl_ocpar_cond)
{
956
	return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
C
Chun-Hao Lin 已提交
957 958
}

959
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
960
{
961 962 963
	RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
	RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
964

965
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
966 967
}

968
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
969
{
970 971
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
972 973
}

974
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
975
{
976
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
977 978

	mdelay(1);
979 980
	RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(tp, EPHY_RXER_NUM, 0);
981

982
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
983
		RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
984 985
}

F
françois romieu 已提交
986 987
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

988
static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
F
françois romieu 已提交
989
{
990
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
991 992
}

993
static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
F
françois romieu 已提交
994
{
995
	RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
F
françois romieu 已提交
996 997
}

998
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
999
{
1000
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1001

1002
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1003

1004
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1005 1006
}

1007
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1008 1009 1010
{
	int value;

1011
	r8168dp_2_mdio_start(tp);
F
françois romieu 已提交
1012

1013
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1014

1015
	r8168dp_2_mdio_stop(tp);
F
françois romieu 已提交
1016 1017 1018 1019

	return value;
}

1020
static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
1021
{
1022
	tp->mdio_ops.write(tp, location, val);
1023 1024
}

1025 1026
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
1027
	return tp->mdio_ops.read(tp, location);
1028 1029 1030 1031 1032 1033 1034
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1035
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1036 1037 1038
{
	int val;

1039
	val = rtl_readphy(tp, reg_addr);
1040
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1041 1042
}

1043 1044
DECLARE_RTL_COND(rtl_ephyar_cond)
{
1045
	return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1046 1047
}

1048
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1049
{
1050
	RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1051 1052
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1053 1054 1055
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1056 1057
}

1058
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1059
{
1060
	RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1061

1062
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1063
		RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1064 1065
}

C
Chun-Hao Lin 已提交
1066 1067
DECLARE_RTL_COND(rtl_eriar_cond)
{
1068
	return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
C
Chun-Hao Lin 已提交
1069 1070
}

1071 1072
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val, int type)
H
Hayes Wang 已提交
1073 1074
{
	BUG_ON((addr & 3) || (mask == 0));
1075 1076
	RTL_W32(tp, ERIDR, val);
	RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
H
Hayes Wang 已提交
1077

1078
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1079 1080
}

1081
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1082
{
1083
	RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
H
Hayes Wang 已提交
1084

1085
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1086
		RTL_R32(tp, ERIDR) : ~0;
H
Hayes Wang 已提交
1087 1088
}

1089
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1090
			 u32 m, int type)
H
Hayes Wang 已提交
1091 1092 1093
{
	u32 val;

1094 1095
	val = rtl_eri_read(tp, addr, type);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
H
Hayes Wang 已提交
1096 1097
}

C
Chun-Hao Lin 已提交
1098 1099
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
1100
	RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1101
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1102
		RTL_R32(tp, OCPDR) : ~0;
C
Chun-Hao Lin 已提交
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	return rtl_eri_read(tp, reg, ERIAR_OOB);
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
1113 1114
	RTL_W32(tp, OCPDR, data);
	RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
C
Chun-Hao Lin 已提交
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		      data, ERIAR_OOB);
}

H
Heiner Kallweit 已提交
1125
static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
1126 1127 1128
{
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);

H
Heiner Kallweit 已提交
1129
	r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

H
Heiner Kallweit 已提交
1141
DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
1142 1143 1144 1145 1146
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

H
Heiner Kallweit 已提交
1147
	return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
1148 1149
}

C
Chun-Hao Lin 已提交
1150
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1151
{
H
Heiner Kallweit 已提交
1152
	return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
C
Chun-Hao Lin 已提交
1153 1154 1155 1156
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
1157
	return RTL_R8(tp, IBISR0) & 0x20;
C
Chun-Hao Lin 已提交
1158
}
1159

C
Chun-Hao Lin 已提交
1160 1161
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
1162
	RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1163
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1164 1165
	RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
	RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
C
Chun-Hao Lin 已提交
1166 1167
}

C
Chun-Hao Lin 已提交
1168 1169
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1170 1171
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
	rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
1172 1173
}

C
Chun-Hao Lin 已提交
1174
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1175
{
H
Heiner Kallweit 已提交
1176 1177 1178
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	r8168ep_ocp_write(tp, 0x01, 0x30,
			  r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
C
Chun-Hao Lin 已提交
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1200

C
Chun-Hao Lin 已提交
1201 1202
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
1203 1204
	r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
	rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
1205 1206
}

C
Chun-Hao Lin 已提交
1207 1208
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1209
	rtl8168ep_stop_cmac(tp);
H
Heiner Kallweit 已提交
1210 1211 1212
	r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	r8168ep_ocp_write(tp, 0x01, 0x30,
			  r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
C
Chun-Hao Lin 已提交
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

1235
static bool r8168dp_check_dash(struct rtl8169_private *tp)
1236 1237 1238
{
	u16 reg = rtl8168_get_ocp_reg(tp);

H
Heiner Kallweit 已提交
1239
	return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
1240 1241
}

1242
static bool r8168ep_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1243
{
H
Heiner Kallweit 已提交
1244
	return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
C
Chun-Hao Lin 已提交
1245 1246
}

1247
static bool r8168_check_dash(struct rtl8169_private *tp)
C
Chun-Hao Lin 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
1259
		return false;
C
Chun-Hao Lin 已提交
1260 1261 1262
	}
}

1263 1264 1265 1266 1267 1268
struct exgmac_reg {
	u16 addr;
	u16 mask;
	u32 val;
};

1269
static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
1270 1271 1272
				   const struct exgmac_reg *r, int len)
{
	while (len-- > 0) {
1273
		rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
1274 1275 1276 1277
		r++;
	}
}

1278 1279
DECLARE_RTL_COND(rtl_efusear_cond)
{
1280
	return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1281 1282
}

1283
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1284
{
1285
	RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1286

1287
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1288
		RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1289 1290
}

F
Francois Romieu 已提交
1291 1292
static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
1293
	RTL_W16(tp, IntrStatus, bits);
F
Francois Romieu 已提交
1294 1295 1296 1297
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
1298
	RTL_W16(tp, IntrMask, 0);
1299 1300
}

1301 1302 1303 1304
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

1305
static void rtl_irq_enable(struct rtl8169_private *tp)
1306
{
1307
	RTL_W16(tp, IntrMask, tp->irq_mask);
1308 1309
}

F
françois romieu 已提交
1310
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1311
{
F
Francois Romieu 已提交
1312
	rtl_irq_disable(tp);
1313 1314
	rtl_ack_events(tp, 0xffff);
	/* PCI commit */
1315
	RTL_R8(tp, ChipCmd);
L
Linus Torvalds 已提交
1316 1317
}

H
Hayes Wang 已提交
1318 1319 1320
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
1321
	struct phy_device *phydev = tp->phydev;
H
Hayes Wang 已提交
1322 1323 1324 1325

	if (!netif_running(dev))
		return;

1326 1327
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
1328
		if (phydev->speed == SPEED_1000) {
1329 1330 1331 1332
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1333
		} else if (phydev->speed == SPEED_100) {
1334 1335 1336 1337
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1338
		} else {
1339 1340 1341 1342
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1343 1344
		}
		/* Reset packet filter */
1345
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
H
Hayes Wang 已提交
1346
			     ERIAR_EXGMAC);
1347
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
H
Hayes Wang 已提交
1348
			     ERIAR_EXGMAC);
1349 1350
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
1351
		if (phydev->speed == SPEED_1000) {
1352 1353 1354 1355
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1356
		} else {
1357 1358 1359 1360
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
1361
		}
1362
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1363
		if (phydev->speed == SPEED_10) {
1364 1365 1366 1367
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
				      ERIAR_EXGMAC);
1368
		} else {
1369 1370
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
				      ERIAR_EXGMAC);
1371
		}
H
Hayes Wang 已提交
1372 1373 1374
	}
}

1375 1376 1377
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
F
Francois Romieu 已提交
1378 1379
{
	u8 options;
1380
	u32 wolopts = 0;
F
Francois Romieu 已提交
1381

1382
	options = RTL_R8(tp, Config1);
F
Francois Romieu 已提交
1383
	if (!(options & PMEnable))
1384
		return 0;
F
Francois Romieu 已提交
1385

1386
	options = RTL_R8(tp, Config3);
F
Francois Romieu 已提交
1387
	if (options & LinkUp)
1388
		wolopts |= WAKE_PHY;
1389
	switch (tp->mac_version) {
1390 1391
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1392 1393 1394 1395 1396 1397 1398 1399
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			wolopts |= WAKE_MAGIC;
		break;
	default:
		if (options & MagicPacket)
			wolopts |= WAKE_MAGIC;
		break;
	}
F
Francois Romieu 已提交
1400

1401
	options = RTL_R8(tp, Config5);
F
Francois Romieu 已提交
1402
	if (options & UWF)
1403
		wolopts |= WAKE_UCAST;
F
Francois Romieu 已提交
1404
	if (options & BWF)
1405
		wolopts |= WAKE_BCAST;
F
Francois Romieu 已提交
1406
	if (options & MWF)
1407
		wolopts |= WAKE_MCAST;
F
Francois Romieu 已提交
1408

1409
	return wolopts;
F
Francois Romieu 已提交
1410 1411
}

1412
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1413 1414
{
	struct rtl8169_private *tp = netdev_priv(dev);
1415

1416
	rtl_lock_work(tp);
1417
	wol->supported = WAKE_ANY;
1418
	wol->wolopts = tp->saved_wolopts;
1419
	rtl_unlock_work(tp);
1420 1421 1422 1423
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
1424
	unsigned int i, tmp;
1425
	static const struct {
F
Francois Romieu 已提交
1426 1427 1428 1429 1430 1431 1432 1433
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1434 1435
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1436
	};
1437
	u8 options;
F
Francois Romieu 已提交
1438

1439
	rtl_unlock_config_regs(tp);
F
Francois Romieu 已提交
1440

1441
	switch (tp->mac_version) {
1442 1443
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1444 1445
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1446
			rtl_w0w1_eri(tp,
1447 1448 1449 1450 1451 1452
				     0x0dc,
				     ERIAR_MASK_0100,
				     MagicPacket_v2,
				     0x0000,
				     ERIAR_EXGMAC);
		else
1453
			rtl_w0w1_eri(tp,
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
				     0x0dc,
				     ERIAR_MASK_0100,
				     0x0000,
				     MagicPacket_v2,
				     ERIAR_EXGMAC);
		break;
	default:
		tmp = ARRAY_SIZE(cfg);
		break;
	}

	for (i = 0; i < tmp; i++) {
1466
		options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1467
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1468
			options |= cfg[i].mask;
1469
		RTL_W8(tp, cfg[i].reg, options);
F
Francois Romieu 已提交
1470 1471
	}

1472 1473
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1474
		options = RTL_R8(tp, Config1) & ~PMEnable;
1475 1476
		if (wolopts)
			options |= PMEnable;
1477
		RTL_W8(tp, Config1, options);
1478 1479
		break;
	default:
1480
		options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1481 1482
		if (wolopts)
			options |= PME_SIGNAL;
1483
		RTL_W8(tp, Config2, options);
1484 1485 1486
		break;
	}

1487
	rtl_lock_config_regs(tp);
1488 1489

	device_set_wakeup_enable(tp_to_dev(tp), wolopts);
1490 1491 1492 1493 1494
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1495
	struct device *d = tp_to_dev(tp);
1496

1497 1498 1499
	if (wol->wolopts & ~WAKE_ANY)
		return -EINVAL;

1500
	pm_runtime_get_noresume(d);
1501

1502
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1503

1504
	tp->saved_wolopts = wol->wolopts;
1505

1506
	if (pm_runtime_active(d))
1507
		__rtl8169_set_wol(tp, tp->saved_wolopts);
1508 1509

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1510

1511 1512
	pm_runtime_put_noidle(d);

F
Francois Romieu 已提交
1513 1514 1515
	return 0;
}

1516 1517
static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
{
1518
	return rtl_chip_infos[tp->mac_version].fw_name;
1519 1520
}

L
Linus Torvalds 已提交
1521 1522 1523 1524
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1525
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1526

1527 1528
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1529
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1530 1531 1532
	if (!IS_ERR_OR_NULL(rtl_fw))
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1533 1534 1535 1536 1537 1538 1539
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

1540 1541
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
1542
{
F
Francois Romieu 已提交
1543 1544
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
1545
	if (dev->mtu > TD_MSS_MAX)
1546
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
1547

F
Francois Romieu 已提交
1548
	if (dev->mtu > JUMBO_1K &&
1549
	    tp->mac_version > RTL_GIGA_MAC_VER_06)
F
Francois Romieu 已提交
1550 1551
		features &= ~NETIF_F_IP_CSUM;

1552
	return features;
L
Linus Torvalds 已提交
1553 1554
}

1555 1556
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
L
Linus Torvalds 已提交
1557 1558
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
hayeswang 已提交
1559
	u32 rx_config;
L
Linus Torvalds 已提交
1560

1561 1562
	rtl_lock_work(tp);

1563
	rx_config = RTL_R32(tp, RxConfig);
H
hayeswang 已提交
1564 1565 1566 1567
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
1568

1569
	RTL_W32(tp, RxConfig, rx_config);
1570

H
hayeswang 已提交
1571 1572 1573 1574
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
1575

H
hayeswang 已提交
1576 1577 1578 1579 1580
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

1581 1582
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
L
Linus Torvalds 已提交
1583

1584
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1585 1586 1587 1588

	return 0;
}

1589
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
1590
{
1591 1592
	return (skb_vlan_tag_present(skb)) ?
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
1593 1594
}

1595
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
1596 1597 1598
{
	u32 opts2 = le32_to_cpu(desc->opts2);

1599
	if (opts2 & RxVlanTag)
1600
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
1601 1602 1603 1604 1605
}

static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
1606
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
1607 1608 1609
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
1610

1611
	rtl_lock_work(tp);
P
Peter Wu 已提交
1612 1613
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
1614
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
1615 1616
}

1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

1647
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1648
{
1649 1650 1651 1652 1653 1654
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
1655 1656
}

1657
DECLARE_RTL_COND(rtl_counters_cond)
1658
{
1659
	return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
1660 1661
}

1662
static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
1663
{
1664 1665
	dma_addr_t paddr = tp->counters_phys_addr;
	u32 cmd;
1666

1667 1668
	RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
	RTL_R32(tp, CounterAddrHigh);
1669
	cmd = (u64)paddr & DMA_BIT_MASK(32);
1670 1671
	RTL_W32(tp, CounterAddrLow, cmd);
	RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
1672

1673
	return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
1674 1675
}

1676
static bool rtl8169_reset_counters(struct rtl8169_private *tp)
1677 1678 1679 1680 1681 1682 1683 1684
{
	/*
	 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
	 * tally counters.
	 */
	if (tp->mac_version < RTL_GIGA_MAC_VER_19)
		return true;

1685
	return rtl8169_do_counters(tp, CounterReset);
1686 1687
}

1688
static bool rtl8169_update_counters(struct rtl8169_private *tp)
1689
{
1690 1691
	u8 val = RTL_R8(tp, ChipCmd);

1692 1693
	/*
	 * Some chips are unable to dump tally counters when the receiver
1694
	 * is disabled. If 0xff chip may be in a PCI power-save state.
1695
	 */
1696
	if (!(val & CmdRxEnb) || val == 0xff)
1697
		return true;
1698

1699
	return rtl8169_do_counters(tp, CounterDump);
1700 1701
}

1702
static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
1703
{
1704
	struct rtl8169_counters *counters = tp->counters;
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
	bool ret = false;

	/*
	 * rtl8169_init_counter_offsets is called from rtl_open.  On chip
	 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
	 * reset by a power cycle, while the counter values collected by the
	 * driver are reset at every driver unload/load cycle.
	 *
	 * To make sure the HW values returned by @get_stats64 match the SW
	 * values, we collect the initial values at first open(*) and use them
	 * as offsets to normalize the values returned by @get_stats64.
	 *
	 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
	 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
	 * set at open time by rtl_hw_start.
	 */

	if (tp->tc_offset.inited)
		return true;

	/* If both, reset and update fail, propagate to caller. */
1726
	if (rtl8169_reset_counters(tp))
1727 1728
		ret = true;

1729
	if (rtl8169_update_counters(tp))
1730 1731
		ret = true;

1732 1733 1734
	tp->tc_offset.tx_errors = counters->tx_errors;
	tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
	tp->tc_offset.tx_aborted = counters->tx_aborted;
1735 1736 1737
	tp->tc_offset.inited = true;

	return ret;
1738 1739
}

1740 1741 1742 1743
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
1744
	struct device *d = tp_to_dev(tp);
1745
	struct rtl8169_counters *counters = tp->counters;
1746 1747 1748

	ASSERT_RTNL();

1749 1750 1751
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
1752
		rtl8169_update_counters(tp);
1753 1754

	pm_runtime_put_noidle(d);
1755

1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
	data[0] = le64_to_cpu(counters->tx_packets);
	data[1] = le64_to_cpu(counters->rx_packets);
	data[2] = le64_to_cpu(counters->tx_errors);
	data[3] = le32_to_cpu(counters->rx_errors);
	data[4] = le16_to_cpu(counters->rx_missed);
	data[5] = le16_to_cpu(counters->align_errors);
	data[6] = le32_to_cpu(counters->tx_one_collision);
	data[7] = le32_to_cpu(counters->tx_multi_collision);
	data[8] = le64_to_cpu(counters->rx_unicast);
	data[9] = le64_to_cpu(counters->rx_broadcast);
	data[10] = le32_to_cpu(counters->rx_multicast);
	data[11] = le16_to_cpu(counters->tx_aborted);
	data[12] = le16_to_cpu(counters->tx_underun);
1769 1770
}

1771 1772 1773 1774 1775 1776 1777 1778 1779
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
/*
 * Interrupt coalescing
 *
 * > 1 - the availability of the IntrMitigate (0xe2) register through the
 * >     8169, 8168 and 810x line of chipsets
 *
 * 8169, 8168, and 8136(810x) serial chipsets support it.
 *
 * > 2 - the Tx timer unit at gigabit speed
 *
 * The unit of the timer depends on both the speed and the setting of CPlusCmd
 * (0xe0) bit 1 and bit 0.
 *
 * For 8169
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     320ns           2.56us          40.96us
 * 0 1                     2.56us          20.48us         327.7us
 * 1 0                     5.12us          40.96us         655.4us
 * 1 1                     10.24us         81.92us         1.31ms
 *
 * For the other
 * bit[1:0] \ speed        1000M           100M            10M
 * 0 0                     5us             2.56us          40.96us
 * 0 1                     40us            20.48us         327.7us
 * 1 0                     80us            40.96us         655.4us
 * 1 1                     160us           81.92us         1.31ms
 */

/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
struct rtl_coalesce_scale {
	/* Rx / Tx */
	u32 nsecs[2];
};

/* rx/tx scale factors for all CPlusCmd[0:1] cases */
struct rtl_coalesce_info {
	u32 speed;
	struct rtl_coalesce_scale scalev[4];	/* each CPlusCmd[0:1] case */
};

/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
#define rxtx_x1822(r, t) {		\
	{{(r),		(t)}},		\
	{{(r)*8,	(t)*8}},	\
	{{(r)*8*2,	(t)*8*2}},	\
	{{(r)*8*2*2,	(t)*8*2*2}},	\
}
static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822(  320,   320)	},
	{ 0 },
};

static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
	/* speed	delays:     rx00   tx00	*/
	{ SPEED_10,	rxtx_x1822(40960, 40960)	},
	{ SPEED_100,	rxtx_x1822( 2560,  2560)	},
	{ SPEED_1000,	rxtx_x1822( 5000,  5000)	},
	{ 0 },
};
#undef rxtx_x1822

/* get rx/tx scale vector corresponding to current speed */
static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct ethtool_link_ksettings ecmd;
	const struct rtl_coalesce_info *ci;
	int rc;

1852
	rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
	if (rc < 0)
		return ERR_PTR(rc);

	for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
		if (ecmd.base.speed == ci->speed) {
			return ci;
		}
	}

	return ERR_PTR(-ELNRNG);
}

static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_info *ci;
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 *max_frames;
		u32 *usecs;
	} coal_settings [] = {
		{ &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
		{ &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	int i;
	u16 w;

	memset(ec, 0, sizeof(*ec));

	/* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return PTR_ERR(ci);

1887
	scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
1888 1889

	/* read IntrMitigate and adjust according to scale */
1890
	for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
		*p->max_frames = (w & RTL_COALESCE_MASK) << 2;
		w >>= RTL_COALESCE_SHIFT;
		*p->usecs = w & RTL_COALESCE_MASK;
	}

	for (i = 0; i < 2; i++) {
		p = coal_settings + i;
		*p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;

		/*
		 * ethtool_coalesce says it is illegal to set both usecs and
		 * max_frames to 0.
		 */
		if (!*p->usecs && !*p->max_frames)
			*p->max_frames = 1;
	}

	return 0;
}

/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
			struct net_device *dev, u32 nsec, u16 *cp01)
{
	const struct rtl_coalesce_info *ci;
	u16 i;

	ci = rtl_coalesce_info(dev);
	if (IS_ERR(ci))
		return ERR_CAST(ci);

	for (i = 0; i < 4; i++) {
		u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
					ci->scalev[i].nsecs[1]);
		if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
			*cp01 = i;
			return &ci->scalev[i];
		}
	}

	return ERR_PTR(-EINVAL);
}

static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	const struct rtl_coalesce_scale *scale;
	struct {
		u32 frames;
		u32 usecs;
	} coal_settings [] = {
		{ ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
		{ ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
	}, *p = coal_settings;
	u16 w = 0, cp01;
	int i;

	scale = rtl_coalesce_choose_scale(dev,
			max(p[0].usecs, p[1].usecs) * 1000, &cp01);
	if (IS_ERR(scale))
		return PTR_ERR(scale);

	for (i = 0; i < 2; i++, p++) {
		u32 units;

		/*
		 * accept max_frames=1 we returned in rtl_get_coalesce.
		 * accept it not only when usecs=0 because of e.g. the following scenario:
		 *
		 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
		 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
		 * - then user does `ethtool -C eth0 rx-usecs 100`
		 *
		 * since ethtool sends to kernel whole ethtool_coalesce
		 * settings, if we do not handle rx_usecs=!0, rx_frames=1
		 * we'll reject it below in `frames % 4 != 0`.
		 */
		if (p->frames == 1) {
			p->frames = 0;
		}

		units = p->usecs * 1000 / scale->nsecs[i];
		if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
			return -EINVAL;

		w <<= RTL_COALESCE_SHIFT;
		w |= units;
		w <<= RTL_COALESCE_SHIFT;
		w |= p->frames >> 2;
	}

	rtl_lock_work(tp);

1984
	RTL_W16(tp, IntrMitigate, swab16(w));
1985

1986
	tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
1987 1988
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
	RTL_R16(tp, CPlusCmd);
1989 1990 1991 1992 1993 1994

	rtl_unlock_work(tp);

	return 0;
}

1995
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
1996 1997 1998
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
1999 2000
	.get_coalesce		= rtl_get_coalesce,
	.set_coalesce		= rtl_set_coalesce,
2001 2002
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2003
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2004 2005
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2006
	.get_strings		= rtl8169_get_strings,
2007
	.get_sset_count		= rtl8169_get_sset_count,
2008
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2009
	.get_ts_info		= ethtool_op_get_ts_info,
2010
	.nway_reset		= phy_ethtool_nway_reset,
2011 2012
	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
L
Linus Torvalds 已提交
2013 2014
};

2015
static void rtl8169_get_mac_version(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2016
{
2017 2018 2019 2020 2021
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
2022
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2023 2024 2025
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
2026
	 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2027
	 */
2028
	static const struct rtl_mac_info {
2029 2030 2031
		u16 mask;
		u16 val;
		u16 mac_version;
L
Linus Torvalds 已提交
2032
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2033
		/* 8168EP family. */
2034 2035 2036
		{ 0x7cf, 0x502,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf, 0x501,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf, 0x500,	RTL_GIGA_MAC_VER_49 },
C
Chun-Hao Lin 已提交
2037

2038
		/* 8168H family. */
2039 2040
		{ 0x7cf, 0x541,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf, 0x540,	RTL_GIGA_MAC_VER_45 },
2041

H
Hayes Wang 已提交
2042
		/* 8168G family. */
2043 2044 2045 2046
		{ 0x7cf, 0x5c8,	RTL_GIGA_MAC_VER_44 },
		{ 0x7cf, 0x509,	RTL_GIGA_MAC_VER_42 },
		{ 0x7cf, 0x4c1,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf, 0x4c0,	RTL_GIGA_MAC_VER_40 },
H
Hayes Wang 已提交
2047

2048
		/* 8168F family. */
2049 2050 2051
		{ 0x7c8, 0x488,	RTL_GIGA_MAC_VER_38 },
		{ 0x7cf, 0x481,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf, 0x480,	RTL_GIGA_MAC_VER_35 },
2052

H
hayeswang 已提交
2053
		/* 8168E family. */
2054 2055 2056
		{ 0x7c8, 0x2c8,	RTL_GIGA_MAC_VER_34 },
		{ 0x7cf, 0x2c1,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c8, 0x2c0,	RTL_GIGA_MAC_VER_33 },
H
hayeswang 已提交
2057

F
Francois Romieu 已提交
2058
		/* 8168D family. */
2059 2060
		{ 0x7cf, 0x281,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c8, 0x280,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2061

F
françois romieu 已提交
2062
		/* 8168DP family. */
2063 2064 2065
		{ 0x7cf, 0x288,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf, 0x28a,	RTL_GIGA_MAC_VER_28 },
		{ 0x7cf, 0x28b,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2066

2067
		/* 8168C family. */
2068 2069 2070 2071 2072 2073 2074
		{ 0x7cf, 0x3c9,	RTL_GIGA_MAC_VER_23 },
		{ 0x7cf, 0x3c8,	RTL_GIGA_MAC_VER_18 },
		{ 0x7c8, 0x3c8,	RTL_GIGA_MAC_VER_24 },
		{ 0x7cf, 0x3c0,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf, 0x3c2,	RTL_GIGA_MAC_VER_20 },
		{ 0x7cf, 0x3c3,	RTL_GIGA_MAC_VER_21 },
		{ 0x7c8, 0x3c0,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2075 2076

		/* 8168B family. */
2077 2078 2079
		{ 0x7cf, 0x380,	RTL_GIGA_MAC_VER_12 },
		{ 0x7c8, 0x380,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c8, 0x300,	RTL_GIGA_MAC_VER_11 },
F
Francois Romieu 已提交
2080 2081

		/* 8101 family. */
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
		{ 0x7c8, 0x448,	RTL_GIGA_MAC_VER_39 },
		{ 0x7c8, 0x440,	RTL_GIGA_MAC_VER_37 },
		{ 0x7cf, 0x409,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c8, 0x408,	RTL_GIGA_MAC_VER_30 },
		{ 0x7cf, 0x349,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x249,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf, 0x348,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x248,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf, 0x340,	RTL_GIGA_MAC_VER_13 },
		{ 0x7cf, 0x343,	RTL_GIGA_MAC_VER_10 },
		{ 0x7cf, 0x342,	RTL_GIGA_MAC_VER_16 },
		{ 0x7c8, 0x348,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x248,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c8, 0x340,	RTL_GIGA_MAC_VER_16 },
F
Francois Romieu 已提交
2096
		/* FIXME: where did these entries come from ? -- FR */
2097 2098
		{ 0xfc8, 0x388,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc8, 0x308,	RTL_GIGA_MAC_VER_14 },
F
Francois Romieu 已提交
2099 2100

		/* 8110 family. */
2101 2102 2103 2104 2105 2106
		{ 0xfc8, 0x980,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc8, 0x180,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc8, 0x100,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc8, 0x040,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc8, 0x008,	RTL_GIGA_MAC_VER_02 },
		{ 0xfc8, 0x000,	RTL_GIGA_MAC_VER_01 },
F
Francois Romieu 已提交
2107

2108
		/* Catch-all */
2109
		{ 0x000, 0x000,	RTL_GIGA_MAC_NONE   }
2110 2111
	};
	const struct rtl_mac_info *p = mac_info;
2112
	u16 reg = RTL_R32(tp, TxConfig) >> 20;
L
Linus Torvalds 已提交
2113

F
Francois Romieu 已提交
2114
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2115 2116
		p++;
	tp->mac_version = p->mac_version;
2117 2118

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2119
		dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
2120 2121 2122 2123 2124 2125 2126
	} else if (!tp->supports_gmii) {
		if (tp->mac_version == RTL_GIGA_MAC_VER_42)
			tp->mac_version = RTL_GIGA_MAC_VER_43;
		else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
			tp->mac_version = RTL_GIGA_MAC_VER_47;
		else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
			tp->mac_version = RTL_GIGA_MAC_VER_48;
2127
	}
L
Linus Torvalds 已提交
2128 2129
}

F
Francois Romieu 已提交
2130 2131 2132 2133 2134
struct phy_reg {
	u16 reg;
	u16 val;
};

2135 2136
static void rtl_writephy_batch(struct rtl8169_private *tp,
			       const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2137 2138
{
	while (len-- > 0) {
2139
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2140 2141 2142 2143
		regs++;
	}
}

2144 2145 2146 2147
#define PHY_READ		0x00000000
#define PHY_DATA_OR		0x10000000
#define PHY_DATA_AND		0x20000000
#define PHY_BJMPN		0x30000000
2148
#define PHY_MDIO_CHG		0x40000000
2149 2150 2151 2152 2153 2154 2155 2156 2157
#define PHY_CLEAR_READCOUNT	0x70000000
#define PHY_WRITE		0x80000000
#define PHY_READCOUNT_EQ_SKIP	0x90000000
#define PHY_COMP_EQ_SKIPN	0xa0000000
#define PHY_COMP_NEQ_SKIPN	0xb0000000
#define PHY_WRITE_PREVIOUS	0xc0000000
#define PHY_SKIPN		0xd0000000
#define PHY_DELAY_MS		0xe0000000

H
Hayes Wang 已提交
2158 2159 2160 2161 2162 2163 2164 2165
struct fw_info {
	u32	magic;
	char	version[RTL_VER_SIZE];
	__le32	fw_start;
	__le32	fw_len;
	u8	chksum;
} __packed;

2166 2167 2168
#define FW_OPCODE_SIZE	sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))

static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2169
{
2170
	const struct firmware *fw = rtl_fw->fw;
H
Hayes Wang 已提交
2171
	struct fw_info *fw_info = (struct fw_info *)fw->data;
2172 2173 2174 2175 2176 2177
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
	char *version = rtl_fw->version;
	bool rc = false;

	if (fw->size < FW_OPCODE_SIZE)
		goto out;
H
Hayes Wang 已提交
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203

	if (!fw_info->magic) {
		size_t i, size, start;
		u8 checksum = 0;

		if (fw->size < sizeof(*fw_info))
			goto out;

		for (i = 0; i < fw->size; i++)
			checksum += fw->data[i];
		if (checksum != 0)
			goto out;

		start = le32_to_cpu(fw_info->fw_start);
		if (start > fw->size)
			goto out;

		size = le32_to_cpu(fw_info->fw_len);
		if (size > (fw->size - start) / FW_OPCODE_SIZE)
			goto out;

		memcpy(version, fw_info->version, RTL_VER_SIZE);

		pa->code = (__le32 *)(fw->data + start);
		pa->size = size;
	} else {
2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
		if (fw->size % FW_OPCODE_SIZE)
			goto out;

		strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);

		pa->code = (__le32 *)fw->data;
		pa->size = fw->size / FW_OPCODE_SIZE;
	}
	version[RTL_VER_SIZE - 1] = 0;

	rc = true;
out:
	return rc;
}

2219 2220
static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
			   struct rtl_fw_phy_action *pa)
2221
{
2222
	bool rc = false;
2223
	size_t index;
2224

2225 2226
	for (index = 0; index < pa->size; index++) {
		u32 action = le32_to_cpu(pa->code[index]);
2227
		u32 regno = (action & 0x0fff0000) >> 16;
2228

2229 2230 2231 2232
		switch(action & 0xf0000000) {
		case PHY_READ:
		case PHY_DATA_OR:
		case PHY_DATA_AND:
2233
		case PHY_MDIO_CHG:
2234 2235 2236 2237 2238 2239 2240 2241
		case PHY_CLEAR_READCOUNT:
		case PHY_WRITE:
		case PHY_WRITE_PREVIOUS:
		case PHY_DELAY_MS:
			break;

		case PHY_BJMPN:
			if (regno > index) {
2242
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2243
					  "Out of range of firmware\n");
2244
				goto out;
2245 2246 2247
			}
			break;
		case PHY_READCOUNT_EQ_SKIP:
2248
			if (index + 2 >= pa->size) {
2249
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2250
					  "Out of range of firmware\n");
2251
				goto out;
2252 2253 2254 2255 2256
			}
			break;
		case PHY_COMP_EQ_SKIPN:
		case PHY_COMP_NEQ_SKIPN:
		case PHY_SKIPN:
2257
			if (index + 1 + regno >= pa->size) {
2258
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2259
					  "Out of range of firmware\n");
2260
				goto out;
2261
			}
2262 2263
			break;

2264
		default:
2265
			netif_err(tp, ifup, tp->dev,
2266
				  "Invalid action 0x%08x\n", action);
2267
			goto out;
2268 2269
		}
	}
2270 2271 2272 2273
	rc = true;
out:
	return rc;
}
2274

2275 2276 2277 2278 2279 2280
static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct net_device *dev = tp->dev;
	int rc = -EINVAL;

	if (!rtl_fw_format_ok(tp, rtl_fw)) {
2281
		netif_err(tp, ifup, dev, "invalid firmware\n");
2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293
		goto out;
	}

	if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
		rc = 0;
out:
	return rc;
}

static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2294
	struct mdio_ops org, *ops = &tp->mdio_ops;
2295 2296 2297 2298
	u32 predata, count;
	size_t index;

	predata = count = 0;
2299 2300
	org.write = ops->write;
	org.read = ops->read;
2301

2302 2303
	for (index = 0; index < pa->size; ) {
		u32 action = le32_to_cpu(pa->code[index]);
2304
		u32 data = action & 0x0000ffff;
2305 2306 2307 2308
		u32 regno = (action & 0x0fff0000) >> 16;

		if (!action)
			break;
2309 2310

		switch(action & 0xf0000000) {
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
		case PHY_READ:
			predata = rtl_readphy(tp, regno);
			count++;
			index++;
			break;
		case PHY_DATA_OR:
			predata |= data;
			index++;
			break;
		case PHY_DATA_AND:
			predata &= data;
			index++;
			break;
		case PHY_BJMPN:
			index -= regno;
			break;
2327 2328 2329 2330 2331 2332 2333 2334 2335
		case PHY_MDIO_CHG:
			if (data == 0) {
				ops->write = org.write;
				ops->read = org.read;
			} else if (data == 1) {
				ops->write = mac_mcu_write;
				ops->read = mac_mcu_read;
			}

2336 2337 2338 2339 2340 2341
			index++;
			break;
		case PHY_CLEAR_READCOUNT:
			count = 0;
			index++;
			break;
2342
		case PHY_WRITE:
2343 2344 2345 2346
			rtl_writephy(tp, regno, data);
			index++;
			break;
		case PHY_READCOUNT_EQ_SKIP:
F
Francois Romieu 已提交
2347
			index += (count == data) ? 2 : 1;
2348
			break;
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370
		case PHY_COMP_EQ_SKIPN:
			if (predata == data)
				index += regno;
			index++;
			break;
		case PHY_COMP_NEQ_SKIPN:
			if (predata != data)
				index += regno;
			index++;
			break;
		case PHY_WRITE_PREVIOUS:
			rtl_writephy(tp, regno, predata);
			index++;
			break;
		case PHY_SKIPN:
			index += regno + 1;
			break;
		case PHY_DELAY_MS:
			mdelay(data);
			index++;
			break;

2371 2372 2373 2374
		default:
			BUG();
		}
	}
2375 2376 2377

	ops->write = org.write;
	ops->read = org.read;
2378 2379
}

2380 2381
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2382 2383 2384 2385 2386
	if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
		release_firmware(tp->rtl_fw->fw);
		kfree(tp->rtl_fw);
	}
	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
2387 2388
}

2389
static void rtl_apply_firmware(struct rtl8169_private *tp)
2390
{
2391
	struct rtl_fw *rtl_fw = tp->rtl_fw;
2392 2393

	/* TODO: release firmware once rtl_phy_write_fw signals failures. */
2394
	if (!IS_ERR_OR_NULL(rtl_fw))
2395
		rtl_phy_write_fw(tp, rtl_fw);
2396 2397 2398 2399 2400 2401 2402 2403
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2404 2405
}

2406
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2407
{
2408
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2409 2410 2411 2412 2413
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2414

F
françois romieu 已提交
2415 2416 2417 2418 2419 2420 2421
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2422

F
françois romieu 已提交
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2469

2470
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
L
Linus Torvalds 已提交
2471 2472
}

2473
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2474
{
2475
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2476 2477 2478 2479 2480
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2481
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2482 2483
}

2484
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2485 2486 2487
{
	struct pci_dev *pdev = tp->pci_dev;

2488 2489
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2490 2491
		return;

2492 2493 2494
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
2495 2496
}

2497
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2498
{
2499
	static const struct phy_reg phy_reg_init[] = {
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2539
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2540

2541
	rtl8169scd_hw_phy_config_quirk(tp);
2542 2543
}

2544
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
2545
{
2546
	static const struct phy_reg phy_reg_init[] = {
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2594
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2595 2596
}

2597
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
2598
{
2599
	static const struct phy_reg phy_reg_init[] = {
2600 2601 2602 2603
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2604 2605
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
2606

2607
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2608 2609
}

2610
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
2611
{
2612
	static const struct phy_reg phy_reg_init[] = {
2613 2614 2615 2616 2617
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2618
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2619 2620
}

2621
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2622
{
2623
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2624 2625 2626 2627 2628 2629 2630
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

2631
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2632 2633
}

2634
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2635
{
2636
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2637 2638 2639 2640 2641
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

2642 2643 2644
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
2645

2646
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2647 2648
}

2649
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2650
{
2651
	static const struct phy_reg phy_reg_init[] = {
2652 2653
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
2665 2666 2667 2668
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
2669 2670
	};

2671
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2672

2673 2674 2675
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2676 2677
}

2678
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
2679
{
2680
	static const struct phy_reg phy_reg_init[] = {
2681
		{ 0x1f, 0x0001 },
2682
		{ 0x12, 0x2300 },
2683 2684 2685 2686 2687 2688 2689
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
2690 2691
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
2692 2693 2694
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
2695 2696 2697
		{ 0x1f, 0x0000 }
	};

2698
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2699

2700 2701 2702 2703
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
2704 2705
}

2706
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2707
{
2708
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

2720
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2721

2722 2723 2724 2725
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2726 2727
}

2728
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
2729
{
2730
	rtl8168c_3_hw_phy_config(tp);
2731 2732
}

2733
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2734
{
2735
	static const struct phy_reg phy_reg_init_0[] = {
2736
		/* Channel Estimation */
F
Francois Romieu 已提交
2737
		{ 0x1f, 0x0001 },
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
F
Francois Romieu 已提交
2749
		{ 0x1f, 0x0003 },
2750 2751 2752
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
2753 2754 2755 2756
		{ 0x14, 0x94c0 },

		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
2757
		 * Enhance line driver power
2758
		 */
F
Francois Romieu 已提交
2759
		{ 0x1f, 0x0002 },
2760 2761 2762
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
2763 2764 2765 2766 2767 2768 2769 2770
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
2771

F
Francois Romieu 已提交
2772
		{ 0x1f, 0x0000 },
2773
		{ 0x0d, 0xf880 }
2774 2775
	};

2776
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
2777

2778 2779 2780 2781
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
2782
	rtl_writephy(tp, 0x1f, 0x0002);
2783 2784
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
2785

2786
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2787
		static const struct phy_reg phy_reg_init[] = {
2788 2789 2790 2791 2792 2793 2794 2795 2796
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },
			{ 0x1f, 0x0002 }
		};
		int val;

2797
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2798

2799
		val = rtl_readphy(tp, 0x0d);
2800 2801

		if ((val & 0x00ff) != 0x006c) {
2802
			static const u32 set[] = {
2803 2804 2805 2806 2807
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2808
			rtl_writephy(tp, 0x1f, 0x0002);
2809 2810 2811

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2812
				rtl_writephy(tp, 0x0d, val | set[i]);
2813 2814
		}
	} else {
2815
		static const struct phy_reg phy_reg_init[] = {
2816 2817 2818 2819 2820 2821 2822
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

2823
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2824 2825
	}

2826
	/* RSET couple improve */
2827 2828 2829
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
2830

2831
	/* Fine tune PLL performance */
2832
	rtl_writephy(tp, 0x1f, 0x0002);
2833 2834
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
2835

2836 2837
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
2838 2839

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
2840

2841
	rtl_writephy(tp, 0x1f, 0x0000);
2842 2843
}

2844
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
2845
{
2846
	static const struct phy_reg phy_reg_init_0[] = {
2847
		/* Channel Estimation */
2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865
		{ 0x1f, 0x0001 },
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
		{ 0x14, 0x94c0 },

2866 2867
		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
2868
		 * Enhance line driver power
2869
		 */
2870 2871 2872 2873
		{ 0x1f, 0x0002 },
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
2874 2875 2876 2877 2878 2879 2880 2881
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
2882 2883

		{ 0x1f, 0x0000 },
2884
		{ 0x0d, 0xf880 }
F
Francois Romieu 已提交
2885 2886
	};

2887
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
F
Francois Romieu 已提交
2888

2889
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
2890
		static const struct phy_reg phy_reg_init[] = {
2891 2892
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
F
Francois Romieu 已提交
2893
			{ 0x1f, 0x0005 },
2894 2895 2896 2897 2898 2899 2900
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },

			{ 0x1f, 0x0002 }
		};
		int val;

2901
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2902

2903
		val = rtl_readphy(tp, 0x0d);
2904
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
2905
			static const u32 set[] = {
2906 2907 2908 2909 2910
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

2911
			rtl_writephy(tp, 0x1f, 0x0002);
2912 2913 2914

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
2915
				rtl_writephy(tp, 0x0d, val | set[i]);
2916 2917
		}
	} else {
2918
		static const struct phy_reg phy_reg_init[] = {
2919 2920
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
2921
			{ 0x1f, 0x0005 },
2922 2923
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
2924 2925
		};

2926
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2927 2928
	}

2929
	/* Fine tune PLL performance */
2930
	rtl_writephy(tp, 0x1f, 0x0002);
2931 2932
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
2933

2934
	/* Switching regulator Slew rate */
2935 2936
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
2937

2938 2939
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
2940 2941

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
2942

2943
	rtl_writephy(tp, 0x1f, 0x0000);
2944 2945
}

2946
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
2947
{
2948
	static const struct phy_reg phy_reg_init[] = {
2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

3004
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3005 3006
}

F
françois romieu 已提交
3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
3023
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
3053 3054
	rtl_apply_firmware(tp);

H
hayeswang 已提交
3055 3056 3057 3058 3059
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
3060
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
3061 3062 3063 3064
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
3065
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
3066
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3067 3068 3069 3070

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3071
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
3072
	rtl_writephy(tp, 0x1f, 0x0000);
3073
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
3074 3075 3076

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3077
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
3078 3079 3080 3081
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3082
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
3083 3084
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3085
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};
	const struct exgmac_reg e[] = {
		{ .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
		{ .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
		{ .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
		{ .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
	};

	rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
}

H
Hayes Wang 已提交
3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3149
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3150 3151 3152 3153 3154 3155
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3156
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3157 3158
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3159
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3160 3161 3162 3163

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3164
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3165 3166 3167 3168 3169
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3170
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3171 3172 3173
	rtl_writephy(tp, 0x1f, 0x0000);

	/* EEE setting */
3174
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3175 3176
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3177
	rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
H
Hayes Wang 已提交
3178 3179 3180
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3181
	rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
H
Hayes Wang 已提交
3182 3183 3184 3185 3186
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
3187
	rtl_writephy(tp, 0x0e, 0x0006);
H
Hayes Wang 已提交
3188 3189 3190 3191
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3192 3193
	rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
	rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
H
Hayes Wang 已提交
3194
	rtl_writephy(tp, 0x1f, 0x0000);
3195 3196 3197
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3198

3199 3200
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3201 3202
}

3203 3204 3205 3206 3207
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3208
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3209 3210 3211 3212 3213
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3214
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3215
	rtl_writephy(tp, 0x1f, 0x0000);
3216
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3217 3218 3219 3220

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3221
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3222 3223 3224
	rtl_writephy(tp, 0x1f, 0x0000);
}

3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3266
	rtl8168f_hw_phy_config(tp);
3267 3268 3269 3270

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3271
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3272 3273 3274 3275 3276 3277 3278
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3279
	rtl8168f_hw_phy_config(tp);
3280 3281
}

3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3327
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3328 3329 3330 3331 3332 3333 3334
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3335
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3336
	rtl_writephy(tp, 0x05, 0x8b5d);
3337
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3338
	rtl_writephy(tp, 0x05, 0x8a7c);
3339
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3340
	rtl_writephy(tp, 0x05, 0x8a7f);
3341
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3342
	rtl_writephy(tp, 0x05, 0x8a82);
3343
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3344
	rtl_writephy(tp, 0x05, 0x8a85);
3345
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3346
	rtl_writephy(tp, 0x05, 0x8a88);
3347
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3348 3349 3350 3351 3352
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3353
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3354 3355 3356
	rtl_writephy(tp, 0x1f, 0x0000);

	/* eee setting */
3357
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
3358 3359
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3360
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
3361 3362 3363
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3364
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
3365 3366 3367 3368 3369 3370 3371 3372 3373
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3374 3375
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3376 3377 3378
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3379 3380 3381 3382
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3383 3384 3385
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x10) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3386
		rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
3387 3388
	} else {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3389
		rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
3390
	}
H
Hayes Wang 已提交
3391

3392 3393 3394
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x13) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0c41);
3395
		rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
3396
	} else {
3397
		rtl_writephy(tp, 0x1f, 0x0c41);
3398
		rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
3399
	}
H
Hayes Wang 已提交
3400

3401 3402
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
3403
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
H
Hayes Wang 已提交
3404

3405
	rtl_writephy(tp, 0x1f, 0x0bcc);
3406
	rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
3407
	rtl_writephy(tp, 0x1f, 0x0a44);
3408
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3409 3410
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
3411 3412
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3413

3414 3415
	/* EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
3416
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
H
Hayes Wang 已提交
3417

3418 3419 3420
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3421
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3422 3423

	rtl_writephy(tp, 0x1f, 0x0c42);
3424
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3425

3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);

3437 3438 3439
	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3440
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3441

3442
	rtl_writephy(tp, 0x1f, 0x0000);
H
Hayes Wang 已提交
3443 3444
}

H
hayeswang 已提交
3445 3446 3447 3448 3449
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
}

3450 3451 3452 3453 3454 3455 3456 3457 3458 3459
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3460
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3461
	rtl_writephy(tp, 0x13, 0x80a2);
3462
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3463
	rtl_writephy(tp, 0x13, 0x80a4);
3464
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3465
	rtl_writephy(tp, 0x13, 0x809c);
3466
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3467 3468 3469 3470 3471
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3472
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3473
	rtl_writephy(tp, 0x13, 0x80b4);
3474
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3475
	rtl_writephy(tp, 0x13, 0x80ac);
3476
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3477 3478 3479 3480 3481
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3482
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3483
	rtl_writephy(tp, 0x13, 0x8090);
3484
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3485
	rtl_writephy(tp, 0x13, 0x8092);
3486
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
3505
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3506
	rtl_writephy(tp, 0x13, 0x827b);
3507
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3508
	rtl_writephy(tp, 0x13, 0x827c);
3509
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3510
	rtl_writephy(tp, 0x13, 0x827d);
3511
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3512 3513 3514

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3515
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3516
	rtl_writephy(tp, 0x1f, 0x0a42);
3517
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3518 3519 3520 3521
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3522
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3523 3524 3525 3526
	rtl_writephy(tp, 0x1f, 0x0000);

	/* SAR ADC performance */
	rtl_writephy(tp, 0x1f, 0x0bca);
3527
	rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
3528 3529 3530 3531
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
3532
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3533
	rtl_writephy(tp, 0x13, 0x8047);
3534
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3535
	rtl_writephy(tp, 0x13, 0x804f);
3536
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3537
	rtl_writephy(tp, 0x13, 0x8057);
3538
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3539
	rtl_writephy(tp, 0x13, 0x805f);
3540
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3541
	rtl_writephy(tp, 0x13, 0x8067);
3542
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3543
	rtl_writephy(tp, 0x13, 0x806f);
3544
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3545 3546 3547 3548
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3549
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
3550 3551 3552 3553 3554
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3555
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
3571
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
3572 3573 3574 3575 3576
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3577
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3578
	rtl_writephy(tp, 0x1f, 0x0a42);
3579
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3580 3581 3582 3583
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3584
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600
	rtl_writephy(tp, 0x1f, 0x0000);

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

3601
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
3602
	    (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3622
	rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
3623 3624 3625 3626 3627
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3628
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3629 3630 3631 3632

	rtl_writephy(tp, 0x1f, 0x0000);
}

C
Chun-Hao Lin 已提交
3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

3766
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
3767
{
3768
	static const struct phy_reg phy_reg_init[] = {
3769 3770 3771 3772 3773 3774
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

3775 3776 3777 3778
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
3779

3780
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3781 3782
}

3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3800 3801 3802
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
3803

3804
	rtl_apply_firmware(tp);
3805 3806 3807 3808

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
}

3809 3810 3811
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
3812 3813 3814
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
3815 3816 3817 3818

	rtl_apply_firmware(tp);

	/* EEE setting */
3819
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
3820 3821 3822 3823 3824 3825
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3826 3827 3828 3829 3830 3831 3832 3833 3834 3835
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
3836 3837 3838
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
3839 3840 3841

	rtl_apply_firmware(tp);

3842
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3843 3844
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3845
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3846 3847
}

3848 3849 3850 3851 3852 3853 3854 3855 3856
static void rtl_hw_phy_config(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
		break;
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
3857
		rtl8169s_hw_phy_config(tp);
3858 3859
		break;
	case RTL_GIGA_MAC_VER_04:
3860
		rtl8169sb_hw_phy_config(tp);
3861
		break;
3862
	case RTL_GIGA_MAC_VER_05:
3863
		rtl8169scd_hw_phy_config(tp);
3864
		break;
3865
	case RTL_GIGA_MAC_VER_06:
3866
		rtl8169sce_hw_phy_config(tp);
3867
		break;
3868 3869 3870
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
3871
		rtl8102e_hw_phy_config(tp);
3872
		break;
3873
	case RTL_GIGA_MAC_VER_11:
3874
		rtl8168bb_hw_phy_config(tp);
3875 3876
		break;
	case RTL_GIGA_MAC_VER_12:
3877
		rtl8168bef_hw_phy_config(tp);
3878 3879
		break;
	case RTL_GIGA_MAC_VER_17:
3880
		rtl8168bef_hw_phy_config(tp);
3881
		break;
F
Francois Romieu 已提交
3882
	case RTL_GIGA_MAC_VER_18:
3883
		rtl8168cp_1_hw_phy_config(tp);
F
Francois Romieu 已提交
3884 3885
		break;
	case RTL_GIGA_MAC_VER_19:
3886
		rtl8168c_1_hw_phy_config(tp);
F
Francois Romieu 已提交
3887
		break;
3888
	case RTL_GIGA_MAC_VER_20:
3889
		rtl8168c_2_hw_phy_config(tp);
3890
		break;
F
Francois Romieu 已提交
3891
	case RTL_GIGA_MAC_VER_21:
3892
		rtl8168c_3_hw_phy_config(tp);
F
Francois Romieu 已提交
3893
		break;
3894
	case RTL_GIGA_MAC_VER_22:
3895
		rtl8168c_4_hw_phy_config(tp);
3896
		break;
F
Francois Romieu 已提交
3897
	case RTL_GIGA_MAC_VER_23:
3898
	case RTL_GIGA_MAC_VER_24:
3899
		rtl8168cp_2_hw_phy_config(tp);
F
Francois Romieu 已提交
3900
		break;
F
Francois Romieu 已提交
3901
	case RTL_GIGA_MAC_VER_25:
3902
		rtl8168d_1_hw_phy_config(tp);
3903 3904
		break;
	case RTL_GIGA_MAC_VER_26:
3905
		rtl8168d_2_hw_phy_config(tp);
3906 3907
		break;
	case RTL_GIGA_MAC_VER_27:
3908
		rtl8168d_3_hw_phy_config(tp);
F
Francois Romieu 已提交
3909
		break;
F
françois romieu 已提交
3910 3911 3912
	case RTL_GIGA_MAC_VER_28:
		rtl8168d_4_hw_phy_config(tp);
		break;
3913 3914 3915 3916
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
		rtl8105e_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
3917 3918 3919
	case RTL_GIGA_MAC_VER_31:
		/* None. */
		break;
H
hayeswang 已提交
3920 3921
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
3922 3923 3924 3925
		rtl8168e_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_34:
		rtl8168e_2_hw_phy_config(tp);
H
hayeswang 已提交
3926
		break;
3927 3928 3929 3930 3931 3932
	case RTL_GIGA_MAC_VER_35:
		rtl8168f_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_36:
		rtl8168f_2_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
3933

3934 3935 3936 3937
	case RTL_GIGA_MAC_VER_37:
		rtl8402_hw_phy_config(tp);
		break;

3938 3939 3940 3941
	case RTL_GIGA_MAC_VER_38:
		rtl8411_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
3942 3943 3944 3945
	case RTL_GIGA_MAC_VER_39:
		rtl8106e_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
3946 3947 3948
	case RTL_GIGA_MAC_VER_40:
		rtl8168g_1_hw_phy_config(tp);
		break;
H
hayeswang 已提交
3949
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
3950
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
3951
	case RTL_GIGA_MAC_VER_44:
H
hayeswang 已提交
3952 3953
		rtl8168g_2_hw_phy_config(tp);
		break;
3954 3955 3956 3957 3958 3959 3960 3961
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_47:
		rtl8168h_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_48:
		rtl8168h_2_hw_phy_config(tp);
		break;
H
Hayes Wang 已提交
3962

C
Chun-Hao Lin 已提交
3963 3964 3965 3966 3967 3968 3969 3970
	case RTL_GIGA_MAC_VER_49:
		rtl8168ep_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_2_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
3971
	case RTL_GIGA_MAC_VER_41:
3972 3973 3974 3975 3976
	default:
		break;
	}
}

3977 3978 3979 3980 3981 3982
static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

3983 3984 3985
static bool rtl_tbi_enabled(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
3986
	       (RTL_R8(tp, PHYstatus) & TBI_Enable);
3987 3988
}

3989 3990
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
3991
	rtl_hw_phy_config(dev);
3992

3993
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
3994 3995
		pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
3996 3997
		netif_dbg(tp, drv, dev,
			  "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
3998
		RTL_W8(tp, 0x82, 0x01);
3999
	}
4000

4001
	/* We may have called phy_speed_down before */
4002
	phy_speed_up(tp->phydev);
4003

4004
	genphy_soft_reset(tp->phydev);
4005

4006
	/* It was reported that several chips end up with 10MBit/Half on a
4007
	 * 1GBit link after resuming from S3. For whatever reason the PHY on
4008
	 * these chips doesn't properly start a renegotiation when soft-reset.
4009 4010
	 * Explicitly requesting a renegotiation fixes this.
	 */
4011 4012
	if (tp->phydev->autoneg == AUTONEG_ENABLE)
		phy_restart_aneg(tp->phydev);
4013 4014
}

4015 4016
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
4017
	rtl_lock_work(tp);
4018

4019
	rtl_unlock_config_regs(tp);
4020

4021 4022
	RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
	RTL_R32(tp, MAC4);
4023

4024 4025
	RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
	RTL_R32(tp, MAC0);
4026

4027 4028
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
4029

4030
	rtl_lock_config_regs(tp);
4031

4032
	rtl_unlock_work(tp);
4033 4034 4035 4036 4037
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
H
Heiner Kallweit 已提交
4038
	struct device *d = tp_to_dev(tp);
4039
	int ret;
4040

4041 4042 4043
	ret = eth_mac_addr(dev, p);
	if (ret)
		return ret;
4044

4045 4046 4047 4048 4049 4050
	pm_runtime_get_noresume(d);

	if (pm_runtime_active(d))
		rtl_rar_set(tp, dev->dev_addr);

	pm_runtime_put_noidle(d);
4051 4052 4053 4054

	return 0;
}

4055
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
F
Francois Romieu 已提交
4056
{
4057 4058
	struct rtl8169_private *tp = netdev_priv(dev);

H
Heiner Kallweit 已提交
4059 4060
	if (!netif_running(dev))
		return -ENODEV;
4061

4062
	return phy_mii_ioctl(tp->phydev, ifr, cmd);
F
Francois Romieu 已提交
4063 4064
}

B
Bill Pemberton 已提交
4065
static void rtl_init_mdio_ops(struct rtl8169_private *tp)
4066 4067 4068 4069 4070 4071 4072 4073
{
	struct mdio_ops *ops = &tp->mdio_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		ops->write	= r8168dp_1_mdio_write;
		ops->read	= r8168dp_1_mdio_read;
		break;
F
françois romieu 已提交
4074
	case RTL_GIGA_MAC_VER_28:
4075
	case RTL_GIGA_MAC_VER_31:
F
françois romieu 已提交
4076 4077 4078
		ops->write	= r8168dp_2_mdio_write;
		ops->read	= r8168dp_2_mdio_read;
		break;
4079
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
H
Hayes Wang 已提交
4080 4081 4082
		ops->write	= r8168g_mdio_write;
		ops->read	= r8168g_mdio_read;
		break;
4083 4084 4085 4086 4087 4088 4089
	default:
		ops->write	= r8169_mdio_write;
		ops->read	= r8169_mdio_read;
		break;
	}
}

4090 4091 4092
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4093 4094
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4095 4096 4097 4098 4099
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
4100
	case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
4101
		RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
4102 4103 4104 4105 4106 4107 4108 4109 4110
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
{
4111
	if (!__rtl8169_get_wol(tp))
4112 4113
		return false;

4114
	phy_speed_down(tp->phydev, false);
4115 4116 4117 4118 4119
	rtl_wol_suspend_quirk(tp);

	return true;
}

F
françois romieu 已提交
4120 4121
static void r8168_pll_power_down(struct rtl8169_private *tp)
{
4122
	if (r8168_check_dash(tp))
F
françois romieu 已提交
4123 4124
		return;

H
hayeswang 已提交
4125 4126
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
4127
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
4128

4129
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4130 4131 4132
		return;

	switch (tp->mac_version) {
4133
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
4134 4135 4136
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
4137
	case RTL_GIGA_MAC_VER_44:
4138 4139
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
4140 4141
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4142 4143
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4144
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
F
françois romieu 已提交
4145
		break;
4146 4147
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4148
	case RTL_GIGA_MAC_VER_49:
4149
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4150
			     0xfc000000, ERIAR_EXGMAC);
4151
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
4152
		break;
F
françois romieu 已提交
4153 4154 4155 4156 4157 4158
	}
}

static void r8168_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4159
	case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
4160 4161 4162
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_39:
	case RTL_GIGA_MAC_VER_43:
4163
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
F
françois romieu 已提交
4164
		break;
4165
	case RTL_GIGA_MAC_VER_44:
4166 4167
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
4168 4169
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4170 4171
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4172
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4173
		break;
4174 4175
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4176
	case RTL_GIGA_MAC_VER_49:
4177
		RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
4178
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4179 4180
			     0x00000000, ERIAR_EXGMAC);
		break;
F
françois romieu 已提交
4181 4182
	}

4183
	phy_resume(tp->phydev);
4184 4185
	/* give MAC/PHY some time to resume */
	msleep(20);
F
françois romieu 已提交
4186 4187 4188 4189
}

static void rtl_pll_power_down(struct rtl8169_private *tp)
{
4190 4191 4192 4193 4194 4195 4196
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
		break;
	default:
		r8168_pll_power_down(tp);
	}
F
françois romieu 已提交
4197 4198 4199 4200 4201
}

static void rtl_pll_power_up(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4202 4203
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
F
françois romieu 已提交
4204 4205
		break;
	default:
4206
		r8168_pll_power_up(tp);
F
françois romieu 已提交
4207 4208 4209
	}
}

4210 4211 4212
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
4213 4214
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
4215
		RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
4216
		break;
4217
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
4218 4219
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_38:
4220
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
4221
		break;
4222
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
4223
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
4224
		break;
4225
	default:
4226
		RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
4227 4228 4229 4230
		break;
	}
}

4231 4232
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
4233
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
4234 4235
}

F
Francois Romieu 已提交
4236 4237
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
4238
	if (tp->jumbo_ops.enable) {
4239
		rtl_unlock_config_regs(tp);
H
Heiner Kallweit 已提交
4240
		tp->jumbo_ops.enable(tp);
4241
		rtl_lock_config_regs(tp);
H
Heiner Kallweit 已提交
4242
	}
F
Francois Romieu 已提交
4243 4244 4245 4246
}

static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
H
Heiner Kallweit 已提交
4247
	if (tp->jumbo_ops.disable) {
4248
		rtl_unlock_config_regs(tp);
H
Heiner Kallweit 已提交
4249
		tp->jumbo_ops.disable(tp);
4250
		rtl_lock_config_regs(tp);
H
Heiner Kallweit 已提交
4251
	}
F
Francois Romieu 已提交
4252 4253 4254 4255
}

static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
4256 4257
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
4258
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4259 4260 4261 4262
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
4263 4264
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
4265
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4266 4267 4268 4269
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
4270
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
F
Francois Romieu 已提交
4271 4272 4273 4274
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
4275
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
F
Francois Romieu 已提交
4276 4277 4278 4279
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
4280 4281 4282
	RTL_W8(tp, MaxTxPacketSize, 0x3f);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
4283
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4284 4285 4286 4287
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
4288 4289 4290
	RTL_W8(tp, MaxTxPacketSize, 0x0c);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
4291
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4292 4293 4294 4295
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
4296
	rtl_tx_performance_tweak(tp,
4297
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
4298 4299 4300 4301
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
4302
	rtl_tx_performance_tweak(tp,
4303
		PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
4304 4305 4306 4307 4308 4309
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_enable(tp);

4310
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
F
Francois Romieu 已提交
4311 4312 4313 4314 4315 4316
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	r8168b_0_hw_jumbo_disable(tp);

4317
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
F
Francois Romieu 已提交
4318 4319
}

B
Bill Pemberton 已提交
4320
static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362
{
	struct jumbo_ops *ops = &tp->jumbo_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		ops->disable	= r8168b_0_hw_jumbo_disable;
		ops->enable	= r8168b_0_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		ops->disable	= r8168b_1_hw_jumbo_disable;
		ops->enable	= r8168b_1_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
		ops->disable	= r8168c_hw_jumbo_disable;
		ops->enable	= r8168c_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
		ops->disable	= r8168dp_hw_jumbo_disable;
		ops->enable	= r8168dp_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
		ops->disable	= r8168e_hw_jumbo_disable;
		ops->enable	= r8168e_hw_jumbo_enable;
		break;

	/*
	 * No action needed for jumbo frames with 8169.
	 * No jumbo for 810x at all.
	 */
4363
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
F
Francois Romieu 已提交
4364 4365 4366 4367 4368 4369 4370
	default:
		ops->disable	= NULL;
		ops->enable	= NULL;
		break;
	}
}

4371 4372
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
4373
	return RTL_R8(tp, ChipCmd) & CmdReset;
4374 4375
}

4376 4377
static void rtl_hw_reset(struct rtl8169_private *tp)
{
4378
	RTL_W8(tp, ChipCmd, CmdReset);
4379

4380
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
4381 4382
}

4383
static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4384
{
4385 4386 4387
	struct rtl_fw *rtl_fw;
	const char *name;
	int rc = -ENOMEM;
4388

4389 4390 4391
	name = rtl_lookup_firmware_name(tp);
	if (!name)
		goto out_no_firmware;
4392

4393 4394 4395
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
	if (!rtl_fw)
		goto err_warn;
4396

H
Heiner Kallweit 已提交
4397
	rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
4398 4399 4400
	if (rc < 0)
		goto err_free;

4401 4402 4403 4404
	rc = rtl_check_firmware(tp, rtl_fw);
	if (rc < 0)
		goto err_release_firmware;

4405 4406 4407 4408
	tp->rtl_fw = rtl_fw;
out:
	return;

4409 4410
err_release_firmware:
	release_firmware(rtl_fw->fw);
4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424
err_free:
	kfree(rtl_fw);
err_warn:
	netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
		   name, rc);
out_no_firmware:
	tp->rtl_fw = NULL;
	goto out;
}

static void rtl_request_firmware(struct rtl8169_private *tp)
{
	if (IS_ERR(tp->rtl_fw))
		rtl_request_uncached_firmware(tp);
4425 4426
}

4427 4428
static void rtl_rx_close(struct rtl8169_private *tp)
{
4429
	RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
4430 4431
}

4432 4433
DECLARE_RTL_COND(rtl_npq_cond)
{
4434
	return RTL_R8(tp, TxPoll) & NPQ;
4435 4436 4437 4438
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
4439
	return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
4440 4441
}

F
françois romieu 已提交
4442
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4443 4444
{
	/* Disable interrupts */
F
françois romieu 已提交
4445
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
4446

4447 4448
	rtl_rx_close(tp);

4449 4450 4451 4452
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
4453
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
4454 4455 4456
		break;
	case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
4457
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
4458
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
4459 4460
		break;
	default:
4461
		RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
4462
		udelay(100);
4463
		break;
F
françois romieu 已提交
4464 4465
	}

4466
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
4467 4468
}

4469
static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
4470
{
4471 4472 4473 4474 4475 4476 4477 4478
	u32 val = TX_DMA_BURST << TxDMAShift |
		  InterFrameGap << TxInterFrameGapShift;

	if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_39)
		val |= TXCFG_AUTO_FIFO;

	RTL_W32(tp, TxConfig, val);
4479 4480
}

4481
static void rtl_set_rx_max_size(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4482
{
4483 4484
	/* Low hurts. Let's disable the filtering. */
	RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
4485 4486
}

4487
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
4488 4489 4490 4491 4492 4493
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
4494 4495 4496 4497
	RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
	RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
	RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
	RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
4498 4499
}

4500
static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
4501
{
4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514
	u32 val;

	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
		val = 0x000fff00;
	else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
		val = 0x00ffff00;
	else
		return;

	if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
		val |= 0xff;

	RTL_W32(tp, 0x7c, val);
4515 4516
}

4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

4551
	tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
4552 4553 4554 4555 4556 4557 4558 4559

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

4560 4561 4562
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

4563 4564
	RTL_W32(tp, MAR0 + 4, mc_filter[1]);
	RTL_W32(tp, MAR0 + 0, mc_filter[0]);
4565

4566
	RTL_W32(tp, RxConfig, tmp);
4567 4568
}

4569 4570
static void rtl_hw_start(struct  rtl8169_private *tp)
{
4571
	rtl_unlock_config_regs(tp);
4572 4573 4574 4575 4576

	tp->hw_start(tp);

	rtl_set_rx_max_size(tp);
	rtl_set_rx_tx_desc_registers(tp);
4577
	rtl_lock_config_regs(tp);
4578 4579 4580 4581

	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
	RTL_R8(tp, IntrMask);
	RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
4582
	rtl_init_rxcfg(tp);
4583
	rtl_set_tx_config_registers(tp);
4584

4585 4586 4587
	rtl_set_rx_mode(tp->dev);
	/* no early-rx interrupts */
	RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4588
	rtl_irq_enable(tp);
4589 4590
}

4591
static void rtl_hw_start_8169(struct rtl8169_private *tp)
4592
{
4593
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4594
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4595

4596
	RTL_W8(tp, EarlyTxThres, NoEarlyTx);
L
Linus Torvalds 已提交
4597

4598
	tp->cp_cmd |= PCIMulRW;
L
Linus Torvalds 已提交
4599

F
Francois Romieu 已提交
4600 4601
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
4602 4603
		netif_dbg(tp, drv, tp->dev,
			  "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
4604
		tp->cp_cmd |= (1 << 14);
L
Linus Torvalds 已提交
4605 4606
	}

4607
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
4608

4609
	rtl8169_set_magic_reg(tp, tp->mac_version);
4610

L
Linus Torvalds 已提交
4611 4612 4613 4614
	/*
	 * Undocumented corner. Supposedly:
	 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
	 */
4615
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
4616

4617
	RTL_W32(tp, RxMissed, 0);
4618
}
L
Linus Torvalds 已提交
4619

4620 4621
DECLARE_RTL_COND(rtl_csiar_cond)
{
4622
	return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
4623 4624
}

4625
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
4626
{
4627
	u32 func = PCI_FUNC(tp->pci_dev->devfn);
4628

4629 4630
	RTL_W32(tp, CSIDR, value);
	RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4631
		CSIAR_BYTE_ENABLE | func << 16);
4632

4633
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
4634 4635
}

4636
static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
4637
{
4638 4639 4640 4641
	u32 func = PCI_FUNC(tp->pci_dev->devfn);

	RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
		CSIAR_BYTE_ENABLE);
4642

4643
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4644
		RTL_R32(tp, CSIDR) : ~0;
4645 4646
}

4647
static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
H
hayeswang 已提交
4648
{
4649 4650
	struct pci_dev *pdev = tp->pci_dev;
	u32 csi;
H
hayeswang 已提交
4651

4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663
	/* According to Realtek the value at config space address 0x070f
	 * controls the L0s/L1 entrance latency. We try standard ECAM access
	 * first and if it fails fall back to CSI.
	 */
	if (pdev->cfg_size > 0x070f &&
	    pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
		return;

	netdev_notice_once(tp->dev,
		"No native access to PCI extended config space, falling back to CSI\n");
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | val << 24);
H
hayeswang 已提交
4664 4665
}

4666
static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
4667
{
4668
	rtl_csi_access_enable(tp, 0x27);
4669 4670 4671 4672 4673 4674 4675 4676
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

4677 4678
static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
			  int len)
4679 4680 4681 4682
{
	u16 w;

	while (len-- > 0) {
4683 4684
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
4685 4686 4687 4688
		e++;
	}
}

4689
static void rtl_disable_clock_request(struct rtl8169_private *tp)
4690
{
4691
	pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
4692
				   PCI_EXP_LNKCTL_CLKREQ_EN);
4693 4694
}

4695
static void rtl_enable_clock_request(struct rtl8169_private *tp)
F
françois romieu 已提交
4696
{
4697
	pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
4698
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
4699 4700
}

4701
static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
H
hayeswang 已提交
4702
{
4703 4704
	/* work around an issue when PCI reset occurs during L2/L3 state */
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
H
hayeswang 已提交
4705 4706
}

K
Kai-Heng Feng 已提交
4707 4708 4709 4710
static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
{
	if (enable) {
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4711
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
K
Kai-Heng Feng 已提交
4712 4713 4714 4715
	} else {
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
		RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
	}
4716 4717

	udelay(10);
K
Kai-Heng Feng 已提交
4718 4719
}

4720
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
4721
{
4722
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4723

4724
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
4725
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
4726

4727
	if (tp->dev->mtu <= ETH_DATA_LEN) {
4728
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
4729 4730
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
4731 4732
}

4733
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
4734
{
4735
	rtl_hw_start_8168bb(tp);
4736

4737
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
4738

4739
	RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
4740 4741
}

4742
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
4743
{
4744
	RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
4745

4746
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4747

4748
	if (tp->dev->mtu <= ETH_DATA_LEN)
4749
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4750

4751
	rtl_disable_clock_request(tp);
4752

4753
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
4754
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
4755 4756
}

4757
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
4758
{
4759
	static const struct ephy_info e_info_8168cp[] = {
4760 4761 4762 4763 4764 4765 4766
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

4767
	rtl_set_def_aspm_entry_latency(tp);
4768

4769
	rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
4770

4771
	__rtl_hw_start_8168cp(tp);
4772 4773
}

4774
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4775
{
4776
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4777

4778
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
F
Francois Romieu 已提交
4779

4780
	if (tp->dev->mtu <= ETH_DATA_LEN)
4781
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4782

4783
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
4784
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
F
Francois Romieu 已提交
4785 4786
}

4787
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
4788
{
4789
	rtl_set_def_aspm_entry_latency(tp);
4790

4791
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
4792 4793

	/* Magic. */
4794
	RTL_W8(tp, DBG_REG, 0x20);
4795

4796
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
4797

4798
	if (tp->dev->mtu <= ETH_DATA_LEN)
4799
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4800

4801
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
4802
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
4803 4804
}

4805
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
4806
{
4807
	static const struct ephy_info e_info_8168c_1[] = {
4808 4809 4810 4811 4812
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

4813
	rtl_set_def_aspm_entry_latency(tp);
4814

4815
	RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
4816

4817
	rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
4818

4819
	__rtl_hw_start_8168cp(tp);
4820 4821
}

4822
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
4823
{
4824
	static const struct ephy_info e_info_8168c_2[] = {
4825 4826 4827 4828
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

4829
	rtl_set_def_aspm_entry_latency(tp);
4830

4831
	rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
4832

4833
	__rtl_hw_start_8168cp(tp);
4834 4835
}

4836
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4837
{
4838
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
4839 4840
}

4841
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
4842
{
4843
	rtl_set_def_aspm_entry_latency(tp);
4844

4845
	__rtl_hw_start_8168cp(tp);
4846 4847
}

4848
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4849
{
4850
	rtl_set_def_aspm_entry_latency(tp);
F
Francois Romieu 已提交
4851

4852
	rtl_disable_clock_request(tp);
F
Francois Romieu 已提交
4853

4854
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
Francois Romieu 已提交
4855

4856
	if (tp->dev->mtu <= ETH_DATA_LEN)
4857
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
Francois Romieu 已提交
4858

4859
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
4860
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
F
Francois Romieu 已提交
4861 4862
}

4863
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
4864
{
4865
	rtl_set_def_aspm_entry_latency(tp);
4866

4867
	if (tp->dev->mtu <= ETH_DATA_LEN)
4868
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4869

4870
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
4871

4872
	rtl_disable_clock_request(tp);
4873 4874
}

4875
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
4876 4877
{
	static const struct ephy_info e_info_8168d_4[] = {
4878 4879 4880
		{ 0x0b, 0x0000,	0x0048 },
		{ 0x19, 0x0020,	0x0050 },
		{ 0x0c, 0x0100,	0x0020 }
F
françois romieu 已提交
4881 4882
	};

4883
	rtl_set_def_aspm_entry_latency(tp);
F
françois romieu 已提交
4884

4885
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
F
françois romieu 已提交
4886

4887
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
F
françois romieu 已提交
4888

4889
	rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
F
françois romieu 已提交
4890

4891
	rtl_enable_clock_request(tp);
F
françois romieu 已提交
4892 4893
}

4894
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
4895
{
H
Hayes Wang 已提交
4896
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

4912
	rtl_set_def_aspm_entry_latency(tp);
H
hayeswang 已提交
4913

4914
	rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
H
hayeswang 已提交
4915

4916
	if (tp->dev->mtu <= ETH_DATA_LEN)
4917
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
hayeswang 已提交
4918

4919
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
4920

4921
	rtl_disable_clock_request(tp);
H
hayeswang 已提交
4922 4923

	/* Reset tx FIFO pointer */
4924 4925
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
H
hayeswang 已提交
4926

4927
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
H
hayeswang 已提交
4928 4929
}

4930
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
4931 4932 4933 4934 4935 4936
{
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

4937
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
4938

4939
	rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
H
Hayes Wang 已提交
4940

4941
	if (tp->dev->mtu <= ETH_DATA_LEN)
4942
		rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
4943

4944 4945 4946 4947 4948 4949
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
4950 4951
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4952

4953
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
4954

4955
	rtl_disable_clock_request(tp);
4956

4957
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
4958 4959

	/* Adjust EEE LED frequency */
4960
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
4961

4962 4963 4964
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
4965 4966

	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
4967 4968
}

4969
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
4970
{
4971
	rtl_set_def_aspm_entry_latency(tp);
4972

4973
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
4974

4975 4976 4977 4978
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
4979 4980 4981 4982
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
4983 4984
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
4985

4986
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
4987

4988
	rtl_disable_clock_request(tp);
4989

4990 4991 4992 4993
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
4994 4995
}

4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

5007
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5008

5009
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
5010 5011

	/* Adjust EEE LED frequency */
5012
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5013 5014
}

5015 5016 5017 5018 5019 5020 5021 5022 5023 5024
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
5025
	rtl_pcie_state_l2l3_disable(tp);
5026

5027
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5028

5029
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
5030 5031
}

5032
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5033 5034 5035 5036 5037 5038
{
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5039
	rtl_set_def_aspm_entry_latency(tp);
H
Hayes Wang 已提交
5040

5041
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
H
Hayes Wang 已提交
5042

5043 5044
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5045
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5046

5047 5048
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5049 5050 5051 5052 5053

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5054
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
H
Hayes Wang 已提交
5055

5056 5057
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
H
hayeswang 已提交
5058

5059
	rtl_pcie_state_l2l3_disable(tp);
H
Hayes Wang 已提交
5060 5061
}

5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_1[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5074
	rtl_hw_aspm_clkreq_enable(tp, false);
5075
	rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
K
Kai-Heng Feng 已提交
5076
	rtl_hw_aspm_clkreq_enable(tp, true);
5077 5078
}

H
hayeswang 已提交
5079 5080 5081 5082 5083 5084 5085 5086 5087
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

5088
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
5089 5090

	/* disable aspm and clock request before access ephy */
5091 5092
	RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
	RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
H
hayeswang 已提交
5093 5094 5095
	rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
}

H
hayeswang 已提交
5096 5097 5098 5099 5100 5101 5102 5103 5104 5105
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

5106
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
5107 5108

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5109
	rtl_hw_aspm_clkreq_enable(tp, false);
H
hayeswang 已提交
5110
	rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
K
Kai-Heng Feng 已提交
5111
	rtl_hw_aspm_clkreq_enable(tp, true);
H
hayeswang 已提交
5112 5113
}

5114 5115
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
5116
	int rg_saw_cnt;
5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5128
	rtl_hw_aspm_clkreq_enable(tp, false);
5129 5130 5131 5132 5133 5134 5135
	rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5136
	rtl_set_def_aspm_entry_latency(tp);
5137

5138
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5139

5140 5141
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5142

5143
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
5144

5145
	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
5146 5147 5148

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

5149 5150
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
5151 5152 5153 5154 5155

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5156
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
5157

5158 5159
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
5160

5161
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
5162

5163
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
5164

5165
	rtl_pcie_state_l2l3_disable(tp);
5166 5167

	rtl_writephy(tp, 0x1f, 0x0c42);
5168
	rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
5169 5170 5171 5172 5173 5174 5175
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
C
Chun-Hao Lin 已提交
5176
		data &= ~0x0fff;
5177 5178 5179 5180 5181
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
C
Chun-Hao Lin 已提交
5182 5183
	data &= ~0xf0;
	data |= 0x70;
5184 5185 5186
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
C
Chun-Hao Lin 已提交
5187 5188
	data &= ~0x6000;
	data |= 0x8008;
5189 5190 5191
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
C
Chun-Hao Lin 已提交
5192
	data &= ~0x01ff;
5193 5194 5195 5196
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
C
Chun-Hao Lin 已提交
5197
	data &= ~0x0fff;
5198 5199 5200 5201 5202 5203 5204
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
K
Kai-Heng Feng 已提交
5205 5206

	rtl_hw_aspm_clkreq_enable(tp, true);
5207 5208
}

C
Chun-Hao Lin 已提交
5209 5210
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
5211 5212
	rtl8168ep_stop_cmac(tp);

C
Chun-Hao Lin 已提交
5213 5214 5215 5216 5217
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

5218
	rtl_set_def_aspm_entry_latency(tp);
C
Chun-Hao Lin 已提交
5219

5220
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
C
Chun-Hao Lin 已提交
5221 5222 5223 5224 5225 5226 5227 5228

	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);

	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

5229 5230
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
	RTL_W8(tp, MaxTxPacketSize, EarlySize);
C
Chun-Hao Lin 已提交
5231 5232 5233 5234 5235

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
5236
	RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
C
Chun-Hao Lin 已提交
5237 5238 5239

	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);

5240
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
C
Chun-Hao Lin 已提交
5241

5242
	rtl_pcie_state_l2l3_disable(tp);
C
Chun-Hao Lin 已提交
5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5256
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5257 5258 5259
	rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));

	rtl_hw_start_8168ep(tp);
K
Kai-Heng Feng 已提交
5260 5261

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5273
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5274 5275 5276 5277
	rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));

	rtl_hw_start_8168ep(tp);

5278 5279
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
K
Kai-Heng Feng 已提交
5280 5281

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	u32 data;
	static const struct ephy_info e_info_8168ep_3[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 }
	};

	/* disable aspm and clock request before access ephy */
K
Kai-Heng Feng 已提交
5295
	rtl_hw_aspm_clkreq_enable(tp, false);
C
Chun-Hao Lin 已提交
5296 5297 5298 5299
	rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));

	rtl_hw_start_8168ep(tp);

5300 5301
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
	RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
C
Chun-Hao Lin 已提交
5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314

	data = r8168_mac_ocp_read(tp, 0xd3e2);
	data &= 0xf000;
	data |= 0x0271;
	r8168_mac_ocp_write(tp, 0xd3e2, data);

	data = r8168_mac_ocp_read(tp, 0xd3e4);
	data &= 0xff00;
	r8168_mac_ocp_write(tp, 0xd3e4, data);

	data = r8168_mac_ocp_read(tp, 0xe860);
	data |= 0x0080;
	r8168_mac_ocp_write(tp, 0xe860, data);
K
Kai-Heng Feng 已提交
5315 5316

	rtl_hw_aspm_clkreq_enable(tp, true);
C
Chun-Hao Lin 已提交
5317 5318
}

5319
static void rtl_hw_start_8168(struct rtl8169_private *tp)
5320
{
5321
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5322

5323 5324
	tp->cp_cmd &= ~INTT_MASK;
	tp->cp_cmd |= PktCntrDisable | INTT_1;
5325
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5326

5327
	RTL_W16(tp, IntrMitigate, 0x5151);
5328

5329
	/* Work around for RxFIFO overflow. */
F
françois romieu 已提交
5330
	if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
5331 5332
		tp->irq_mask |= RxFIFOOver;
		tp->irq_mask &= ~RxOverflow;
5333 5334
	}

5335 5336
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
5337
		rtl_hw_start_8168bb(tp);
5338
		break;
5339 5340 5341

	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
5342
		rtl_hw_start_8168bef(tp);
5343
		break;
5344 5345

	case RTL_GIGA_MAC_VER_18:
5346
		rtl_hw_start_8168cp_1(tp);
5347
		break;
5348 5349

	case RTL_GIGA_MAC_VER_19:
5350
		rtl_hw_start_8168c_1(tp);
5351
		break;
5352 5353

	case RTL_GIGA_MAC_VER_20:
5354
		rtl_hw_start_8168c_2(tp);
5355
		break;
5356

F
Francois Romieu 已提交
5357
	case RTL_GIGA_MAC_VER_21:
5358
		rtl_hw_start_8168c_3(tp);
5359
		break;
F
Francois Romieu 已提交
5360

5361
	case RTL_GIGA_MAC_VER_22:
5362
		rtl_hw_start_8168c_4(tp);
5363
		break;
5364

F
Francois Romieu 已提交
5365
	case RTL_GIGA_MAC_VER_23:
5366
		rtl_hw_start_8168cp_2(tp);
5367
		break;
F
Francois Romieu 已提交
5368

5369
	case RTL_GIGA_MAC_VER_24:
5370
		rtl_hw_start_8168cp_3(tp);
5371
		break;
5372

F
Francois Romieu 已提交
5373
	case RTL_GIGA_MAC_VER_25:
5374 5375
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
5376
		rtl_hw_start_8168d(tp);
5377
		break;
F
Francois Romieu 已提交
5378

F
françois romieu 已提交
5379
	case RTL_GIGA_MAC_VER_28:
5380
		rtl_hw_start_8168d_4(tp);
5381
		break;
F
Francois Romieu 已提交
5382

5383
	case RTL_GIGA_MAC_VER_31:
5384
		rtl_hw_start_8168dp(tp);
5385 5386
		break;

H
hayeswang 已提交
5387 5388
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
5389
		rtl_hw_start_8168e_1(tp);
H
Hayes Wang 已提交
5390 5391
		break;
	case RTL_GIGA_MAC_VER_34:
5392
		rtl_hw_start_8168e_2(tp);
H
hayeswang 已提交
5393
		break;
F
françois romieu 已提交
5394

5395 5396
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
5397
		rtl_hw_start_8168f_1(tp);
5398 5399
		break;

5400 5401 5402 5403
	case RTL_GIGA_MAC_VER_38:
		rtl_hw_start_8411(tp);
		break;

H
Hayes Wang 已提交
5404 5405 5406 5407
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
		rtl_hw_start_8168g_1(tp);
		break;
H
hayeswang 已提交
5408 5409 5410
	case RTL_GIGA_MAC_VER_42:
		rtl_hw_start_8168g_2(tp);
		break;
H
Hayes Wang 已提交
5411

H
hayeswang 已提交
5412 5413 5414 5415
	case RTL_GIGA_MAC_VER_44:
		rtl_hw_start_8411_2(tp);
		break;

5416 5417 5418 5419 5420
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
		rtl_hw_start_8168h_1(tp);
		break;

C
Chun-Hao Lin 已提交
5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432
	case RTL_GIGA_MAC_VER_49:
		rtl_hw_start_8168ep_1(tp);
		break;

	case RTL_GIGA_MAC_VER_50:
		rtl_hw_start_8168ep_2(tp);
		break;

	case RTL_GIGA_MAC_VER_51:
		rtl_hw_start_8168ep_3(tp);
		break;

5433
	default:
5434 5435 5436
		netif_err(tp, drv, tp->dev,
			  "unknown chipset (mac_version = %d)\n",
			  tp->mac_version);
5437
		break;
5438
	}
5439
}
L
Linus Torvalds 已提交
5440

5441
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
5442
{
5443
	static const struct ephy_info e_info_8102e_1[] = {
5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

5455
	rtl_set_def_aspm_entry_latency(tp);
5456

5457
	RTL_W8(tp, DBG_REG, FIX_NAK_1);
5458

5459
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5460

5461
	RTL_W8(tp, Config1,
5462
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
5463
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5464

5465
	cfg1 = RTL_R8(tp, Config1);
5466
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
5467
		RTL_W8(tp, Config1, cfg1 & ~LEDS0);
5468

5469
	rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
5470 5471
}

5472
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
5473
{
5474
	rtl_set_def_aspm_entry_latency(tp);
5475

5476
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5477

5478 5479
	RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
5480 5481
}

5482
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
5483
{
5484
	rtl_hw_start_8102e_2(tp);
5485

5486
	rtl_ephy_write(tp, 0x03, 0xc2f9);
5487 5488
}

5489
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501
{
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
5502
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5503
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
5504

F
Francois Romieu 已提交
5505
	/* Disable Early Tally Counter */
5506
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
5507

5508 5509
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5510

5511
	rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
H
hayeswang 已提交
5512

5513
	rtl_pcie_state_l2l3_disable(tp);
5514 5515
}

5516
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
5517
{
5518
	rtl_hw_start_8105e_1(tp);
5519
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
5520 5521
}

5522 5523 5524 5525 5526 5527 5528
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

5529
	rtl_set_def_aspm_entry_latency(tp);
5530 5531

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5532
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
5533

5534
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5535

5536
	rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
5537

5538
	rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
5539

5540 5541
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
5542 5543
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5544 5545
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5546
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
H
hayeswang 已提交
5547

5548
	rtl_pcie_state_l2l3_disable(tp);
5549 5550
}

H
Hayes Wang 已提交
5551 5552
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
K
Kai-Heng Feng 已提交
5553 5554
	rtl_hw_aspm_clkreq_enable(tp, false);

H
Hayes Wang 已提交
5555
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
5556
	RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
H
Hayes Wang 已提交
5557

5558 5559 5560
	RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
H
hayeswang 已提交
5561

5562
	rtl_pcie_state_l2l3_disable(tp);
K
Kai-Heng Feng 已提交
5563
	rtl_hw_aspm_clkreq_enable(tp, true);
H
Hayes Wang 已提交
5564 5565
}

5566
static void rtl_hw_start_8101(struct rtl8169_private *tp)
5567
{
5568
	if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5569
		tp->irq_mask &= ~RxFIFOOver;
F
françois romieu 已提交
5570

F
Francois Romieu 已提交
5571
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
5572
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
5573
		pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
5574
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
5575

5576
	RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
H
hayeswang 已提交
5577

5578
	tp->cp_cmd &= CPCMD_QUIRK_MASK;
5579
	RTL_W16(tp, CPlusCmd, tp->cp_cmd);
H
hayeswang 已提交
5580

5581 5582
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
5583
		rtl_hw_start_8102e_1(tp);
5584 5585 5586
		break;

	case RTL_GIGA_MAC_VER_08:
5587
		rtl_hw_start_8102e_3(tp);
5588 5589 5590
		break;

	case RTL_GIGA_MAC_VER_09:
5591
		rtl_hw_start_8102e_2(tp);
5592
		break;
5593 5594

	case RTL_GIGA_MAC_VER_29:
5595
		rtl_hw_start_8105e_1(tp);
5596 5597
		break;
	case RTL_GIGA_MAC_VER_30:
5598
		rtl_hw_start_8105e_2(tp);
5599
		break;
5600 5601 5602 5603

	case RTL_GIGA_MAC_VER_37:
		rtl_hw_start_8402(tp);
		break;
H
Hayes Wang 已提交
5604 5605 5606 5607

	case RTL_GIGA_MAC_VER_39:
		rtl_hw_start_8106(tp);
		break;
H
hayeswang 已提交
5608 5609 5610
	case RTL_GIGA_MAC_VER_43:
		rtl_hw_start_8168g_2(tp);
		break;
5611 5612 5613 5614
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
		rtl_hw_start_8168h_1(tp);
		break;
5615 5616
	}

5617
	RTL_W16(tp, IntrMitigate, 0x0000);
L
Linus Torvalds 已提交
5618 5619 5620 5621
}

static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
5622 5623 5624 5625 5626 5627 5628
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
5629
	dev->mtu = new_mtu;
5630 5631
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
5632
	return 0;
L
Linus Torvalds 已提交
5633 5634 5635 5636
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
5637
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
5638 5639 5640
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
5641 5642
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
5643
{
5644 5645
	dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
			 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
5646

E
Eric Dumazet 已提交
5647 5648
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
5649 5650 5651
	rtl8169_make_unusable_by_asic(desc);
}

5652
static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
L
Linus Torvalds 已提交
5653 5654 5655
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

5656 5657 5658
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

5659
	desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
L
Linus Torvalds 已提交
5660 5661
}

E
Eric Dumazet 已提交
5662 5663 5664 5665 5666
static inline void *rtl8169_align(void *data)
{
	return (void *)ALIGN((long)data, 16);
}

S
Stanislaw Gruszka 已提交
5667 5668
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
5669
{
E
Eric Dumazet 已提交
5670
	void *data;
L
Linus Torvalds 已提交
5671
	dma_addr_t mapping;
H
Heiner Kallweit 已提交
5672
	struct device *d = tp_to_dev(tp);
5673
	int node = dev_to_node(d);
L
Linus Torvalds 已提交
5674

5675
	data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
E
Eric Dumazet 已提交
5676 5677
	if (!data)
		return NULL;
5678

E
Eric Dumazet 已提交
5679 5680
	if (rtl8169_align(data) != data) {
		kfree(data);
5681
		data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
E
Eric Dumazet 已提交
5682 5683 5684
		if (!data)
			return NULL;
	}
5685

5686
	mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
5687
				 DMA_FROM_DEVICE);
5688 5689 5690
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
5691
		goto err_out;
5692
	}
L
Linus Torvalds 已提交
5693

5694 5695
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc);
E
Eric Dumazet 已提交
5696
	return data;
5697 5698 5699 5700

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
5701 5702 5703 5704
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
5705
	unsigned int i;
L
Linus Torvalds 已提交
5706 5707

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
5708 5709
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
5710 5711 5712 5713 5714
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
5715
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
5716
{
S
Stanislaw Gruszka 已提交
5717 5718
	desc->opts1 |= cpu_to_le32(RingEnd);
}
5719

S
Stanislaw Gruszka 已提交
5720 5721 5722
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
5723

S
Stanislaw Gruszka 已提交
5724 5725
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
5726

S
Stanislaw Gruszka 已提交
5727
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
5728 5729
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
5730
			goto err_out;
E
Eric Dumazet 已提交
5731 5732
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
5733 5734
	}

S
Stanislaw Gruszka 已提交
5735 5736 5737 5738 5739 5740
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
5741 5742
}

5743
static int rtl8169_init_ring(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5744 5745 5746
{
	rtl8169_init_ring_indexes(tp);

5747 5748
	memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
	memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
L
Linus Torvalds 已提交
5749

S
Stanislaw Gruszka 已提交
5750
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
5751 5752
}

5753
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
5754 5755 5756 5757
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

5758 5759
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
5760 5761 5762 5763 5764 5765
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

5766 5767
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
5768 5769 5770
{
	unsigned int i;

5771 5772
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
5773 5774 5775 5776 5777 5778
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

H
Heiner Kallweit 已提交
5779
			rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
L
Linus Torvalds 已提交
5780 5781
					     tp->TxDescArray + entry);
			if (skb) {
5782
				dev_consume_skb_any(skb);
L
Linus Torvalds 已提交
5783 5784 5785 5786
				tx_skb->skb = NULL;
			}
		}
	}
5787 5788 5789 5790 5791
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
5792
	tp->cur_tx = tp->dirty_tx = 0;
5793
	netdev_reset_queue(tp->dev);
L
Linus Torvalds 已提交
5794 5795
}

5796
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5797
{
D
David Howells 已提交
5798
	struct net_device *dev = tp->dev;
5799
	int i;
L
Linus Torvalds 已提交
5800

5801 5802
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
5803
	synchronize_rcu();
L
Linus Torvalds 已提交
5804

5805 5806
	rtl8169_hw_reset(tp);

5807
	for (i = 0; i < NUM_RX_DESC; i++)
5808
		rtl8169_mark_to_asic(tp->RxDescArray + i);
5809

L
Linus Torvalds 已提交
5810
	rtl8169_tx_clear(tp);
5811
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
5812

5813
	napi_enable(&tp->napi);
5814
	rtl_hw_start(tp);
5815
	netif_wake_queue(dev);
L
Linus Torvalds 已提交
5816 5817 5818 5819
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
5820 5821 5822
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
5823 5824
}

5825 5826 5827 5828 5829 5830 5831 5832 5833 5834
static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
{
	u32 status = opts0 | len;

	if (entry == NUM_TX_DESC - 1)
		status |= RingEnd;

	return cpu_to_le32(status);
}

L
Linus Torvalds 已提交
5835
static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
5836
			      u32 *opts)
L
Linus Torvalds 已提交
5837 5838 5839
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
5840
	struct TxDesc *uninitialized_var(txd);
H
Heiner Kallweit 已提交
5841
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
5842 5843 5844

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
5845
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
5846
		dma_addr_t mapping;
5847
		u32 len;
L
Linus Torvalds 已提交
5848 5849 5850 5851 5852
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
5853
		len = skb_frag_size(frag);
5854
		addr = skb_frag_address(frag);
5855
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
5856 5857 5858 5859
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
5860
			goto err_out;
5861
		}
L
Linus Torvalds 已提交
5862

5863
		txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
F
Francois Romieu 已提交
5864
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
5876 5877 5878 5879

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
5880 5881
}

5882 5883 5884 5885 5886
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
	if (skb_shinfo(skb)->gso_size) {
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

5912
		dev_consume_skb_any(skb);
H
hayeswang 已提交
5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
		struct net_device_stats *stats;

drop:
		stats = &tp->dev->stats;
		stats->tx_dropped++;
5924
		dev_kfree_skb_any(skb);
H
hayeswang 已提交
5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

H
hayeswang 已提交
5951 5952
static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
5953
{
5954 5955
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
5956 5957
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}

	return true;
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
5976
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
5977 5978 5979
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
5980 5981 5982 5983 5984 5985 5986
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

5987
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
6004
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
6005
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
6006
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
6007
		u8 ip_protocol;
L
Linus Torvalds 已提交
6008

6009
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
6010
			return !(skb_checksum_help(skb) || eth_skb_pad(skb));
6011

H
hayeswang 已提交
6012 6013 6014 6015 6016 6017 6018
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

6019
		switch (vlan_get_protocol(skb)) {
H
hayeswang 已提交
6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
6039 6040
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
6041 6042

		opts[1] |= transport_offset << TCPHO_SHIFT;
6043 6044
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
6045
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
6046
	}
H
hayeswang 已提交
6047

6048
	return true;
L
Linus Torvalds 已提交
6049 6050
}

6051 6052 6053 6054 6055 6056 6057 6058 6059
static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
			       unsigned int nr_frags)
{
	unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;

	/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
	return slots_avail > nr_frags;
}

6060 6061
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
6062 6063
{
	struct rtl8169_private *tp = netdev_priv(dev);
6064
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
6065
	struct TxDesc *txd = tp->TxDescArray + entry;
H
Heiner Kallweit 已提交
6066
	struct device *d = tp_to_dev(tp);
L
Linus Torvalds 已提交
6067
	dma_addr_t mapping;
6068
	u32 opts[2], len;
6069
	bool stop_queue;
6070
	int frags;
6071

6072
	if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
6073
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
6074
		goto err_stop_0;
L
Linus Torvalds 已提交
6075 6076 6077
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
6078 6079
		goto err_stop_0;

6080 6081 6082
	opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
	opts[0] = DescOwn;

H
hayeswang 已提交
6083 6084 6085 6086
	if (!tp->tso_csum(tp, skb, opts)) {
		r8169_csum_workaround(tp, skb);
		return NETDEV_TX_OK;
	}
6087

6088
	len = skb_headlen(skb);
6089
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
6090 6091 6092
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
6093
		goto err_dma_0;
6094
	}
6095 6096 6097

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
6098

F
Francois Romieu 已提交
6099
	frags = rtl8169_xmit_frags(tp, skb, opts);
6100 6101 6102
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
6103
		opts[0] |= FirstFrag;
6104
	else {
F
Francois Romieu 已提交
6105
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
6106 6107 6108
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
6109 6110
	txd->opts2 = cpu_to_le32(opts[1]);

6111 6112
	skb_tx_timestamp(skb);

6113 6114
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
6115

6116
	txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
L
Linus Torvalds 已提交
6117

6118
	/* Force all memory writes to complete before notifying device */
6119
	wmb();
L
Linus Torvalds 已提交
6120

6121 6122
	tp->cur_tx += frags + 1;

6123 6124 6125
	stop_queue = !rtl_tx_slots_avail(tp, MAX_SKB_FRAGS);
	if (unlikely(stop_queue))
		netif_stop_queue(dev);
L
Linus Torvalds 已提交
6126

6127
	if (__netdev_sent_queue(dev, skb->len, skb->xmit_more))
6128
		RTL_W8(tp, TxPoll, NPQ);
6129

6130
	if (unlikely(stop_queue)) {
6131 6132 6133 6134 6135 6136 6137
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
6138
		smp_mb();
6139
		if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
L
Linus Torvalds 已提交
6140 6141 6142
			netif_wake_queue(dev);
	}

6143
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
6144

6145
err_dma_1:
6146
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
6147
err_dma_0:
6148
	dev_kfree_skb_any(skb);
6149 6150 6151 6152
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
6153
	netif_stop_queue(dev);
6154
	dev->stats.tx_dropped++;
6155
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

6167 6168
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
6169 6170 6171 6172

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
6173 6174
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
6175 6176 6177
	 *
	 * Feel free to adjust to your needs.
	 */
6178
	if (pdev->broken_parity_status)
6179 6180 6181 6182 6183
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
6184 6185 6186 6187 6188 6189 6190

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

	/* The infamous DAC f*ckup only happens at boot time */
6191
	if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
6192
		netif_info(tp, intr, dev, "disabling PCI DAC\n");
L
Linus Torvalds 已提交
6193
		tp->cp_cmd &= ~PCIDAC;
6194
		RTL_W16(tp, CPlusCmd, tp->cp_cmd);
L
Linus Torvalds 已提交
6195 6196 6197
		dev->features &= ~NETIF_F_HIGHDMA;
	}

6198
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6199 6200
}

6201 6202
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
		   int budget)
L
Linus Torvalds 已提交
6203
{
6204
	unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
L
Linus Torvalds 已提交
6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

6219 6220 6221 6222 6223 6224
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

H
Heiner Kallweit 已提交
6225
		rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
6226
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
6227
		if (status & LastFrag) {
6228 6229
			pkts_compl++;
			bytes_compl += tx_skb->skb->len;
6230
			napi_consume_skb(tx_skb->skb, budget);
L
Linus Torvalds 已提交
6231 6232 6233 6234 6235 6236 6237
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
6238 6239 6240 6241 6242 6243 6244
		netdev_completed_queue(dev, pkts_compl, bytes_compl);

		u64_stats_update_begin(&tp->tx_stats.syncp);
		tp->tx_stats.packets += pkts_compl;
		tp->tx_stats.bytes += bytes_compl;
		u64_stats_update_end(&tp->tx_stats.syncp);

L
Linus Torvalds 已提交
6245
		tp->dirty_tx = dirty_tx;
6246 6247 6248 6249 6250 6251 6252
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
6253
		smp_mb();
L
Linus Torvalds 已提交
6254
		if (netif_queue_stopped(dev) &&
6255
		    rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
6256 6257
			netif_wake_queue(dev);
		}
6258 6259 6260 6261 6262 6263
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
6264 6265
		if (tp->cur_tx != dirty_tx)
			RTL_W8(tp, TxPoll, NPQ);
L
Linus Torvalds 已提交
6266 6267 6268
	}
}

6269 6270 6271 6272 6273
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
6274
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
6275 6276 6277 6278
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
6279
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
6280 6281
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
6282
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
6283 6284
}

E
Eric Dumazet 已提交
6285 6286 6287 6288
static struct sk_buff *rtl8169_try_rx_copy(void *data,
					   struct rtl8169_private *tp,
					   int pkt_size,
					   dma_addr_t addr)
L
Linus Torvalds 已提交
6289
{
S
Stephen Hemminger 已提交
6290
	struct sk_buff *skb;
H
Heiner Kallweit 已提交
6291
	struct device *d = tp_to_dev(tp);
S
Stephen Hemminger 已提交
6292

E
Eric Dumazet 已提交
6293
	data = rtl8169_align(data);
6294
	dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
E
Eric Dumazet 已提交
6295
	prefetch(data);
6296
	skb = napi_alloc_skb(&tp->napi, pkt_size);
E
Eric Dumazet 已提交
6297
	if (skb)
6298
		skb_copy_to_linear_data(skb, data, pkt_size);
6299 6300
	dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
6301
	return skb;
L
Linus Torvalds 已提交
6302 6303
}

6304
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
6305 6306
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
6307
	unsigned int count;
L
Linus Torvalds 已提交
6308 6309 6310

	cur_rx = tp->cur_rx;

6311
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
6312
		unsigned int entry = cur_rx % NUM_RX_DESC;
6313
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
6314 6315
		u32 status;

6316
		status = le32_to_cpu(desc->opts1);
L
Linus Torvalds 已提交
6317 6318
		if (status & DescOwn)
			break;
6319 6320 6321 6322 6323 6324 6325

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
6326
		if (unlikely(status & RxRES)) {
6327 6328
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
6329
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
6330
			if (status & (RxRWT | RxRUNT))
6331
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
6332
			if (status & RxCRC)
6333
				dev->stats.rx_crc_errors++;
6334 6335 6336
			/* RxFOVF is a reserved bit on later chip versions */
			if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
			    status & RxFOVF) {
6337
				rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
6338
				dev->stats.rx_fifo_errors++;
6339 6340 6341
			} else if (status & (RxRUNT | RxCRC) &&
				   !(status & RxRWT) &&
				   dev->features & NETIF_F_RXALL) {
B
Ben Greear 已提交
6342
				goto process_pkt;
6343
			}
L
Linus Torvalds 已提交
6344
		} else {
E
Eric Dumazet 已提交
6345
			struct sk_buff *skb;
B
Ben Greear 已提交
6346 6347 6348 6349 6350
			dma_addr_t addr;
			int pkt_size;

process_pkt:
			addr = le64_to_cpu(desc->addr);
B
Ben Greear 已提交
6351 6352 6353 6354
			if (likely(!(dev->features & NETIF_F_RXFCS)))
				pkt_size = (status & 0x00003fff) - 4;
			else
				pkt_size = status & 0x00003fff;
L
Linus Torvalds 已提交
6355

6356 6357 6358 6359 6360 6361
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
6362 6363
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
6364
				goto release_descriptor;
6365 6366
			}

E
Eric Dumazet 已提交
6367 6368 6369 6370
			skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
						  tp, pkt_size, addr);
			if (!skb) {
				dev->stats.rx_dropped++;
6371
				goto release_descriptor;
L
Linus Torvalds 已提交
6372 6373
			}

E
Eric Dumazet 已提交
6374
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
6375 6376 6377
			skb_put(skb, pkt_size);
			skb->protocol = eth_type_trans(skb, dev);

6378 6379
			rtl8169_rx_vlan_tag(desc, skb);

6380 6381 6382
			if (skb->pkt_type == PACKET_MULTICAST)
				dev->stats.multicast++;

6383
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
6384

J
Junchang Wang 已提交
6385 6386 6387 6388
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
6389
		}
6390 6391
release_descriptor:
		desc->opts2 = 0;
6392
		rtl8169_mark_to_asic(desc);
L
Linus Torvalds 已提交
6393 6394 6395 6396 6397 6398 6399 6400
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
6401
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
6402
{
6403
	struct rtl8169_private *tp = dev_instance;
H
Heiner Kallweit 已提交
6404
	u16 status = RTL_R16(tp, IntrStatus);
6405
	u16 irq_mask = RTL_R16(tp, IntrMask);
L
Linus Torvalds 已提交
6406

6407
	if (status == 0xffff || !(status & irq_mask))
6408
		return IRQ_NONE;
L
Linus Torvalds 已提交
6409

6410 6411 6412 6413
	if (unlikely(status & SYSErr)) {
		rtl8169_pcierr_interrupt(tp->dev);
		goto out;
	}
6414

6415 6416
	if (status & LinkChg)
		phy_mac_interrupt(tp->phydev);
L
Linus Torvalds 已提交
6417

6418 6419 6420 6421 6422
	if (unlikely(status & RxFIFOOver &&
	    tp->mac_version == RTL_GIGA_MAC_VER_11)) {
		netif_stop_queue(tp->dev);
		/* XXX - Hack alert. See rtl_task(). */
		set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6423
	}
L
Linus Torvalds 已提交
6424

6425 6426 6427 6428 6429 6430
	if (status & RTL_EVENT_NAPI) {
		rtl_irq_disable(tp);
		napi_schedule_irqoff(&tp->napi);
	}
out:
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
6431

6432
	return IRQ_HANDLED;
L
Linus Torvalds 已提交
6433 6434
}

6435 6436
static void rtl_task(struct work_struct *work)
{
6437 6438 6439 6440 6441 6442
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
	};
6443 6444
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
6445 6446 6447 6448 6449
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

6450 6451
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
6452 6453 6454 6455 6456 6457 6458 6459 6460
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
6461

6462 6463
out_unlock:
	rtl_unlock_work(tp);
6464 6465
}

6466
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
6467
{
6468 6469
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
6470
	int work_done;
6471

6472
	work_done = rtl_rx(dev, tp, (u32) budget);
6473

6474
	rtl_tx(dev, tp, budget);
L
Linus Torvalds 已提交
6475

6476
	if (work_done < budget) {
6477
		napi_complete_done(napi, work_done);
6478
		rtl_irq_enable(tp);
L
Linus Torvalds 已提交
6479 6480
	}

6481
	return work_done;
L
Linus Torvalds 已提交
6482 6483
}

6484
static void rtl8169_rx_missed(struct net_device *dev)
6485 6486 6487 6488 6489 6490
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

6491 6492
	dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
	RTL_W32(tp, RxMissed, 0);
6493 6494
}

6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506
static void r8169_phylink_handler(struct net_device *ndev)
{
	struct rtl8169_private *tp = netdev_priv(ndev);

	if (netif_carrier_ok(ndev)) {
		rtl_link_chg_patch(tp);
		pm_request_resume(&tp->pci_dev->dev);
	} else {
		pm_runtime_idle(&tp->pci_dev->dev);
	}

	if (net_ratelimit())
6507
		phy_print_status(tp->phydev);
6508 6509 6510 6511
}

static int r8169_phy_connect(struct rtl8169_private *tp)
{
6512
	struct phy_device *phydev = tp->phydev;
6513 6514 6515
	phy_interface_t phy_mode;
	int ret;

6516
	phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
6517 6518 6519 6520 6521 6522 6523
		   PHY_INTERFACE_MODE_MII;

	ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
				 phy_mode);
	if (ret)
		return ret;

6524
	if (!tp->supports_gmii)
6525 6526 6527
		phy_set_max_speed(phydev, SPEED_100);

	/* Ensure to advertise everything, incl. pause */
6528
	linkmode_copy(phydev->advertising, phydev->supported);
6529 6530 6531 6532 6533 6534

	phy_attached_info(phydev);

	return 0;
}

L
Linus Torvalds 已提交
6535 6536 6537 6538
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

6539
	phy_stop(tp->phydev);
6540

6541
	napi_disable(&tp->napi);
6542
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
6543

6544
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
6545 6546
	/*
	 * At this point device interrupts can not be enabled in any function,
6547 6548
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
6549
	 */
6550
	rtl8169_rx_missed(dev);
L
Linus Torvalds 已提交
6551 6552

	/* Give a racing hard_start_xmit a few cycles to complete. */
6553
	synchronize_rcu();
L
Linus Torvalds 已提交
6554 6555 6556 6557

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
6558 6559

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
6560 6561 6562 6563 6564 6565 6566
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

6567 6568
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
6569
	/* Update counters before going down */
6570
	rtl8169_update_counters(tp);
6571

6572
	rtl_lock_work(tp);
6573 6574
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6575

L
Linus Torvalds 已提交
6576
	rtl8169_down(dev);
6577
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
6578

6579 6580
	cancel_work_sync(&tp->wk.work);

6581
	phy_disconnect(tp->phydev);
6582

6583
	pci_free_irq(pdev, 0, tp);
L
Linus Torvalds 已提交
6584

6585 6586 6587 6588
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
6589 6590 6591
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

6592 6593
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
6594 6595 6596
	return 0;
}

6597 6598 6599 6600 6601
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

V
Ville Syrjälä 已提交
6602
	rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
6603 6604 6605
}
#endif

6606 6607 6608 6609 6610 6611 6612 6613 6614
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
6615
	 * Rx and Tx descriptors needs 256 bytes alignment.
6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

6628
	retval = rtl8169_init_ring(tp);
6629 6630 6631 6632 6633
	if (retval < 0)
		goto err_free_rx_1;

	rtl_request_firmware(tp);

6634
	retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
6635
				 dev->name);
6636 6637 6638
	if (retval < 0)
		goto err_release_fw_2;

6639 6640 6641 6642
	retval = r8169_phy_connect(tp);
	if (retval)
		goto err_free_irq;

6643 6644 6645 6646 6647 6648 6649 6650 6651 6652
	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	rtl_pll_power_up(tp);

6653
	rtl_hw_start(tp);
6654

6655
	if (!rtl8169_init_counter_offsets(tp))
6656 6657
		netif_warn(tp, hw, dev, "counter reset/update failed\n");

6658
	phy_start(tp->phydev);
6659 6660 6661 6662
	netif_start_queue(dev);

	rtl_unlock_work(tp);

6663
	pm_runtime_put_sync(&pdev->dev);
6664 6665 6666
out:
	return retval;

6667 6668
err_free_irq:
	pci_free_irq(pdev, 0, tp);
6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684
err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

6685
static void
J
Junchang Wang 已提交
6686
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
6687 6688
{
	struct rtl8169_private *tp = netdev_priv(dev);
6689
	struct pci_dev *pdev = tp->pci_dev;
6690
	struct rtl8169_counters *counters = tp->counters;
J
Junchang Wang 已提交
6691
	unsigned int start;
L
Linus Torvalds 已提交
6692

6693 6694 6695
	pm_runtime_get_noresume(&pdev->dev);

	if (netif_running(dev) && pm_runtime_active(&pdev->dev))
6696
		rtl8169_rx_missed(dev);
6697

J
Junchang Wang 已提交
6698
	do {
6699
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
6700 6701
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
6702
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
6703 6704

	do {
6705
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
6706 6707
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
6708
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
6709 6710 6711 6712 6713 6714 6715 6716

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;
6717
	stats->multicast	= dev->stats.multicast;
J
Junchang Wang 已提交
6718

6719 6720 6721 6722
	/*
	 * Fetch additonal counter values missing in stats collected by driver
	 * from tally counters.
	 */
6723
	if (pm_runtime_active(&pdev->dev))
6724
		rtl8169_update_counters(tp);
6725 6726 6727 6728 6729

	/*
	 * Subtract values fetched during initalization.
	 * See rtl8169_init_counter_offsets for a description why we do that.
	 */
6730
	stats->tx_errors = le64_to_cpu(counters->tx_errors) -
6731
		le64_to_cpu(tp->tc_offset.tx_errors);
6732
	stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
6733
		le32_to_cpu(tp->tc_offset.tx_multi_collision);
6734
	stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
6735 6736
		le16_to_cpu(tp->tc_offset.tx_aborted);

6737
	pm_runtime_put_noidle(&pdev->dev);
L
Linus Torvalds 已提交
6738 6739
}

6740
static void rtl8169_net_suspend(struct net_device *dev)
6741
{
F
françois romieu 已提交
6742 6743
	struct rtl8169_private *tp = netdev_priv(dev);

6744
	if (!netif_running(dev))
6745
		return;
6746

6747
	phy_stop(tp->phydev);
6748
	netif_device_detach(dev);
6749 6750 6751

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
6752 6753 6754
	/* Clear all task flags */
	bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);

6755 6756 6757
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
6758 6759 6760 6761 6762 6763
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
6764
	struct net_device *dev = dev_get_drvdata(device);
6765
	struct rtl8169_private *tp = netdev_priv(dev);
6766

6767
	rtl8169_net_suspend(dev);
6768
	clk_disable_unprepare(tp->clk);
6769

6770 6771 6772
	return 0;
}

6773 6774
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
6775 6776
	struct rtl8169_private *tp = netdev_priv(dev);

6777
	netif_device_attach(dev);
F
françois romieu 已提交
6778 6779

	rtl_pll_power_up(tp);
6780
	rtl8169_init_phy(dev, tp);
F
françois romieu 已提交
6781

6782
	phy_start(tp->phydev);
6783

A
Artem Savkov 已提交
6784 6785
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
6786
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6787
	rtl_reset_work(tp);
A
Artem Savkov 已提交
6788
	rtl_unlock_work(tp);
6789 6790
}

6791
static int rtl8169_resume(struct device *device)
6792
{
6793
	struct net_device *dev = dev_get_drvdata(device);
6794 6795 6796
	struct rtl8169_private *tp = netdev_priv(dev);

	clk_prepare_enable(tp->clk);
6797

6798 6799
	if (netif_running(dev))
		__rtl8169_resume(dev);
6800

6801 6802 6803 6804 6805
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
6806
	struct net_device *dev = dev_get_drvdata(device);
6807 6808
	struct rtl8169_private *tp = netdev_priv(dev);

6809
	if (!tp->TxDescArray)
6810 6811
		return 0;

6812
	rtl_lock_work(tp);
6813
	__rtl8169_set_wol(tp, WAKE_ANY);
6814
	rtl_unlock_work(tp);
6815 6816 6817

	rtl8169_net_suspend(dev);

6818
	/* Update counters before going runtime suspend */
6819
	rtl8169_rx_missed(dev);
6820
	rtl8169_update_counters(tp);
6821

6822 6823 6824 6825 6826
	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
6827
	struct net_device *dev = dev_get_drvdata(device);
6828
	struct rtl8169_private *tp = netdev_priv(dev);
6829
	rtl_rar_set(tp, dev->dev_addr);
6830 6831 6832 6833

	if (!tp->TxDescArray)
		return 0;

6834
	rtl_lock_work(tp);
6835
	__rtl8169_set_wol(tp, tp->saved_wolopts);
6836
	rtl_unlock_work(tp);
6837 6838

	__rtl8169_resume(dev);
6839 6840 6841 6842

	return 0;
}

6843 6844
static int rtl8169_runtime_idle(struct device *device)
{
6845
	struct net_device *dev = dev_get_drvdata(device);
6846

6847 6848 6849 6850
	if (!netif_running(dev) || !netif_carrier_ok(dev))
		pm_schedule_suspend(device, 10000);

	return -EBUSY;
6851 6852
}

6853
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
6854 6855 6856 6857 6858 6859 6860 6861 6862
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
6863 6864 6865 6866 6867 6868 6869 6870 6871 6872
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

6873 6874 6875 6876 6877 6878 6879 6880 6881
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

6882
		RTL_W8(tp, ChipCmd, CmdRxEnb);
6883
		/* PCI commit */
6884
		RTL_R8(tp, ChipCmd);
6885 6886 6887 6888 6889 6890
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
6891 6892
static void rtl_shutdown(struct pci_dev *pdev)
{
6893
	struct net_device *dev = pci_get_drvdata(pdev);
6894
	struct rtl8169_private *tp = netdev_priv(dev);
6895 6896

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
6897

F
Francois Romieu 已提交
6898
	/* Restore original MAC address */
6899 6900
	rtl_rar_set(tp, dev->perm_addr);

6901
	rtl8169_hw_reset(tp);
6902

6903
	if (system_state == SYSTEM_POWER_OFF) {
6904
		if (tp->saved_wolopts) {
6905 6906
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
6907 6908
		}

6909 6910 6911 6912
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
}
6913

B
Bill Pemberton 已提交
6914
static void rtl_remove_one(struct pci_dev *pdev)
6915 6916 6917 6918
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

6919
	if (r8168_check_dash(tp))
6920 6921
		rtl8168_driver_stop(tp);

6922 6923
	netif_napi_del(&tp->napi);

6924
	unregister_netdev(dev);
6925
	mdiobus_unregister(tp->phydev->mdio.bus);
6926 6927 6928 6929 6930 6931 6932 6933 6934 6935

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);
}

6936
static const struct net_device_ops rtl_netdev_ops = {
6937
	.ndo_open		= rtl_open,
6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

6955
static const struct rtl_cfg_info {
6956
	void (*hw_start)(struct rtl8169_private *tp);
6957
	u16 irq_mask;
6958
	unsigned int has_gmii:1;
6959
	const struct rtl_coalesce_info *coalesce_info;
6960 6961 6962
} rtl_cfg_infos [] = {
	[RTL_CFG_0] = {
		.hw_start	= rtl_hw_start_8169,
6963
		.irq_mask	= SYSErr | LinkChg | RxOverflow | RxFIFOOver,
6964
		.has_gmii	= 1,
6965
		.coalesce_info	= rtl_coalesce_info_8169,
6966 6967 6968
	},
	[RTL_CFG_1] = {
		.hw_start	= rtl_hw_start_8168,
6969
		.irq_mask	= LinkChg | RxOverflow,
6970
		.has_gmii	= 1,
6971
		.coalesce_info	= rtl_coalesce_info_8168_8136,
6972 6973 6974
	},
	[RTL_CFG_2] = {
		.hw_start	= rtl_hw_start_8101,
6975
		.irq_mask	= LinkChg | RxOverflow | RxFIFOOver,
6976
		.coalesce_info	= rtl_coalesce_info_8168_8136,
6977 6978 6979
	}
};

6980
static int rtl_alloc_irq(struct rtl8169_private *tp)
6981
{
6982
	unsigned int flags;
6983

J
Jian-Hong Pan 已提交
6984
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
6985
		rtl_unlock_config_regs(tp);
6986
		RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
6987
		rtl_lock_config_regs(tp);
6988
		flags = PCI_IRQ_LEGACY;
J
Jian-Hong Pan 已提交
6989
	} else {
6990
		flags = PCI_IRQ_ALL_TYPES;
6991
	}
6992 6993

	return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
6994 6995
}

H
Hayes Wang 已提交
6996 6997
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
6998
	return RTL_R8(tp, MCU) & LINK_LIST_RDY;
H
Hayes Wang 已提交
6999 7000 7001 7002
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
7003
	return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
H
Hayes Wang 已提交
7004 7005
}

7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052
static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	return rtl_readphy(tp, phyreg);
}

static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
				int phyreg, u16 val)
{
	struct rtl8169_private *tp = mii_bus->priv;

	if (phyaddr > 0)
		return -ENODEV;

	rtl_writephy(tp, phyreg, val);

	return 0;
}

static int r8169_mdio_register(struct rtl8169_private *tp)
{
	struct pci_dev *pdev = tp->pci_dev;
	struct mii_bus *new_bus;
	int ret;

	new_bus = devm_mdiobus_alloc(&pdev->dev);
	if (!new_bus)
		return -ENOMEM;

	new_bus->name = "r8169";
	new_bus->priv = tp;
	new_bus->parent = &pdev->dev;
	new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
	snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
		 PCI_DEVID(pdev->bus->number, pdev->devfn));

	new_bus->read = r8169_mdio_read_reg;
	new_bus->write = r8169_mdio_write_reg;

	ret = mdiobus_register(new_bus);
	if (ret)
		return ret;

7053 7054
	tp->phydev = mdiobus_get_phy(new_bus, 0);
	if (!tp->phydev) {
7055 7056 7057 7058
		mdiobus_unregister(new_bus);
		return -ENODEV;
	}

7059
	/* PHY will be woken up in rtl_open() */
7060
	phy_suspend(tp->phydev);
7061 7062 7063 7064

	return 0;
}

B
Bill Pemberton 已提交
7065
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7066 7067 7068 7069 7070
{
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

7071
	RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
H
Hayes Wang 已提交
7072 7073 7074 7075 7076 7077 7078

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

7079
	RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
H
Hayes Wang 已提交
7080
	msleep(1);
7081
	RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
H
Hayes Wang 已提交
7082

7083
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7084 7085 7086 7087 7088 7089
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

7090
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
7091 7092 7093 7094 7095 7096 7097
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;
}

C
Chun-Hao Lin 已提交
7098 7099 7100 7101 7102 7103
static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
{
	rtl8168ep_stop_cmac(tp);
	rtl_hw_init_8168g(tp);
}

B
Bill Pemberton 已提交
7104
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7105 7106
{
	switch (tp->mac_version) {
7107
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
7108 7109
		rtl_hw_init_8168g(tp);
		break;
7110
	case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
C
Chun-Hao Lin 已提交
7111
		rtl_hw_init_8168ep(tp);
H
Hayes Wang 已提交
7112 7113 7114 7115 7116 7117
		break;
	default:
		break;
	}
}

7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129
/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
		return false;
	default:
		return true;
	}
}

7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152
static int rtl_jumbo_max(struct rtl8169_private *tp)
{
	/* Non-GBit versions don't support jumbo frames */
	if (!tp->supports_gmii)
		return JUMBO_1K;

	switch (tp->mac_version) {
	/* RTL8169 */
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
		return JUMBO_7K;
	/* RTL8168b */
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		return JUMBO_4K;
	/* RTL8168c */
	case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
		return JUMBO_6K;
	default:
		return JUMBO_9K;
	}
}

7153 7154 7155 7156 7157
static void rtl_disable_clk(void *data)
{
	clk_disable_unprepare(data);
}

H
hayeswang 已提交
7158
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7159 7160 7161 7162
{
	const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
	struct rtl8169_private *tp;
	struct net_device *dev;
7163
	int chipset, region, i;
7164
	int jumbo_max, rc;
7165

7166 7167 7168
	dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
	if (!dev)
		return -ENOMEM;
7169 7170

	SET_NETDEV_DEV(dev, &pdev->dev);
7171
	dev->netdev_ops = &rtl_netdev_ops;
7172 7173 7174 7175
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
7176
	tp->supports_gmii = cfg->has_gmii;
7177

7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203
	/* Get the *optional* external "ether_clk" used on some boards */
	tp->clk = devm_clk_get(&pdev->dev, "ether_clk");
	if (IS_ERR(tp->clk)) {
		rc = PTR_ERR(tp->clk);
		if (rc == -ENOENT) {
			/* clk-core allows NULL (for suspend / resume) */
			tp->clk = NULL;
		} else if (rc == -EPROBE_DEFER) {
			return rc;
		} else {
			dev_err(&pdev->dev, "failed to get clk: %d\n", rc);
			return rc;
		}
	} else {
		rc = clk_prepare_enable(tp->clk);
		if (rc) {
			dev_err(&pdev->dev, "failed to enable clk: %d\n", rc);
			return rc;
		}

		rc = devm_add_action_or_reset(&pdev->dev, rtl_disable_clk,
					      tp->clk);
		if (rc)
			return rc;
	}

7204
	/* enable device (incl. PCI PM wakeup and hotplug setup) */
7205
	rc = pcim_enable_device(pdev);
7206
	if (rc < 0) {
7207
		dev_err(&pdev->dev, "enable failure\n");
7208
		return rc;
7209 7210
	}

7211
	if (pcim_set_mwi(pdev) < 0)
7212
		dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
7213

7214 7215 7216
	/* use first MMIO region */
	region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
	if (region < 0) {
7217
		dev_err(&pdev->dev, "no MMIO resource found\n");
7218
		return -ENODEV;
7219 7220 7221 7222
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
7223
		dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
7224
		return -ENODEV;
7225 7226
	}

7227
	rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
7228
	if (rc < 0) {
7229
		dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
7230
		return rc;
7231 7232
	}

7233
	tp->mmio_addr = pcim_iomap_table(pdev)[region];
7234 7235

	/* Identify chip attached to board */
7236 7237 7238
	rtl8169_get_mac_version(tp);
	if (tp->mac_version == RTL_GIGA_MAC_NONE)
		return -ENODEV;
7239

7240 7241 7242 7243 7244
	if (rtl_tbi_enabled(tp)) {
		dev_err(&pdev->dev, "TBI fiber mode not supported\n");
		return -ENODEV;
	}

7245
	tp->cp_cmd = RTL_R16(tp, CPlusCmd);
7246

7247 7248 7249
	if (sizeof(dma_addr_t) > 4 && (use_dac == 1 || (use_dac == -1 &&
	    tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
	    !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
7250 7251 7252 7253 7254 7255 7256 7257

		/* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
		if (!pci_is_pcie(pdev))
			tp->cp_cmd |= PCIDAC;
		dev->features |= NETIF_F_HIGHDMA;
	} else {
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (rc < 0) {
7258
			dev_err(&pdev->dev, "DMA configuration failed\n");
7259
			return rc;
7260 7261 7262
		}
	}

7263 7264
	rtl_init_rxcfg(tp);

7265
	rtl8169_irq_mask_and_ack(tp);
7266

H
Hayes Wang 已提交
7267 7268
	rtl_hw_initialize(tp);

7269 7270 7271 7272 7273 7274 7275 7276 7277
	rtl_hw_reset(tp);

	pci_set_master(pdev);

	rtl_init_mdio_ops(tp);
	rtl_init_jumbo_ops(tp);

	chipset = tp->mac_version;

7278 7279
	rc = rtl_alloc_irq(tp);
	if (rc < 0) {
7280
		dev_err(&pdev->dev, "Can't allocate interrupt\n");
7281 7282
		return rc;
	}
7283

7284
	tp->saved_wolopts = __rtl8169_get_wol(tp);
H
Heiner Kallweit 已提交
7285

7286
	mutex_init(&tp->wk.mutex);
7287
	INIT_WORK(&tp->wk.work, rtl_task);
7288 7289
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
7290 7291

	/* Get MAC address */
7292
	switch (tp->mac_version) {
7293
		u8 mac_addr[ETH_ALEN] __aligned(4);
7294 7295
	case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
7296
		*(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
7297
		*(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
7298

7299 7300
		if (is_valid_ether_addr(mac_addr))
			rtl_rar_set(tp, mac_addr);
7301 7302 7303
		break;
	default:
		break;
7304
	}
7305
	for (i = 0; i < ETH_ALEN; i++)
7306
		dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
7307

7308
	dev->ethtool_ops = &rtl8169_ethtool_ops;
7309

7310
	netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
7311 7312 7313 7314

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
7315
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
7316 7317

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7318 7319
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
7320 7321
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;
H
Heiner Kallweit 已提交
7322
	dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
7323

H
hayeswang 已提交
7324 7325 7326 7327 7328 7329
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
7330
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
7331
		/* Disallow toggling */
7332
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
7333

7334
	if (rtl_chip_supports_csum_v2(tp)) {
H
hayeswang 已提交
7335
		tp->tso_csum = rtl8169_tso_csum_v2;
H
hayeswang 已提交
7336
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
7337 7338
	} else {
		tp->tso_csum = rtl8169_tso_csum_v1;
7339
	}
H
hayeswang 已提交
7340

7341 7342 7343
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

7344 7345
	/* MTU range: 60 - hw-specific max */
	dev->min_mtu = ETH_ZLEN;
7346 7347
	jumbo_max = rtl_jumbo_max(tp);
	dev->max_mtu = jumbo_max;
7348

7349
	tp->hw_start = cfg->hw_start;
7350
	tp->irq_mask = RTL_EVENT_NAPI | cfg->irq_mask;
7351
	tp->coalesce_info = cfg->coalesce_info;
7352 7353 7354

	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;

7355 7356 7357
	tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
					    &tp->counters_phys_addr,
					    GFP_KERNEL);
7358 7359
	if (!tp->counters)
		return -ENOMEM;
7360

7361 7362
	pci_set_drvdata(pdev, dev);

7363 7364
	rc = r8169_mdio_register(tp);
	if (rc)
7365
		return rc;
7366

7367 7368 7369
	/* chip gets powered up in rtl_open() */
	rtl_pll_power_down(tp);

7370 7371 7372 7373
	rc = register_netdev(dev);
	if (rc)
		goto err_mdio_unregister;

7374
	netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
7375
		   rtl_chip_infos[chipset].name, dev->dev_addr,
7376
		   (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
7377
		   pci_irq_vector(pdev, 0));
7378 7379 7380 7381 7382 7383

	if (jumbo_max > JUMBO_1K)
		netif_info(tp, probe, dev,
			   "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
			   jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
			   "ok" : "ko");
7384

7385
	if (r8168_check_dash(tp))
7386 7387
		rtl8168_driver_start(tp);

7388 7389 7390
	if (pci_dev_run_wake(pdev))
		pm_runtime_put_sync(&pdev->dev);

7391
	return 0;
7392 7393

err_mdio_unregister:
7394
	mdiobus_unregister(tp->phydev->mdio.bus);
7395
	return rc;
7396 7397
}

L
Linus Torvalds 已提交
7398 7399 7400
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
7401
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
7402
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
7403
	.shutdown	= rtl_shutdown,
7404
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
7405 7406
};

7407
module_pci_driver(rtl8169_pci_driver);