r8169.c 205.2 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
F
Francois Romieu 已提交
2 3 4 5 6 7 8
 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
 *
 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
 * Copyright (c) a lot of people too. Please respect their work.
 *
 * See MAINTAINERS file for support contact information.
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/ethtool.h>
#include <linux/mii.h>
#include <linux/if_vlan.h>
#include <linux/crc32.h>
#include <linux/in.h>
#include <linux/ip.h>
#include <linux/tcp.h>
24
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
25
#include <linux/dma-mapping.h>
26
#include <linux/pm_runtime.h>
27
#include <linux/firmware.h>
S
Stanislaw Gruszka 已提交
28
#include <linux/pci-aspm.h>
29
#include <linux/prefetch.h>
H
hayeswang 已提交
30 31
#include <linux/ipv6.h>
#include <net/ip6_checksum.h>
L
Linus Torvalds 已提交
32 33 34 35

#include <asm/io.h>
#include <asm/irq.h>

F
Francois Romieu 已提交
36
#define RTL8169_VERSION "2.3LK-NAPI"
L
Linus Torvalds 已提交
37 38 39
#define MODULENAME "r8169"
#define PFX MODULENAME ": "

40 41
#define FIRMWARE_8168D_1	"rtl_nic/rtl8168d-1.fw"
#define FIRMWARE_8168D_2	"rtl_nic/rtl8168d-2.fw"
H
hayeswang 已提交
42 43
#define FIRMWARE_8168E_1	"rtl_nic/rtl8168e-1.fw"
#define FIRMWARE_8168E_2	"rtl_nic/rtl8168e-2.fw"
H
Hayes Wang 已提交
44
#define FIRMWARE_8168E_3	"rtl_nic/rtl8168e-3.fw"
45 46
#define FIRMWARE_8168F_1	"rtl_nic/rtl8168f-1.fw"
#define FIRMWARE_8168F_2	"rtl_nic/rtl8168f-2.fw"
47
#define FIRMWARE_8105E_1	"rtl_nic/rtl8105e-1.fw"
48
#define FIRMWARE_8402_1		"rtl_nic/rtl8402-1.fw"
49
#define FIRMWARE_8411_1		"rtl_nic/rtl8411-1.fw"
H
hayeswang 已提交
50
#define FIRMWARE_8411_2		"rtl_nic/rtl8411-2.fw"
H
Hayes Wang 已提交
51
#define FIRMWARE_8106E_1	"rtl_nic/rtl8106e-1.fw"
H
hayeswang 已提交
52
#define FIRMWARE_8106E_2	"rtl_nic/rtl8106e-2.fw"
53
#define FIRMWARE_8168G_2	"rtl_nic/rtl8168g-2.fw"
H
hayeswang 已提交
54
#define FIRMWARE_8168G_3	"rtl_nic/rtl8168g-3.fw"
55 56 57 58
#define FIRMWARE_8168H_1	"rtl_nic/rtl8168h-1.fw"
#define FIRMWARE_8168H_2	"rtl_nic/rtl8168h-2.fw"
#define FIRMWARE_8107E_1	"rtl_nic/rtl8107e-1.fw"
#define FIRMWARE_8107E_2	"rtl_nic/rtl8107e-2.fw"
59

L
Linus Torvalds 已提交
60 61
#ifdef RTL8169_DEBUG
#define assert(expr) \
62 63
	if (!(expr)) {					\
		printk( "Assertion failed! %s,%s,%s,line=%d\n",	\
64
		#expr,__FILE__,__func__,__LINE__);		\
65
	}
66 67
#define dprintk(fmt, args...) \
	do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
L
Linus Torvalds 已提交
68 69 70 71 72
#else
#define assert(expr) do {} while (0)
#define dprintk(fmt, args...)	do {} while (0)
#endif /* RTL8169_DEBUG */

73
#define R8169_MSG_DEFAULT \
74
	(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
75

76 77 78 79 80 81
#define TX_SLOTS_AVAIL(tp) \
	(tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)

/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
#define TX_FRAGS_READY_FOR(tp,nr_frags) \
	(TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
L
Linus Torvalds 已提交
82 83 84

/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
   The RTL chips use a 64 element hash table based on the Ethernet CRC. */
85
static const int multicast_filter_limit = 32;
L
Linus Torvalds 已提交
86

87
#define MAX_READ_REQUEST_SHIFT	12
88
#define TX_DMA_BURST	7	/* Maximum PCI burst, '7' is unlimited */
L
Linus Torvalds 已提交
89 90 91 92 93
#define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */

#define R8169_REGS_SIZE		256
#define R8169_NAPI_WEIGHT	64
#define NUM_TX_DESC	64	/* Number of Tx descriptor registers */
94
#define NUM_RX_DESC	256U	/* Number of Rx descriptor registers */
L
Linus Torvalds 已提交
95 96 97 98 99 100 101 102 103 104 105 106
#define R8169_TX_RING_BYTES	(NUM_TX_DESC * sizeof(struct TxDesc))
#define R8169_RX_RING_BYTES	(NUM_RX_DESC * sizeof(struct RxDesc))

#define RTL8169_TX_TIMEOUT	(6*HZ)
#define RTL8169_PHY_TIMEOUT	(10*HZ)

/* write/read MMIO register */
#define RTL_W8(reg, val8)	writeb ((val8), ioaddr + (reg))
#define RTL_W16(reg, val16)	writew ((val16), ioaddr + (reg))
#define RTL_W32(reg, val32)	writel ((val32), ioaddr + (reg))
#define RTL_R8(reg)		readb (ioaddr + (reg))
#define RTL_R16(reg)		readw (ioaddr + (reg))
107
#define RTL_R32(reg)		readl (ioaddr + (reg))
L
Linus Torvalds 已提交
108 109

enum mac_version {
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	RTL_GIGA_MAC_VER_01 = 0,
	RTL_GIGA_MAC_VER_02,
	RTL_GIGA_MAC_VER_03,
	RTL_GIGA_MAC_VER_04,
	RTL_GIGA_MAC_VER_05,
	RTL_GIGA_MAC_VER_06,
	RTL_GIGA_MAC_VER_07,
	RTL_GIGA_MAC_VER_08,
	RTL_GIGA_MAC_VER_09,
	RTL_GIGA_MAC_VER_10,
	RTL_GIGA_MAC_VER_11,
	RTL_GIGA_MAC_VER_12,
	RTL_GIGA_MAC_VER_13,
	RTL_GIGA_MAC_VER_14,
	RTL_GIGA_MAC_VER_15,
	RTL_GIGA_MAC_VER_16,
	RTL_GIGA_MAC_VER_17,
	RTL_GIGA_MAC_VER_18,
	RTL_GIGA_MAC_VER_19,
	RTL_GIGA_MAC_VER_20,
	RTL_GIGA_MAC_VER_21,
	RTL_GIGA_MAC_VER_22,
	RTL_GIGA_MAC_VER_23,
	RTL_GIGA_MAC_VER_24,
	RTL_GIGA_MAC_VER_25,
	RTL_GIGA_MAC_VER_26,
	RTL_GIGA_MAC_VER_27,
	RTL_GIGA_MAC_VER_28,
	RTL_GIGA_MAC_VER_29,
	RTL_GIGA_MAC_VER_30,
	RTL_GIGA_MAC_VER_31,
	RTL_GIGA_MAC_VER_32,
	RTL_GIGA_MAC_VER_33,
H
Hayes Wang 已提交
143
	RTL_GIGA_MAC_VER_34,
144 145
	RTL_GIGA_MAC_VER_35,
	RTL_GIGA_MAC_VER_36,
146
	RTL_GIGA_MAC_VER_37,
147
	RTL_GIGA_MAC_VER_38,
H
Hayes Wang 已提交
148
	RTL_GIGA_MAC_VER_39,
H
Hayes Wang 已提交
149 150
	RTL_GIGA_MAC_VER_40,
	RTL_GIGA_MAC_VER_41,
H
hayeswang 已提交
151
	RTL_GIGA_MAC_VER_42,
H
hayeswang 已提交
152
	RTL_GIGA_MAC_VER_43,
H
hayeswang 已提交
153
	RTL_GIGA_MAC_VER_44,
154 155 156 157
	RTL_GIGA_MAC_VER_45,
	RTL_GIGA_MAC_VER_46,
	RTL_GIGA_MAC_VER_47,
	RTL_GIGA_MAC_VER_48,
C
Chun-Hao Lin 已提交
158 159 160
	RTL_GIGA_MAC_VER_49,
	RTL_GIGA_MAC_VER_50,
	RTL_GIGA_MAC_VER_51,
161
	RTL_GIGA_MAC_NONE   = 0xff,
L
Linus Torvalds 已提交
162 163
};

F
Francois Romieu 已提交
164 165 166 167 168
enum rtl_tx_desc_version {
	RTL_TD_0	= 0,
	RTL_TD_1	= 1,
};

F
Francois Romieu 已提交
169 170 171 172 173 174 175 176 177 178 179 180 181
#define JUMBO_1K	ETH_DATA_LEN
#define JUMBO_4K	(4*1024 - ETH_HLEN - 2)
#define JUMBO_6K	(6*1024 - ETH_HLEN - 2)
#define JUMBO_7K	(7*1024 - ETH_HLEN - 2)
#define JUMBO_9K	(9*1024 - ETH_HLEN - 2)

#define _R(NAME,TD,FW,SZ,B) {	\
	.name = NAME,		\
	.txd_version = TD,	\
	.fw_name = FW,		\
	.jumbo_max = SZ,	\
	.jumbo_tx_csum = B	\
}
L
Linus Torvalds 已提交
182

183
static const struct {
L
Linus Torvalds 已提交
184
	const char *name;
F
Francois Romieu 已提交
185
	enum rtl_tx_desc_version txd_version;
186
	const char *fw_name;
F
Francois Romieu 已提交
187 188
	u16 jumbo_max;
	bool jumbo_tx_csum;
189 190 191
} rtl_chip_infos[] = {
	/* PCI devices. */
	[RTL_GIGA_MAC_VER_01] =
F
Francois Romieu 已提交
192
		_R("RTL8169",		RTL_TD_0, NULL, JUMBO_7K, true),
193
	[RTL_GIGA_MAC_VER_02] =
F
Francois Romieu 已提交
194
		_R("RTL8169s",		RTL_TD_0, NULL, JUMBO_7K, true),
195
	[RTL_GIGA_MAC_VER_03] =
F
Francois Romieu 已提交
196
		_R("RTL8110s",		RTL_TD_0, NULL, JUMBO_7K, true),
197
	[RTL_GIGA_MAC_VER_04] =
F
Francois Romieu 已提交
198
		_R("RTL8169sb/8110sb",	RTL_TD_0, NULL, JUMBO_7K, true),
199
	[RTL_GIGA_MAC_VER_05] =
F
Francois Romieu 已提交
200
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K, true),
201
	[RTL_GIGA_MAC_VER_06] =
F
Francois Romieu 已提交
202
		_R("RTL8169sc/8110sc",	RTL_TD_0, NULL, JUMBO_7K, true),
203 204
	/* PCI-E devices. */
	[RTL_GIGA_MAC_VER_07] =
F
Francois Romieu 已提交
205
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
206
	[RTL_GIGA_MAC_VER_08] =
F
Francois Romieu 已提交
207
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
208
	[RTL_GIGA_MAC_VER_09] =
F
Francois Romieu 已提交
209
		_R("RTL8102e",		RTL_TD_1, NULL, JUMBO_1K, true),
210
	[RTL_GIGA_MAC_VER_10] =
F
Francois Romieu 已提交
211
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
212
	[RTL_GIGA_MAC_VER_11] =
F
Francois Romieu 已提交
213
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
214
	[RTL_GIGA_MAC_VER_12] =
F
Francois Romieu 已提交
215
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
216
	[RTL_GIGA_MAC_VER_13] =
F
Francois Romieu 已提交
217
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
218
	[RTL_GIGA_MAC_VER_14] =
F
Francois Romieu 已提交
219
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K, true),
220
	[RTL_GIGA_MAC_VER_15] =
F
Francois Romieu 已提交
221
		_R("RTL8100e",		RTL_TD_0, NULL, JUMBO_1K, true),
222
	[RTL_GIGA_MAC_VER_16] =
F
Francois Romieu 已提交
223
		_R("RTL8101e",		RTL_TD_0, NULL, JUMBO_1K, true),
224
	[RTL_GIGA_MAC_VER_17] =
225
		_R("RTL8168b/8111b",	RTL_TD_0, NULL, JUMBO_4K, false),
226
	[RTL_GIGA_MAC_VER_18] =
F
Francois Romieu 已提交
227
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
228
	[RTL_GIGA_MAC_VER_19] =
F
Francois Romieu 已提交
229
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
230
	[RTL_GIGA_MAC_VER_20] =
F
Francois Romieu 已提交
231
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
232
	[RTL_GIGA_MAC_VER_21] =
F
Francois Romieu 已提交
233
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
234
	[RTL_GIGA_MAC_VER_22] =
F
Francois Romieu 已提交
235
		_R("RTL8168c/8111c",	RTL_TD_1, NULL, JUMBO_6K, false),
236
	[RTL_GIGA_MAC_VER_23] =
F
Francois Romieu 已提交
237
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
238
	[RTL_GIGA_MAC_VER_24] =
F
Francois Romieu 已提交
239
		_R("RTL8168cp/8111cp",	RTL_TD_1, NULL, JUMBO_6K, false),
240
	[RTL_GIGA_MAC_VER_25] =
F
Francois Romieu 已提交
241 242
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_1,
							JUMBO_9K, false),
243
	[RTL_GIGA_MAC_VER_26] =
F
Francois Romieu 已提交
244 245
		_R("RTL8168d/8111d",	RTL_TD_1, FIRMWARE_8168D_2,
							JUMBO_9K, false),
246
	[RTL_GIGA_MAC_VER_27] =
F
Francois Romieu 已提交
247
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
248
	[RTL_GIGA_MAC_VER_28] =
F
Francois Romieu 已提交
249
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
250
	[RTL_GIGA_MAC_VER_29] =
F
Francois Romieu 已提交
251 252
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1,
							JUMBO_1K, true),
253
	[RTL_GIGA_MAC_VER_30] =
F
Francois Romieu 已提交
254 255
		_R("RTL8105e",		RTL_TD_1, FIRMWARE_8105E_1,
							JUMBO_1K, true),
256
	[RTL_GIGA_MAC_VER_31] =
F
Francois Romieu 已提交
257
		_R("RTL8168dp/8111dp",	RTL_TD_1, NULL, JUMBO_9K, false),
258
	[RTL_GIGA_MAC_VER_32] =
F
Francois Romieu 已提交
259 260
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_1,
							JUMBO_9K, false),
261
	[RTL_GIGA_MAC_VER_33] =
F
Francois Romieu 已提交
262 263
		_R("RTL8168e/8111e",	RTL_TD_1, FIRMWARE_8168E_2,
							JUMBO_9K, false),
H
Hayes Wang 已提交
264
	[RTL_GIGA_MAC_VER_34] =
F
Francois Romieu 已提交
265 266
		_R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
							JUMBO_9K, false),
267
	[RTL_GIGA_MAC_VER_35] =
F
Francois Romieu 已提交
268 269
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_1,
							JUMBO_9K, false),
270
	[RTL_GIGA_MAC_VER_36] =
F
Francois Romieu 已提交
271 272
		_R("RTL8168f/8111f",	RTL_TD_1, FIRMWARE_8168F_2,
							JUMBO_9K, false),
273 274 275
	[RTL_GIGA_MAC_VER_37] =
		_R("RTL8402",		RTL_TD_1, FIRMWARE_8402_1,
							JUMBO_1K, true),
276 277 278
	[RTL_GIGA_MAC_VER_38] =
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_1,
							JUMBO_9K, false),
H
Hayes Wang 已提交
279 280 281
	[RTL_GIGA_MAC_VER_39] =
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_1,
							JUMBO_1K, true),
H
Hayes Wang 已提交
282
	[RTL_GIGA_MAC_VER_40] =
283
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_2,
H
Hayes Wang 已提交
284 285 286
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_41] =
		_R("RTL8168g/8111g",	RTL_TD_1, NULL, JUMBO_9K, false),
H
hayeswang 已提交
287 288 289
	[RTL_GIGA_MAC_VER_42] =
		_R("RTL8168g/8111g",	RTL_TD_1, FIRMWARE_8168G_3,
							JUMBO_9K, false),
H
hayeswang 已提交
290 291 292
	[RTL_GIGA_MAC_VER_43] =
		_R("RTL8106e",		RTL_TD_1, FIRMWARE_8106E_2,
							JUMBO_1K, true),
H
hayeswang 已提交
293 294 295
	[RTL_GIGA_MAC_VER_44] =
		_R("RTL8411",		RTL_TD_1, FIRMWARE_8411_2,
							JUMBO_9K, false),
296 297 298 299 300 301 302 303 304 305 306 307
	[RTL_GIGA_MAC_VER_45] =
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_1,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_46] =
		_R("RTL8168h/8111h",	RTL_TD_1, FIRMWARE_8168H_2,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_47] =
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_1,
							JUMBO_1K, false),
	[RTL_GIGA_MAC_VER_48] =
		_R("RTL8107e",		RTL_TD_1, FIRMWARE_8107E_2,
							JUMBO_1K, false),
C
Chun-Hao Lin 已提交
308 309 310 311 312 313 314 315 316
	[RTL_GIGA_MAC_VER_49] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_50] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
	[RTL_GIGA_MAC_VER_51] =
		_R("RTL8168ep/8111ep",	RTL_TD_1, NULL,
							JUMBO_9K, false),
317
};
318
#undef _R
319

320 321 322 323 324 325
enum cfg_version {
	RTL_CFG_0 = 0x00,
	RTL_CFG_1,
	RTL_CFG_2
};

326
static const struct pci_device_id rtl8169_pci_tbl[] = {
327
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8129), 0, 0, RTL_CFG_0 },
328
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8136), 0, 0, RTL_CFG_2 },
329
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8167), 0, 0, RTL_CFG_0 },
330
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8168), 0, 0, RTL_CFG_1 },
331
	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK,	0x8169), 0, 0, RTL_CFG_0 },
332 333
	{ PCI_VENDOR_ID_DLINK,			0x4300,
		PCI_VENDOR_ID_DLINK, 0x4b10,		 0, 0, RTL_CFG_1 },
334
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4300), 0, 0, RTL_CFG_0 },
335
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK,	0x4302), 0, 0, RTL_CFG_0 },
336
	{ PCI_DEVICE(PCI_VENDOR_ID_AT,		0xc107), 0, 0, RTL_CFG_0 },
337 338 339
	{ PCI_DEVICE(0x16ec,			0x0116), 0, 0, RTL_CFG_0 },
	{ PCI_VENDOR_ID_LINKSYS,		0x1032,
		PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
340 341
	{ 0x0001,				0x8168,
		PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
L
Linus Torvalds 已提交
342 343 344 345 346
	{0,},
};

MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);

E
Eric Dumazet 已提交
347
static int rx_buf_sz = 16383;
348
static int use_dac;
349 350 351
static struct {
	u32 msg_enable;
} debug = { -1 };
L
Linus Torvalds 已提交
352

F
Francois Romieu 已提交
353 354
enum rtl_registers {
	MAC0		= 0,	/* Ethernet hardware address. */
355
	MAC4		= 4,
F
Francois Romieu 已提交
356 357 358 359 360 361 362 363 364 365 366 367 368
	MAR0		= 8,	/* Multicast filter. */
	CounterAddrLow		= 0x10,
	CounterAddrHigh		= 0x14,
	TxDescStartAddrLow	= 0x20,
	TxDescStartAddrHigh	= 0x24,
	TxHDescStartAddrLow	= 0x28,
	TxHDescStartAddrHigh	= 0x2c,
	FLASH		= 0x30,
	ERSR		= 0x36,
	ChipCmd		= 0x37,
	TxPoll		= 0x38,
	IntrMask	= 0x3c,
	IntrStatus	= 0x3e,
H
Hayes Wang 已提交
369

F
Francois Romieu 已提交
370
	TxConfig	= 0x40,
H
Hayes Wang 已提交
371 372
#define	TXCFG_AUTO_FIFO			(1 << 7)	/* 8111e-vl */
#define	TXCFG_EMPTY			(1 << 11)	/* 8111e-vl */
F
Francois Romieu 已提交
373

H
Hayes Wang 已提交
374 375 376 377 378 379
	RxConfig	= 0x44,
#define	RX128_INT_EN			(1 << 15)	/* 8111c and later */
#define	RX_MULTI_EN			(1 << 14)	/* 8111c only */
#define	RXCFG_FIFO_SHIFT		13
					/* No threshold before first PCI xfer */
#define	RX_FIFO_THRESH			(7 << RXCFG_FIFO_SHIFT)
380
#define	RX_EARLY_OFF			(1 << 11)
H
Hayes Wang 已提交
381 382 383
#define	RXCFG_DMA_SHIFT			8
					/* Unlimited maximum PCI burst. */
#define	RX_DMA_BURST			(7 << RXCFG_DMA_SHIFT)
F
Francois Romieu 已提交
384

F
Francois Romieu 已提交
385 386 387 388 389
	RxMissed	= 0x4c,
	Cfg9346		= 0x50,
	Config0		= 0x51,
	Config1		= 0x52,
	Config2		= 0x53,
390 391
#define PME_SIGNAL			(1 << 5)	/* 8168c and later */

F
Francois Romieu 已提交
392 393 394 395 396 397 398 399 400 401 402
	Config3		= 0x54,
	Config4		= 0x55,
	Config5		= 0x56,
	MultiIntr	= 0x5c,
	PHYAR		= 0x60,
	PHYstatus	= 0x6c,
	RxMaxSize	= 0xda,
	CPlusCmd	= 0xe0,
	IntrMitigate	= 0xe2,
	RxDescAddrLow	= 0xe4,
	RxDescAddrHigh	= 0xe8,
403 404 405 406 407 408 409
	EarlyTxThres	= 0xec,	/* 8169. Unit of 32 bytes. */

#define NoEarlyTx	0x3f	/* Max value : no early transmit. */

	MaxTxPacketSize	= 0xec,	/* 8101/8168. Unit of 128 bytes. */

#define TxPacketMax	(8064 >> 7)
410
#define EarlySize	0x27
411

F
Francois Romieu 已提交
412 413 414
	FuncEvent	= 0xf0,
	FuncEventMask	= 0xf4,
	FuncPresetState	= 0xf8,
C
Chun-Hao Lin 已提交
415 416 417 418
	IBCR0           = 0xf8,
	IBCR2           = 0xf9,
	IBIMR0          = 0xfa,
	IBISR0          = 0xfb,
F
Francois Romieu 已提交
419
	FuncForceEvent	= 0xfc,
L
Linus Torvalds 已提交
420 421
};

422 423 424 425 426 427 428 429 430 431 432 433 434 435
enum rtl8110_registers {
	TBICSR			= 0x64,
	TBI_ANAR		= 0x68,
	TBI_LPAR		= 0x6a,
};

enum rtl8168_8101_registers {
	CSIDR			= 0x64,
	CSIAR			= 0x68,
#define	CSIAR_FLAG			0x80000000
#define	CSIAR_WRITE_CMD			0x80000000
#define	CSIAR_BYTE_ENABLE		0x0f
#define	CSIAR_BYTE_ENABLE_SHIFT		12
#define	CSIAR_ADDR_MASK			0x0fff
436 437 438
#define CSIAR_FUNC_CARD			0x00000000
#define CSIAR_FUNC_SDIO			0x00010000
#define CSIAR_FUNC_NIC			0x00020000
H
hayeswang 已提交
439
#define CSIAR_FUNC_NIC2			0x00010000
F
françois romieu 已提交
440
	PMCH			= 0x6f,
441 442 443 444 445 446
	EPHYAR			= 0x80,
#define	EPHYAR_FLAG			0x80000000
#define	EPHYAR_WRITE_CMD		0x80000000
#define	EPHYAR_REG_MASK			0x1f
#define	EPHYAR_REG_SHIFT		16
#define	EPHYAR_DATA_MASK		0xffff
447
	DLLPR			= 0xd0,
H
Hayes Wang 已提交
448
#define	PFM_EN				(1 << 6)
449
#define	TX_10M_PS_EN			(1 << 7)
450 451 452
	DBG_REG			= 0xd1,
#define	FIX_NAK_1			(1 << 4)
#define	FIX_NAK_2			(1 << 3)
453 454
	TWSI			= 0xd2,
	MCU			= 0xd3,
H
Hayes Wang 已提交
455
#define	NOW_IS_OOB			(1 << 7)
H
Hayes Wang 已提交
456 457 458
#define	TX_EMPTY			(1 << 5)
#define	RX_EMPTY			(1 << 4)
#define	RXTX_EMPTY			(TX_EMPTY | RX_EMPTY)
459 460
#define	EN_NDP				(1 << 3)
#define	EN_OOB_RESET			(1 << 2)
H
Hayes Wang 已提交
461
#define	LINK_LIST_RDY			(1 << 1)
462 463 464 465 466 467 468
	EFUSEAR			= 0xdc,
#define	EFUSEAR_FLAG			0x80000000
#define	EFUSEAR_WRITE_CMD		0x80000000
#define	EFUSEAR_READ_CMD		0x00000000
#define	EFUSEAR_REG_MASK		0x03ff
#define	EFUSEAR_REG_SHIFT		8
#define	EFUSEAR_DATA_MASK		0xff
469 470
	MISC_1			= 0xf2,
#define	PFM_D3COLD_EN			(1 << 6)
471 472
};

473
enum rtl8168_registers {
H
Hayes Wang 已提交
474 475
	LED_FREQ		= 0x1a,
	EEE_LED			= 0x1b,
F
françois romieu 已提交
476 477 478 479 480 481 482
	ERIDR			= 0x70,
	ERIAR			= 0x74,
#define ERIAR_FLAG			0x80000000
#define ERIAR_WRITE_CMD			0x80000000
#define ERIAR_READ_CMD			0x00000000
#define ERIAR_ADDR_BYTE_ALIGN		4
#define ERIAR_TYPE_SHIFT		16
H
Hayes Wang 已提交
483 484 485
#define ERIAR_EXGMAC			(0x00 << ERIAR_TYPE_SHIFT)
#define ERIAR_MSIX			(0x01 << ERIAR_TYPE_SHIFT)
#define ERIAR_ASF			(0x02 << ERIAR_TYPE_SHIFT)
C
Chun-Hao Lin 已提交
486
#define ERIAR_OOB			(0x02 << ERIAR_TYPE_SHIFT)
H
Hayes Wang 已提交
487 488 489
#define ERIAR_MASK_SHIFT		12
#define ERIAR_MASK_0001			(0x1 << ERIAR_MASK_SHIFT)
#define ERIAR_MASK_0011			(0x3 << ERIAR_MASK_SHIFT)
490
#define ERIAR_MASK_0100			(0x4 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
491
#define ERIAR_MASK_0101			(0x5 << ERIAR_MASK_SHIFT)
H
Hayes Wang 已提交
492
#define ERIAR_MASK_1111			(0xf << ERIAR_MASK_SHIFT)
493 494 495 496 497 498 499 500 501 502 503
	EPHY_RXER_NUM		= 0x7c,
	OCPDR			= 0xb0,	/* OCP GPHY access */
#define OCPDR_WRITE_CMD			0x80000000
#define OCPDR_READ_CMD			0x00000000
#define OCPDR_REG_MASK			0x7f
#define OCPDR_GPHY_REG_SHIFT		16
#define OCPDR_DATA_MASK			0xffff
	OCPAR			= 0xb4,
#define OCPAR_FLAG			0x80000000
#define OCPAR_GPHY_WRITE_CMD		0x8000f060
#define OCPAR_GPHY_READ_CMD		0x0000f060
H
Hayes Wang 已提交
504
	GPHY_OCP		= 0xb8,
H
hayeswang 已提交
505 506
	RDSAR1			= 0xd0,	/* 8168c only. Undocumented on 8168dp */
	MISC			= 0xf0,	/* 8168e only. */
F
Francois Romieu 已提交
507
#define TXPLA_RST			(1 << 29)
H
Hayes Wang 已提交
508
#define DISABLE_LAN_EN			(1 << 23) /* Enable GPIO pin */
H
Hayes Wang 已提交
509
#define PWM_EN				(1 << 22)
H
Hayes Wang 已提交
510
#define RXDV_GATED_EN			(1 << 19)
H
Hayes Wang 已提交
511
#define EARLY_TALLY_EN			(1 << 16)
512 513
};

F
Francois Romieu 已提交
514
enum rtl_register_content {
L
Linus Torvalds 已提交
515
	/* InterruptStatusBits */
F
Francois Romieu 已提交
516 517 518 519 520 521 522 523 524 525 526
	SYSErr		= 0x8000,
	PCSTimeout	= 0x4000,
	SWInt		= 0x0100,
	TxDescUnavail	= 0x0080,
	RxFIFOOver	= 0x0040,
	LinkChg		= 0x0020,
	RxOverflow	= 0x0010,
	TxErr		= 0x0008,
	TxOK		= 0x0004,
	RxErr		= 0x0002,
	RxOK		= 0x0001,
L
Linus Torvalds 已提交
527 528

	/* RxStatusDesc */
529
	RxBOVF	= (1 << 24),
530 531 532 533 534
	RxFOVF	= (1 << 23),
	RxRWT	= (1 << 22),
	RxRES	= (1 << 21),
	RxRUNT	= (1 << 20),
	RxCRC	= (1 << 19),
L
Linus Torvalds 已提交
535 536

	/* ChipCmdBits */
H
Hayes Wang 已提交
537
	StopReq		= 0x80,
F
Francois Romieu 已提交
538 539 540 541
	CmdReset	= 0x10,
	CmdRxEnb	= 0x08,
	CmdTxEnb	= 0x04,
	RxBufEmpty	= 0x01,
L
Linus Torvalds 已提交
542

543 544 545 546 547
	/* TXPoll register p.5 */
	HPQ		= 0x80,		/* Poll cmd on the high prio queue */
	NPQ		= 0x40,		/* Poll cmd on the low prio queue */
	FSWInt		= 0x01,		/* Forced software interrupt */

L
Linus Torvalds 已提交
548
	/* Cfg9346Bits */
F
Francois Romieu 已提交
549 550
	Cfg9346_Lock	= 0x00,
	Cfg9346_Unlock	= 0xc0,
L
Linus Torvalds 已提交
551 552

	/* rx_mode_bits */
F
Francois Romieu 已提交
553 554 555 556 557 558
	AcceptErr	= 0x20,
	AcceptRunt	= 0x10,
	AcceptBroadcast	= 0x08,
	AcceptMulticast	= 0x04,
	AcceptMyPhys	= 0x02,
	AcceptAllPhys	= 0x01,
559
#define RX_CONFIG_ACCEPT_MASK		0x3f
L
Linus Torvalds 已提交
560 561 562 563 564

	/* TxConfigBits */
	TxInterFrameGapShift = 24,
	TxDMAShift = 8,	/* DMA burst value (0-7) is shift this many bits */

565
	/* Config1 register p.24 */
566 567 568 569 570 571
	LEDS1		= (1 << 7),
	LEDS0		= (1 << 6),
	Speed_down	= (1 << 4),
	MEMMAP		= (1 << 3),
	IOMAP		= (1 << 2),
	VPD		= (1 << 1),
572 573
	PMEnable	= (1 << 0),	/* Power Management Enable */

574
	/* Config2 register p. 25 */
H
hayeswang 已提交
575
	ClkReqEn	= (1 << 7),	/* Clock Request Enable */
576
	MSIEnable	= (1 << 5),	/* 8169 only. Reserved in the 8168. */
577 578 579
	PCI_Clock_66MHz = 0x01,
	PCI_Clock_33MHz = 0x00,

F
Francois Romieu 已提交
580 581 582
	/* Config3 register p.25 */
	MagicPacket	= (1 << 5),	/* Wake up when receives a Magic Packet */
	LinkUp		= (1 << 4),	/* Wake up when the cable connection is re-established */
F
Francois Romieu 已提交
583
	Jumbo_En0	= (1 << 2),	/* 8168 only. Reserved in the 8168b */
H
hayeswang 已提交
584
	Rdy_to_L23	= (1 << 1),	/* L23 Enable */
585
	Beacon_en	= (1 << 0),	/* 8168 only. Reserved in the 8168b */
F
Francois Romieu 已提交
586

F
Francois Romieu 已提交
587 588 589
	/* Config4 register */
	Jumbo_En1	= (1 << 1),	/* 8168 only. Reserved in the 8168b */

590
	/* Config5 register p.27 */
F
Francois Romieu 已提交
591 592 593
	BWF		= (1 << 6),	/* Accept Broadcast wakeup frame */
	MWF		= (1 << 5),	/* Accept Multicast wakeup frame */
	UWF		= (1 << 4),	/* Accept Unicast wakeup frame */
F
Francois Romieu 已提交
594
	Spi_en		= (1 << 3),
F
Francois Romieu 已提交
595
	LanWake		= (1 << 1),	/* LanWake enable/disable */
596
	PMEStatus	= (1 << 0),	/* PME status can be reset by PCI RST# */
H
hayeswang 已提交
597
	ASPM_en		= (1 << 0),	/* ASPM enable */
598

L
Linus Torvalds 已提交
599 600 601 602 603 604 605 606 607
	/* TBICSR p.28 */
	TBIReset	= 0x80000000,
	TBILoopback	= 0x40000000,
	TBINwEnable	= 0x20000000,
	TBINwRestart	= 0x10000000,
	TBILinkOk	= 0x02000000,
	TBINwComplete	= 0x01000000,

	/* CPlusCmd p.31 */
608 609 610 611 612 613 614 615 616 617
	EnableBist	= (1 << 15),	// 8168 8101
	Mac_dbgo_oe	= (1 << 14),	// 8168 8101
	Normal_mode	= (1 << 13),	// unused
	Force_half_dup	= (1 << 12),	// 8168 8101
	Force_rxflow_en	= (1 << 11),	// 8168 8101
	Force_txflow_en	= (1 << 10),	// 8168 8101
	Cxpl_dbg_sel	= (1 << 9),	// 8168 8101
	ASF		= (1 << 8),	// 8168 8101
	PktCntrDisable	= (1 << 7),	// 8168 8101
	Mac_dbgo_sel	= 0x001c,	// 8168
L
Linus Torvalds 已提交
618 619 620 621
	RxVlan		= (1 << 6),
	RxChkSum	= (1 << 5),
	PCIDAC		= (1 << 4),
	PCIMulRW	= (1 << 3),
622 623 624 625
	INTT_0		= 0x0000,	// 8168
	INTT_1		= 0x0001,	// 8168
	INTT_2		= 0x0002,	// 8168
	INTT_3		= 0x0003,	// 8168
L
Linus Torvalds 已提交
626 627

	/* rtl8169_PHYstatus */
F
Francois Romieu 已提交
628 629 630 631 632 633 634 635
	TBI_Enable	= 0x80,
	TxFlowCtrl	= 0x40,
	RxFlowCtrl	= 0x20,
	_1000bpsF	= 0x10,
	_100bps		= 0x08,
	_10bps		= 0x04,
	LinkStatus	= 0x02,
	FullDup		= 0x01,
L
Linus Torvalds 已提交
636 637

	/* _TBICSRBit */
F
Francois Romieu 已提交
638
	TBILinkOK	= 0x02000000,
639 640

	/* DumpCounterCommand */
F
Francois Romieu 已提交
641
	CounterDump	= 0x8,
642 643 644

	/* magic enable v2 */
	MagicPacket_v2	= (1 << 16),	/* Wake up when receives a Magic Packet */
L
Linus Torvalds 已提交
645 646
};

F
Francois Romieu 已提交
647 648
enum rtl_desc_bit {
	/* First doubleword. */
L
Linus Torvalds 已提交
649 650 651 652
	DescOwn		= (1 << 31), /* Descriptor is owned by NIC */
	RingEnd		= (1 << 30), /* End of descriptor ring */
	FirstFrag	= (1 << 29), /* First segment of a packet */
	LastFrag	= (1 << 28), /* Final segment of a packet */
F
Francois Romieu 已提交
653 654 655 656 657 658 659
};

/* Generic case. */
enum rtl_tx_desc_bit {
	/* First doubleword. */
	TD_LSO		= (1 << 27),		/* Large Send Offload */
#define TD_MSS_MAX			0x07ffu	/* MSS value */
L
Linus Torvalds 已提交
660

F
Francois Romieu 已提交
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
	/* Second doubleword. */
	TxVlanTag	= (1 << 17),		/* Add VLAN tag */
};

/* 8169, 8168b and 810x except 8102e. */
enum rtl_tx_desc_bit_0 {
	/* First doubleword. */
#define TD0_MSS_SHIFT			16	/* MSS position (11 bits) */
	TD0_TCP_CS	= (1 << 16),		/* Calculate TCP/IP checksum */
	TD0_UDP_CS	= (1 << 17),		/* Calculate UDP/IP checksum */
	TD0_IP_CS	= (1 << 18),		/* Calculate IP checksum */
};

/* 8102e, 8168c and beyond. */
enum rtl_tx_desc_bit_1 {
H
hayeswang 已提交
676 677
	/* First doubleword. */
	TD1_GTSENV4	= (1 << 26),		/* Giant Send for IPv4 */
H
hayeswang 已提交
678
	TD1_GTSENV6	= (1 << 25),		/* Giant Send for IPv6 */
H
hayeswang 已提交
679
#define GTTCPHO_SHIFT			18
H
hayeswang 已提交
680
#define GTTCPHO_MAX			0x7fU
H
hayeswang 已提交
681

F
Francois Romieu 已提交
682
	/* Second doubleword. */
H
hayeswang 已提交
683 684
#define TCPHO_SHIFT			18
#define TCPHO_MAX			0x3ffU
F
Francois Romieu 已提交
685
#define TD1_MSS_SHIFT			18	/* MSS position (11 bits) */
H
hayeswang 已提交
686 687
	TD1_IPv6_CS	= (1 << 28),		/* Calculate IPv6 checksum */
	TD1_IPv4_CS	= (1 << 29),		/* Calculate IPv4 checksum */
F
Francois Romieu 已提交
688 689 690
	TD1_TCP_CS	= (1 << 30),		/* Calculate TCP/IP checksum */
	TD1_UDP_CS	= (1 << 31),		/* Calculate UDP/IP checksum */
};
L
Linus Torvalds 已提交
691

F
Francois Romieu 已提交
692
enum rtl_rx_desc_bit {
L
Linus Torvalds 已提交
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
	/* Rx private */
	PID1		= (1 << 18), /* Protocol ID bit 1/2 */
	PID0		= (1 << 17), /* Protocol ID bit 2/2 */

#define RxProtoUDP	(PID1)
#define RxProtoTCP	(PID0)
#define RxProtoIP	(PID1 | PID0)
#define RxProtoMask	RxProtoIP

	IPFail		= (1 << 16), /* IP checksum failed */
	UDPFail		= (1 << 15), /* UDP/IP checksum failed */
	TCPFail		= (1 << 14), /* TCP/IP checksum failed */
	RxVlanTag	= (1 << 16), /* VLAN tag available */
};

#define RsvdMask	0x3fffc000

struct TxDesc {
711 712 713
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
714 715 716
};

struct RxDesc {
717 718 719
	__le32 opts1;
	__le32 opts2;
	__le64 addr;
L
Linus Torvalds 已提交
720 721 722 723 724 725 726 727
};

struct ring_info {
	struct sk_buff	*skb;
	u32		len;
	u8		__pad[sizeof(void *) - sizeof(u32)];
};

728
enum features {
729 730 731
	RTL_FEATURE_WOL		= (1 << 0),
	RTL_FEATURE_MSI		= (1 << 1),
	RTL_FEATURE_GMII	= (1 << 2),
732 733
};

734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
struct rtl8169_counters {
	__le64	tx_packets;
	__le64	rx_packets;
	__le64	tx_errors;
	__le32	rx_errors;
	__le16	rx_missed;
	__le16	align_errors;
	__le32	tx_one_collision;
	__le32	tx_multi_collision;
	__le64	rx_unicast;
	__le64	rx_broadcast;
	__le32	rx_multicast;
	__le16	tx_aborted;
	__le16	tx_underun;
};

750
enum rtl_flag {
751
	RTL_FLAG_TASK_ENABLED,
752 753 754 755 756 757
	RTL_FLAG_TASK_SLOW_PENDING,
	RTL_FLAG_TASK_RESET_PENDING,
	RTL_FLAG_TASK_PHY_PENDING,
	RTL_FLAG_MAX
};

J
Junchang Wang 已提交
758 759 760 761 762 763
struct rtl8169_stats {
	u64			packets;
	u64			bytes;
	struct u64_stats_sync	syncp;
};

L
Linus Torvalds 已提交
764 765
struct rtl8169_private {
	void __iomem *mmio_addr;	/* memory map physical address */
F
Francois Romieu 已提交
766
	struct pci_dev *pci_dev;
D
David Howells 已提交
767
	struct net_device *dev;
768
	struct napi_struct napi;
769
	u32 msg_enable;
F
Francois Romieu 已提交
770 771
	u16 txd_version;
	u16 mac_version;
L
Linus Torvalds 已提交
772 773 774
	u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
	u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
	u32 dirty_tx;
J
Junchang Wang 已提交
775 776
	struct rtl8169_stats rx_stats;
	struct rtl8169_stats tx_stats;
L
Linus Torvalds 已提交
777 778 779 780
	struct TxDesc *TxDescArray;	/* 256-aligned Tx descriptor ring */
	struct RxDesc *RxDescArray;	/* 256-aligned Rx descriptor ring */
	dma_addr_t TxPhyAddr;
	dma_addr_t RxPhyAddr;
E
Eric Dumazet 已提交
781
	void *Rx_databuff[NUM_RX_DESC];	/* Rx data buffers */
L
Linus Torvalds 已提交
782 783 784
	struct ring_info tx_skb[NUM_TX_DESC];	/* Tx data buffers */
	struct timer_list timer;
	u16 cp_cmd;
785 786

	u16 event_slow;
787 788

	struct mdio_ops {
789 790
		void (*write)(struct rtl8169_private *, int, int);
		int (*read)(struct rtl8169_private *, int);
791 792
	} mdio_ops;

F
françois romieu 已提交
793 794 795 796 797
	struct pll_power_ops {
		void (*down)(struct rtl8169_private *);
		void (*up)(struct rtl8169_private *);
	} pll_power_ops;

F
Francois Romieu 已提交
798 799 800 801 802
	struct jumbo_ops {
		void (*enable)(struct rtl8169_private *);
		void (*disable)(struct rtl8169_private *);
	} jumbo_ops;

803
	struct csi_ops {
804 805
		void (*write)(struct rtl8169_private *, int, int);
		u32 (*read)(struct rtl8169_private *, int);
806 807
	} csi_ops;

808
	int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
809
	int (*get_settings)(struct net_device *, struct ethtool_cmd *);
810
	void (*phy_reset_enable)(struct rtl8169_private *tp);
811
	void (*hw_start)(struct net_device *);
812
	unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
L
Linus Torvalds 已提交
813
	unsigned int (*link_ok)(void __iomem *);
F
Francois Romieu 已提交
814
	int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
H
hayeswang 已提交
815
	bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
816 817

	struct {
818 819
		DECLARE_BITMAP(flags, RTL_FLAG_MAX);
		struct mutex mutex;
820 821 822
		struct work_struct work;
	} wk;

823
	unsigned features;
824 825

	struct mii_if_info mii;
826
	struct rtl8169_counters counters;
827
	u32 saved_wolopts;
828
	u32 opts1_mask;
829

830 831
	struct rtl_fw {
		const struct firmware *fw;
832 833 834 835 836 837 838 839 840

#define RTL_VER_SIZE		32

		char version[RTL_VER_SIZE];

		struct rtl_fw_phy_action {
			__le32 *code;
			size_t size;
		} phy_action;
841
	} *rtl_fw;
842
#define RTL_FIRMWARE_UNKNOWN	ERR_PTR(-EAGAIN)
H
Hayes Wang 已提交
843 844

	u32 ocp_base;
L
Linus Torvalds 已提交
845 846
};

847
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
L
Linus Torvalds 已提交
848 849
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
module_param(use_dac, int, 0);
850
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
851 852
module_param_named(debug, debug.msg_enable, int, 0);
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
L
Linus Torvalds 已提交
853 854
MODULE_LICENSE("GPL");
MODULE_VERSION(RTL8169_VERSION);
855 856
MODULE_FIRMWARE(FIRMWARE_8168D_1);
MODULE_FIRMWARE(FIRMWARE_8168D_2);
H
hayeswang 已提交
857 858
MODULE_FIRMWARE(FIRMWARE_8168E_1);
MODULE_FIRMWARE(FIRMWARE_8168E_2);
859
MODULE_FIRMWARE(FIRMWARE_8168E_3);
860
MODULE_FIRMWARE(FIRMWARE_8105E_1);
861 862
MODULE_FIRMWARE(FIRMWARE_8168F_1);
MODULE_FIRMWARE(FIRMWARE_8168F_2);
863
MODULE_FIRMWARE(FIRMWARE_8402_1);
864
MODULE_FIRMWARE(FIRMWARE_8411_1);
H
hayeswang 已提交
865
MODULE_FIRMWARE(FIRMWARE_8411_2);
H
Hayes Wang 已提交
866
MODULE_FIRMWARE(FIRMWARE_8106E_1);
H
hayeswang 已提交
867
MODULE_FIRMWARE(FIRMWARE_8106E_2);
868
MODULE_FIRMWARE(FIRMWARE_8168G_2);
H
hayeswang 已提交
869
MODULE_FIRMWARE(FIRMWARE_8168G_3);
870 871
MODULE_FIRMWARE(FIRMWARE_8168H_1);
MODULE_FIRMWARE(FIRMWARE_8168H_2);
872 873
MODULE_FIRMWARE(FIRMWARE_8107E_1);
MODULE_FIRMWARE(FIRMWARE_8107E_2);
L
Linus Torvalds 已提交
874

875 876 877 878 879 880 881 882 883 884
static void rtl_lock_work(struct rtl8169_private *tp)
{
	mutex_lock(&tp->wk.mutex);
}

static void rtl_unlock_work(struct rtl8169_private *tp)
{
	mutex_unlock(&tp->wk.mutex);
}

F
Francois Romieu 已提交
885 886
static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
{
887 888
	pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
					   PCI_EXP_DEVCTL_READRQ, force);
F
Francois Romieu 已提交
889 890
}

891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
struct rtl_cond {
	bool (*check)(struct rtl8169_private *);
	const char *msg;
};

static void rtl_udelay(unsigned int d)
{
	udelay(d);
}

static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
			  void (*delay)(unsigned int), unsigned int d, int n,
			  bool high)
{
	int i;

	for (i = 0; i < n; i++) {
		delay(d);
		if (c->check(tp) == high)
			return true;
	}
F
Francois Romieu 已提交
912 913
	netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
		  c->msg, !high, n, d);
914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954
	return false;
}

static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
}

static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
}

static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
				      const struct rtl_cond *c,
				      unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, true);
}

static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
				     const struct rtl_cond *c,
				     unsigned int d, int n)
{
	return rtl_loop_wait(tp, c, msleep, d, n, false);
}

#define DECLARE_RTL_COND(name)				\
static bool name ## _check(struct rtl8169_private *);	\
							\
static const struct rtl_cond name = {			\
	.check	= name ## _check,			\
	.msg	= #name					\
};							\
							\
static bool name ## _check(struct rtl8169_private *tp)

H
Hayes Wang 已提交
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
{
	if (reg & 0xffff0001) {
		netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
		return true;
	}
	return false;
}

DECLARE_RTL_COND(rtl_ocp_gphy_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(GPHY_OCP) & OCPAR_FLAG;
}

static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return;

	RTL_W32(GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);

	rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
}

static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

	RTL_W32(GPHY_OCP, reg << 15);

	return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
		(RTL_R32(GPHY_OCP) & 0xffff) : ~0;
}

static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return;

	RTL_W32(OCPDR, OCPAR_FLAG | (reg << 15) | data);
}

static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	if (rtl_ocp_reg_failure(tp, reg))
		return 0;

	RTL_W32(OCPDR, reg << 15);

H
Hayes Wang 已提交
1015
	return RTL_R32(OCPDR);
H
Hayes Wang 已提交
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
}

#define OCP_STD_PHY_BASE	0xa400

static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
		return;
	}

	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
}

static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
{
	if (tp->ocp_base != OCP_STD_PHY_BASE)
		reg -= 0x10;

	return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
}

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
{
	if (reg == 0x1f) {
		tp->ocp_base = value << 4;
		return;
	}

	r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
}

static int mac_mcu_read(struct rtl8169_private *tp, int reg)
{
	return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
}

1056 1057 1058 1059 1060 1061 1062
DECLARE_RTL_COND(rtl_phyar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(PHYAR) & 0x80000000;
}

1063
static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
L
Linus Torvalds 已提交
1064
{
1065
	void __iomem *ioaddr = tp->mmio_addr;
L
Linus Torvalds 已提交
1066

1067
	RTL_W32(PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
L
Linus Torvalds 已提交
1068

1069
	rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
1070
	/*
1071 1072
	 * According to hardware specs a 20us delay is required after write
	 * complete indication, but before sending next command.
1073
	 */
1074
	udelay(20);
L
Linus Torvalds 已提交
1075 1076
}

1077
static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
L
Linus Torvalds 已提交
1078
{
1079
	void __iomem *ioaddr = tp->mmio_addr;
1080
	int value;
L
Linus Torvalds 已提交
1081

1082
	RTL_W32(PHYAR, 0x0 | (reg & 0x1f) << 16);
L
Linus Torvalds 已提交
1083

1084 1085 1086
	value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
		RTL_R32(PHYAR) & 0xffff : ~0;

1087 1088 1089 1090 1091 1092
	/*
	 * According to hardware specs a 20us delay is required after read
	 * complete indication, but before sending next command.
	 */
	udelay(20);

L
Linus Torvalds 已提交
1093 1094 1095
	return value;
}

C
Chun-Hao Lin 已提交
1096 1097 1098 1099 1100 1101 1102
DECLARE_RTL_COND(rtl_ocpar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(OCPAR) & OCPAR_FLAG;
}

1103
static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
1104
{
1105
	void __iomem *ioaddr = tp->mmio_addr;
1106

1107
	RTL_W32(OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1108 1109 1110
	RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
	RTL_W32(EPHY_RXER_NUM, 0);

1111
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
1112 1113
}

1114
static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
1115
{
1116 1117
	r8168dp_1_mdio_access(tp, reg,
			      OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
1118 1119
}

1120
static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
1121
{
1122
	void __iomem *ioaddr = tp->mmio_addr;
1123

1124
	r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
1125 1126 1127 1128 1129

	mdelay(1);
	RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
	RTL_W32(EPHY_RXER_NUM, 0);

1130 1131
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
		RTL_R32(OCPDR) & OCPDR_DATA_MASK : ~0;
1132 1133
}

F
françois romieu 已提交
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
#define R8168DP_1_MDIO_ACCESS_BIT	0x00020000

static void r8168dp_2_mdio_start(void __iomem *ioaddr)
{
	RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
}

static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
{
	RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
}

1146
static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
F
françois romieu 已提交
1147
{
1148 1149
	void __iomem *ioaddr = tp->mmio_addr;

F
françois romieu 已提交
1150 1151
	r8168dp_2_mdio_start(ioaddr);

1152
	r8169_mdio_write(tp, reg, value);
F
françois romieu 已提交
1153 1154 1155 1156

	r8168dp_2_mdio_stop(ioaddr);
}

1157
static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
F
françois romieu 已提交
1158
{
1159
	void __iomem *ioaddr = tp->mmio_addr;
F
françois romieu 已提交
1160 1161 1162 1163
	int value;

	r8168dp_2_mdio_start(ioaddr);

1164
	value = r8169_mdio_read(tp, reg);
F
françois romieu 已提交
1165 1166 1167 1168 1169 1170

	r8168dp_2_mdio_stop(ioaddr);

	return value;
}

1171
static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
1172
{
1173
	tp->mdio_ops.write(tp, location, val);
1174 1175
}

1176 1177
static int rtl_readphy(struct rtl8169_private *tp, int location)
{
1178
	return tp->mdio_ops.read(tp, location);
1179 1180 1181 1182 1183 1184 1185
}

static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
{
	rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
}

1186
static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
1187 1188 1189
{
	int val;

1190
	val = rtl_readphy(tp, reg_addr);
1191
	rtl_writephy(tp, reg_addr, (val & ~m) | p);
1192 1193
}

1194 1195 1196 1197 1198
static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
			   int val)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1199
	rtl_writephy(tp, location, val);
1200 1201 1202 1203 1204 1205
}

static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1206
	return rtl_readphy(tp, location);
1207 1208
}

1209 1210 1211 1212 1213 1214 1215
DECLARE_RTL_COND(rtl_ephyar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(EPHYAR) & EPHYAR_FLAG;
}

1216
static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1217
{
1218
	void __iomem *ioaddr = tp->mmio_addr;
1219 1220 1221 1222

	RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
		(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1223 1224 1225
	rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);

	udelay(10);
1226 1227
}

1228
static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1229
{
1230
	void __iomem *ioaddr = tp->mmio_addr;
1231 1232 1233

	RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);

1234 1235
	return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
		RTL_R32(EPHYAR) & EPHYAR_DATA_MASK : ~0;
1236 1237
}

C
Chun-Hao Lin 已提交
1238 1239 1240 1241 1242 1243 1244
DECLARE_RTL_COND(rtl_eriar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(ERIAR) & ERIAR_FLAG;
}

1245 1246
static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
			  u32 val, int type)
H
Hayes Wang 已提交
1247
{
1248
	void __iomem *ioaddr = tp->mmio_addr;
H
Hayes Wang 已提交
1249 1250 1251 1252 1253

	BUG_ON((addr & 3) || (mask == 0));
	RTL_W32(ERIDR, val);
	RTL_W32(ERIAR, ERIAR_WRITE_CMD | type | mask | addr);

1254
	rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
H
Hayes Wang 已提交
1255 1256
}

1257
static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
H
Hayes Wang 已提交
1258
{
1259
	void __iomem *ioaddr = tp->mmio_addr;
H
Hayes Wang 已提交
1260 1261 1262

	RTL_W32(ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);

1263 1264
	return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
		RTL_R32(ERIDR) : ~0;
H
Hayes Wang 已提交
1265 1266
}

1267
static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1268
			 u32 m, int type)
H
Hayes Wang 已提交
1269 1270 1271
{
	u32 val;

1272 1273
	val = rtl_eri_read(tp, addr, type);
	rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
H
Hayes Wang 已提交
1274 1275
}

C
Chun-Hao Lin 已提交
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
	return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
		RTL_R32(OCPDR) : ~0;
}

static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	return rtl_eri_read(tp, reg, ERIAR_OOB);
}

static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_ocp_read(tp, mask, reg);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_ocp_read(tp, mask, reg);
	default:
		BUG();
		return ~0;
	}
}

static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(OCPDR, data);
	RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
	rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
}

static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
			      u32 data)
{
	rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
		      data, ERIAR_OOB);
}

static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		r8168dp_ocp_write(tp, mask, reg, data);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		r8168ep_ocp_write(tp, mask, reg, data);
		break;
	default:
		BUG();
		break;
	}
}

1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
{
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);

	ocp_write(tp, 0x1, 0x30, 0x00000001);
}

#define OOB_CMD_RESET		0x00
#define OOB_CMD_DRIVER_START	0x05
#define OOB_CMD_DRIVER_STOP	0x06

static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
{
	return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
}

DECLARE_RTL_COND(rtl_ocp_read_cond)
{
	u16 reg;

	reg = rtl8168_get_ocp_reg(tp);

	return ocp_read(tp, 0x0f, reg) & 0x00000800;
}

C
Chun-Hao Lin 已提交
1368
DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1369
{
C
Chun-Hao Lin 已提交
1370 1371 1372 1373 1374 1375 1376 1377 1378
	return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
}

DECLARE_RTL_COND(rtl_ocp_tx_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(IBISR0) & 0x02;
}
1379

C
Chun-Hao Lin 已提交
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(IBCR2, RTL_R8(IBCR2) & ~0x01);
	rtl_msleep_loop_wait_low(tp, &rtl_ocp_tx_cond, 50, 2000);
	RTL_W8(IBISR0, RTL_R8(IBISR0) | 0x20);
	RTL_W8(IBCR0, RTL_R8(IBCR0) & ~0x01);
}

C
Chun-Hao Lin 已提交
1390 1391 1392
static void rtl8168dp_driver_start(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
1393 1394 1395
	rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1396
static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1397
{
C
Chun-Hao Lin 已提交
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_start(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_start(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_start(tp);
		break;
	default:
		BUG();
		break;
	}
}
1421

C
Chun-Hao Lin 已提交
1422 1423 1424
static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
{
	rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1425 1426 1427
	rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
}

C
Chun-Hao Lin 已提交
1428 1429
static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
{
C
Chun-Hao Lin 已提交
1430
	rtl8168ep_stop_cmac(tp);
C
Chun-Hao Lin 已提交
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
	ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
	ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
	rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
}

static void rtl8168_driver_stop(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl8168dp_driver_stop(tp);
		break;
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_driver_stop(tp);
		break;
	default:
		BUG();
		break;
	}
}

static int r8168dp_check_dash(struct rtl8169_private *tp)
1456 1457 1458 1459 1460 1461
{
	u16 reg = rtl8168_get_ocp_reg(tp);

	return (ocp_read(tp, 0x0f, reg) & 0x00008000) ? 1 : 0;
}

C
Chun-Hao Lin 已提交
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
static int r8168ep_check_dash(struct rtl8169_private *tp)
{
	return (ocp_read(tp, 0x0f, 0x128) & 0x00000001) ? 1 : 0;
}

static int r8168_check_dash(struct rtl8169_private *tp)
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		return r8168dp_check_dash(tp);
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		return r8168ep_check_dash(tp);
	default:
		return 0;
	}
}

1483 1484 1485 1486 1487 1488
struct exgmac_reg {
	u16 addr;
	u16 mask;
	u32 val;
};

1489
static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
1490 1491 1492
				   const struct exgmac_reg *r, int len)
{
	while (len-- > 0) {
1493
		rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
1494 1495 1496 1497
		r++;
	}
}

1498 1499 1500 1501 1502 1503 1504
DECLARE_RTL_COND(rtl_efusear_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(EFUSEAR) & EFUSEAR_FLAG;
}

1505
static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1506
{
1507
	void __iomem *ioaddr = tp->mmio_addr;
1508 1509 1510

	RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);

1511 1512
	return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
		RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1513 1514
}

F
Francois Romieu 已提交
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
static u16 rtl_get_events(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R16(IntrStatus);
}

static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrStatus, bits);
	mmiowb();
}

static void rtl_irq_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrMask, 0);
	mmiowb();
}

1538 1539 1540 1541 1542 1543 1544
static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W16(IntrMask, bits);
}

1545 1546 1547 1548 1549 1550 1551 1552 1553
#define RTL_EVENT_NAPI_RX	(RxOK | RxErr)
#define RTL_EVENT_NAPI_TX	(TxOK | TxErr)
#define RTL_EVENT_NAPI		(RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)

static void rtl_irq_enable_all(struct rtl8169_private *tp)
{
	rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
}

F
françois romieu 已提交
1554
static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1555
{
F
françois romieu 已提交
1556
	void __iomem *ioaddr = tp->mmio_addr;
L
Linus Torvalds 已提交
1557

F
Francois Romieu 已提交
1558
	rtl_irq_disable(tp);
1559
	rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
F
françois romieu 已提交
1560
	RTL_R8(ChipCmd);
L
Linus Torvalds 已提交
1561 1562
}

1563
static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1564
{
1565 1566
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
1567 1568 1569
	return RTL_R32(TBICSR) & TBIReset;
}

1570
static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1571
{
1572
	return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
L
Linus Torvalds 已提交
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
}

static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
{
	return RTL_R32(TBICSR) & TBILinkOk;
}

static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
{
	return RTL_R8(PHYstatus) & LinkStatus;
}

1585
static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1586
{
1587 1588
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
1589 1590 1591
	RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
}

1592
static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
1593 1594 1595
{
	unsigned int val;

1596 1597
	val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
	rtl_writephy(tp, MII_BMCR, val & 0xffff);
L
Linus Torvalds 已提交
1598 1599
}

H
Hayes Wang 已提交
1600 1601 1602 1603 1604 1605 1606 1607
static void rtl_link_chg_patch(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct net_device *dev = tp->dev;

	if (!netif_running(dev))
		return;

1608 1609
	if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38) {
H
Hayes Wang 已提交
1610
		if (RTL_R8(PHYstatus) & _1000bpsF) {
1611 1612 1613 1614
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1615
		} else if (RTL_R8(PHYstatus) & _100bps) {
1616 1617 1618 1619
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1620
		} else {
1621 1622 1623 1624
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
H
Hayes Wang 已提交
1625 1626
		}
		/* Reset packet filter */
1627
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
H
Hayes Wang 已提交
1628
			     ERIAR_EXGMAC);
1629
		rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
H
Hayes Wang 已提交
1630
			     ERIAR_EXGMAC);
1631 1632 1633
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36) {
		if (RTL_R8(PHYstatus) & _1000bpsF) {
1634 1635 1636 1637
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
				      ERIAR_EXGMAC);
1638
		} else {
1639 1640 1641 1642
			rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
				      ERIAR_EXGMAC);
1643
		}
1644 1645
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
		if (RTL_R8(PHYstatus) & _10bps) {
1646 1647 1648 1649
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
				      ERIAR_EXGMAC);
			rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
				      ERIAR_EXGMAC);
1650
		} else {
1651 1652
			rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
				      ERIAR_EXGMAC);
1653
		}
H
Hayes Wang 已提交
1654 1655 1656
	}
}

1657
static void __rtl8169_check_link_status(struct net_device *dev,
F
Francois Romieu 已提交
1658 1659
					struct rtl8169_private *tp,
					void __iomem *ioaddr, bool pm)
L
Linus Torvalds 已提交
1660 1661
{
	if (tp->link_ok(ioaddr)) {
H
Hayes Wang 已提交
1662
		rtl_link_chg_patch(tp);
1663
		/* This is to cancel a scheduled suspend if there's one. */
1664 1665
		if (pm)
			pm_request_resume(&tp->pci_dev->dev);
L
Linus Torvalds 已提交
1666
		netif_carrier_on(dev);
1667 1668
		if (net_ratelimit())
			netif_info(tp, ifup, dev, "link up\n");
1669
	} else {
L
Linus Torvalds 已提交
1670
		netif_carrier_off(dev);
1671
		netif_info(tp, ifdown, dev, "link down\n");
1672
		if (pm)
1673
			pm_schedule_suspend(&tp->pci_dev->dev, 5000);
1674
	}
L
Linus Torvalds 已提交
1675 1676
}

1677 1678 1679 1680 1681 1682 1683
static void rtl8169_check_link_status(struct net_device *dev,
				      struct rtl8169_private *tp,
				      void __iomem *ioaddr)
{
	__rtl8169_check_link_status(dev, tp, ioaddr, false);
}

1684 1685 1686
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)

static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
F
Francois Romieu 已提交
1687 1688 1689
{
	void __iomem *ioaddr = tp->mmio_addr;
	u8 options;
1690
	u32 wolopts = 0;
F
Francois Romieu 已提交
1691 1692 1693

	options = RTL_R8(Config1);
	if (!(options & PMEnable))
1694
		return 0;
F
Francois Romieu 已提交
1695 1696 1697

	options = RTL_R8(Config3);
	if (options & LinkUp)
1698
		wolopts |= WAKE_PHY;
1699
	switch (tp->mac_version) {
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1710 1711
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1712 1713
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
1714 1715 1716
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
1717 1718 1719 1720 1721 1722 1723 1724
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			wolopts |= WAKE_MAGIC;
		break;
	default:
		if (options & MagicPacket)
			wolopts |= WAKE_MAGIC;
		break;
	}
F
Francois Romieu 已提交
1725 1726 1727

	options = RTL_R8(Config5);
	if (options & UWF)
1728
		wolopts |= WAKE_UCAST;
F
Francois Romieu 已提交
1729
	if (options & BWF)
1730
		wolopts |= WAKE_BCAST;
F
Francois Romieu 已提交
1731
	if (options & MWF)
1732
		wolopts |= WAKE_MCAST;
F
Francois Romieu 已提交
1733

1734
	return wolopts;
F
Francois Romieu 已提交
1735 1736
}

1737
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
F
Francois Romieu 已提交
1738 1739
{
	struct rtl8169_private *tp = netdev_priv(dev);
1740

1741
	rtl_lock_work(tp);
1742 1743 1744 1745

	wol->supported = WAKE_ANY;
	wol->wolopts = __rtl8169_get_wol(tp);

1746
	rtl_unlock_work(tp);
1747 1748 1749 1750
}

static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
{
F
Francois Romieu 已提交
1751
	void __iomem *ioaddr = tp->mmio_addr;
1752
	unsigned int i, tmp;
1753
	static const struct {
F
Francois Romieu 已提交
1754 1755 1756 1757 1758 1759 1760 1761
		u32 opt;
		u16 reg;
		u8  mask;
	} cfg[] = {
		{ WAKE_PHY,   Config3, LinkUp },
		{ WAKE_UCAST, Config5, UWF },
		{ WAKE_BCAST, Config5, BWF },
		{ WAKE_MCAST, Config5, MWF },
1762 1763
		{ WAKE_ANY,   Config5, LanWake },
		{ WAKE_MAGIC, Config3, MagicPacket }
F
Francois Romieu 已提交
1764
	};
1765
	u8 options;
F
Francois Romieu 已提交
1766 1767 1768

	RTL_W8(Cfg9346, Cfg9346_Unlock);

1769
	switch (tp->mac_version) {
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
1780 1781
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
1782 1783
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
1784 1785 1786
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
1787 1788
		tmp = ARRAY_SIZE(cfg) - 1;
		if (wolopts & WAKE_MAGIC)
1789
			rtl_w0w1_eri(tp,
1790 1791 1792 1793 1794 1795
				     0x0dc,
				     ERIAR_MASK_0100,
				     MagicPacket_v2,
				     0x0000,
				     ERIAR_EXGMAC);
		else
1796
			rtl_w0w1_eri(tp,
1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
				     0x0dc,
				     ERIAR_MASK_0100,
				     0x0000,
				     MagicPacket_v2,
				     ERIAR_EXGMAC);
		break;
	default:
		tmp = ARRAY_SIZE(cfg);
		break;
	}

	for (i = 0; i < tmp; i++) {
1809
		options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
1810
		if (wolopts & cfg[i].opt)
F
Francois Romieu 已提交
1811 1812 1813 1814
			options |= cfg[i].mask;
		RTL_W8(cfg[i].reg, options);
	}

1815 1816 1817 1818 1819 1820 1821 1822
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
		options = RTL_R8(Config1) & ~PMEnable;
		if (wolopts)
			options |= PMEnable;
		RTL_W8(Config1, options);
		break;
	default:
1823 1824 1825 1826
		options = RTL_R8(Config2) & ~PME_SIGNAL;
		if (wolopts)
			options |= PME_SIGNAL;
		RTL_W8(Config2, options);
1827 1828 1829
		break;
	}

F
Francois Romieu 已提交
1830
	RTL_W8(Cfg9346, Cfg9346_Lock);
1831 1832 1833 1834 1835 1836
}

static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct rtl8169_private *tp = netdev_priv(dev);

1837
	rtl_lock_work(tp);
F
Francois Romieu 已提交
1838

1839 1840 1841 1842
	if (wol->wolopts)
		tp->features |= RTL_FEATURE_WOL;
	else
		tp->features &= ~RTL_FEATURE_WOL;
1843
	__rtl8169_set_wol(tp, wol->wolopts);
1844 1845

	rtl_unlock_work(tp);
F
Francois Romieu 已提交
1846

1847 1848
	device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);

F
Francois Romieu 已提交
1849 1850 1851
	return 0;
}

1852 1853
static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
{
1854
	return rtl_chip_infos[tp->mac_version].fw_name;
1855 1856
}

L
Linus Torvalds 已提交
1857 1858 1859 1860
static void rtl8169_get_drvinfo(struct net_device *dev,
				struct ethtool_drvinfo *info)
{
	struct rtl8169_private *tp = netdev_priv(dev);
1861
	struct rtl_fw *rtl_fw = tp->rtl_fw;
L
Linus Torvalds 已提交
1862

1863 1864 1865
	strlcpy(info->driver, MODULENAME, sizeof(info->driver));
	strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1866
	BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1867 1868 1869
	if (!IS_ERR_OR_NULL(rtl_fw))
		strlcpy(info->fw_version, rtl_fw->version,
			sizeof(info->fw_version));
L
Linus Torvalds 已提交
1870 1871 1872 1873 1874 1875 1876 1877
}

static int rtl8169_get_regs_len(struct net_device *dev)
{
	return R8169_REGS_SIZE;
}

static int rtl8169_set_speed_tbi(struct net_device *dev,
1878
				 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
L
Linus Torvalds 已提交
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	int ret = 0;
	u32 reg;

	reg = RTL_R32(TBICSR);
	if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
	    (duplex == DUPLEX_FULL)) {
		RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
	} else if (autoneg == AUTONEG_ENABLE)
		RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
	else {
1892 1893
		netif_warn(tp, link, dev,
			   "incorrect speed setting refused in TBI mode\n");
L
Linus Torvalds 已提交
1894 1895 1896 1897 1898 1899 1900
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int rtl8169_set_speed_xmii(struct net_device *dev,
1901
				  u8 autoneg, u16 speed, u8 duplex, u32 adv)
L
Linus Torvalds 已提交
1902 1903
{
	struct rtl8169_private *tp = netdev_priv(dev);
1904
	int giga_ctrl, bmcr;
1905
	int rc = -EINVAL;
L
Linus Torvalds 已提交
1906

1907
	rtl_writephy(tp, 0x1f, 0x0000);
L
Linus Torvalds 已提交
1908 1909

	if (autoneg == AUTONEG_ENABLE) {
1910 1911
		int auto_nego;

1912
		auto_nego = rtl_readphy(tp, MII_ADVERTISE);
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
		auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
				ADVERTISE_100HALF | ADVERTISE_100FULL);

		if (adv & ADVERTISED_10baseT_Half)
			auto_nego |= ADVERTISE_10HALF;
		if (adv & ADVERTISED_10baseT_Full)
			auto_nego |= ADVERTISE_10FULL;
		if (adv & ADVERTISED_100baseT_Half)
			auto_nego |= ADVERTISE_100HALF;
		if (adv & ADVERTISED_100baseT_Full)
			auto_nego |= ADVERTISE_100FULL;

1925
		auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
L
Linus Torvalds 已提交
1926

1927
		giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
1928
		giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1929

1930
		/* The 8100e/8101e/8102e do Fast Ethernet only. */
1931
		if (tp->mii.supports_gmii) {
1932 1933 1934 1935 1936 1937
			if (adv & ADVERTISED_1000baseT_Half)
				giga_ctrl |= ADVERTISE_1000HALF;
			if (adv & ADVERTISED_1000baseT_Full)
				giga_ctrl |= ADVERTISE_1000FULL;
		} else if (adv & (ADVERTISED_1000baseT_Half |
				  ADVERTISED_1000baseT_Full)) {
1938 1939
			netif_info(tp, link, dev,
				   "PHY does not support 1000Mbps\n");
1940
			goto out;
1941
		}
L
Linus Torvalds 已提交
1942

1943 1944
		bmcr = BMCR_ANENABLE | BMCR_ANRESTART;

1945 1946
		rtl_writephy(tp, MII_ADVERTISE, auto_nego);
		rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
1947 1948 1949 1950 1951 1952 1953 1954
	} else {
		giga_ctrl = 0;

		if (speed == SPEED_10)
			bmcr = 0;
		else if (speed == SPEED_100)
			bmcr = BMCR_SPEED100;
		else
1955
			goto out;
1956 1957 1958

		if (duplex == DUPLEX_FULL)
			bmcr |= BMCR_FULLDPLX;
R
Roger So 已提交
1959 1960
	}

1961
	rtl_writephy(tp, MII_BMCR, bmcr);
1962

F
Francois Romieu 已提交
1963 1964
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
1965
		if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
1966 1967
			rtl_writephy(tp, 0x17, 0x2138);
			rtl_writephy(tp, 0x0e, 0x0260);
1968
		} else {
1969 1970
			rtl_writephy(tp, 0x17, 0x2108);
			rtl_writephy(tp, 0x0e, 0x0000);
1971 1972 1973
		}
	}

1974 1975 1976
	rc = 0;
out:
	return rc;
L
Linus Torvalds 已提交
1977 1978 1979
}

static int rtl8169_set_speed(struct net_device *dev,
1980
			     u8 autoneg, u16 speed, u8 duplex, u32 advertising)
L
Linus Torvalds 已提交
1981 1982 1983 1984
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret;

1985
	ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
1986 1987
	if (ret < 0)
		goto out;
L
Linus Torvalds 已提交
1988

1989 1990
	if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
	    (advertising & ADVERTISED_1000baseT_Full)) {
L
Linus Torvalds 已提交
1991
		mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
1992 1993
	}
out:
L
Linus Torvalds 已提交
1994 1995 1996 1997 1998 1999 2000 2001
	return ret;
}

static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	int ret;

2002 2003
	del_timer_sync(&tp->timer);

2004
	rtl_lock_work(tp);
F
Francois Romieu 已提交
2005
	ret = rtl8169_set_speed(dev, cmd->autoneg, ethtool_cmd_speed(cmd),
2006
				cmd->duplex, cmd->advertising);
2007
	rtl_unlock_work(tp);
2008

L
Linus Torvalds 已提交
2009 2010 2011
	return ret;
}

2012 2013
static netdev_features_t rtl8169_fix_features(struct net_device *dev,
	netdev_features_t features)
L
Linus Torvalds 已提交
2014
{
F
Francois Romieu 已提交
2015 2016
	struct rtl8169_private *tp = netdev_priv(dev);

F
Francois Romieu 已提交
2017
	if (dev->mtu > TD_MSS_MAX)
2018
		features &= ~NETIF_F_ALL_TSO;
L
Linus Torvalds 已提交
2019

F
Francois Romieu 已提交
2020 2021 2022 2023
	if (dev->mtu > JUMBO_1K &&
	    !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
		features &= ~NETIF_F_IP_CSUM;

2024
	return features;
L
Linus Torvalds 已提交
2025 2026
}

2027 2028
static void __rtl8169_set_features(struct net_device *dev,
				   netdev_features_t features)
L
Linus Torvalds 已提交
2029 2030
{
	struct rtl8169_private *tp = netdev_priv(dev);
2031
	void __iomem *ioaddr = tp->mmio_addr;
H
hayeswang 已提交
2032
	u32 rx_config;
L
Linus Torvalds 已提交
2033

H
hayeswang 已提交
2034 2035 2036 2037 2038
	rx_config = RTL_R32(RxConfig);
	if (features & NETIF_F_RXALL)
		rx_config |= (AcceptErr | AcceptRunt);
	else
		rx_config &= ~(AcceptErr | AcceptRunt);
L
Linus Torvalds 已提交
2039

H
hayeswang 已提交
2040
	RTL_W32(RxConfig, rx_config);
2041

H
hayeswang 已提交
2042 2043 2044 2045
	if (features & NETIF_F_RXCSUM)
		tp->cp_cmd |= RxChkSum;
	else
		tp->cp_cmd &= ~RxChkSum;
B
Ben Greear 已提交
2046

H
hayeswang 已提交
2047 2048 2049 2050 2051 2052 2053 2054 2055
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
		tp->cp_cmd |= RxVlan;
	else
		tp->cp_cmd &= ~RxVlan;

	tp->cp_cmd |= RTL_R16(CPlusCmd) & ~(RxVlan | RxChkSum);

	RTL_W16(CPlusCmd, tp->cp_cmd);
	RTL_R16(CPlusCmd);
2056
}
L
Linus Torvalds 已提交
2057

2058 2059 2060 2061 2062
static int rtl8169_set_features(struct net_device *dev,
				netdev_features_t features)
{
	struct rtl8169_private *tp = netdev_priv(dev);

H
hayeswang 已提交
2063 2064
	features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;

2065
	rtl_lock_work(tp);
D
Dan Carpenter 已提交
2066
	if (features ^ dev->features)
H
hayeswang 已提交
2067
		__rtl8169_set_features(dev, features);
2068
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2069 2070 2071 2072

	return 0;
}

2073

2074
static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
L
Linus Torvalds 已提交
2075
{
2076 2077
	return (skb_vlan_tag_present(skb)) ?
		TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
L
Linus Torvalds 已提交
2078 2079
}

2080
static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
L
Linus Torvalds 已提交
2081 2082 2083
{
	u32 opts2 = le32_to_cpu(desc->opts2);

2084
	if (opts2 & RxVlanTag)
2085
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
L
Linus Torvalds 已提交
2086 2087
}

2088
static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
L
Linus Torvalds 已提交
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	u32 status;

	cmd->supported =
		SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
	cmd->port = PORT_FIBRE;
	cmd->transceiver = XCVR_INTERNAL;

	status = RTL_R32(TBICSR);
	cmd->advertising = (status & TBINwEnable) ?  ADVERTISED_Autoneg : 0;
	cmd->autoneg = !!(status & TBINwEnable);

2103
	ethtool_cmd_speed_set(cmd, SPEED_1000);
L
Linus Torvalds 已提交
2104
	cmd->duplex = DUPLEX_FULL; /* Always set */
2105 2106

	return 0;
L
Linus Torvalds 已提交
2107 2108
}

2109
static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
L
Linus Torvalds 已提交
2110 2111
{
	struct rtl8169_private *tp = netdev_priv(dev);
2112 2113

	return mii_ethtool_gset(&tp->mii, cmd);
L
Linus Torvalds 已提交
2114 2115 2116 2117 2118
}

static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
2119
	int rc;
L
Linus Torvalds 已提交
2120

2121
	rtl_lock_work(tp);
2122
	rc = tp->get_settings(dev, cmd);
2123
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2124

2125
	return rc;
L
Linus Torvalds 已提交
2126 2127 2128 2129 2130
}

static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			     void *p)
{
2131
	struct rtl8169_private *tp = netdev_priv(dev);
P
Peter Wu 已提交
2132 2133 2134
	u32 __iomem *data = tp->mmio_addr;
	u32 *dw = p;
	int i;
L
Linus Torvalds 已提交
2135

2136
	rtl_lock_work(tp);
P
Peter Wu 已提交
2137 2138
	for (i = 0; i < R8169_REGS_SIZE; i += 4)
		memcpy_fromio(dw++, data++, 4);
2139
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
2140 2141
}

2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
static u32 rtl8169_get_msglevel(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	return tp->msg_enable;
}

static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	tp->msg_enable = value;
}

2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
	"tx_packets",
	"rx_packets",
	"tx_errors",
	"rx_errors",
	"rx_missed",
	"align_errors",
	"tx_single_collisions",
	"tx_multi_collisions",
	"unicast",
	"broadcast",
	"multicast",
	"tx_aborted",
	"tx_underrun",
};

2172
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
2173
{
2174 2175 2176 2177 2178 2179
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(rtl8169_gstrings);
	default:
		return -EOPNOTSUPP;
	}
2180 2181
}

2182 2183 2184 2185 2186 2187 2188
DECLARE_RTL_COND(rtl_counters_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(CounterAddrLow) & CounterDump;
}

2189
static void rtl8169_update_counters(struct net_device *dev)
2190 2191 2192
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
F
Francois Romieu 已提交
2193
	struct device *d = &tp->pci_dev->dev;
2194 2195 2196 2197
	struct rtl8169_counters *counters;
	dma_addr_t paddr;
	u32 cmd;

2198 2199 2200 2201 2202 2203
	/*
	 * Some chips are unable to dump tally counters when the receiver
	 * is disabled.
	 */
	if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
		return;
2204

2205
	counters = dma_alloc_coherent(d, sizeof(*counters), &paddr, GFP_KERNEL);
2206 2207 2208 2209
	if (!counters)
		return;

	RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
2210
	cmd = (u64)paddr & DMA_BIT_MASK(32);
2211 2212 2213
	RTL_W32(CounterAddrLow, cmd);
	RTL_W32(CounterAddrLow, cmd | CounterDump);

2214 2215
	if (rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000))
		memcpy(&tp->counters, counters, sizeof(*counters));
2216 2217 2218 2219

	RTL_W32(CounterAddrLow, 0);
	RTL_W32(CounterAddrHigh, 0);

2220
	dma_free_coherent(d, sizeof(*counters), counters, paddr);
2221 2222
}

2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
static void rtl8169_get_ethtool_stats(struct net_device *dev,
				      struct ethtool_stats *stats, u64 *data)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	ASSERT_RTNL();

	rtl8169_update_counters(dev);

	data[0] = le64_to_cpu(tp->counters.tx_packets);
	data[1] = le64_to_cpu(tp->counters.rx_packets);
	data[2] = le64_to_cpu(tp->counters.tx_errors);
	data[3] = le32_to_cpu(tp->counters.rx_errors);
	data[4] = le16_to_cpu(tp->counters.rx_missed);
	data[5] = le16_to_cpu(tp->counters.align_errors);
	data[6] = le32_to_cpu(tp->counters.tx_one_collision);
	data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
	data[8] = le64_to_cpu(tp->counters.rx_unicast);
	data[9] = le64_to_cpu(tp->counters.rx_broadcast);
	data[10] = le32_to_cpu(tp->counters.rx_multicast);
	data[11] = le16_to_cpu(tp->counters.tx_aborted);
	data[12] = le16_to_cpu(tp->counters.tx_underun);
}

2247 2248 2249 2250 2251 2252 2253 2254 2255
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
{
	switch(stringset) {
	case ETH_SS_STATS:
		memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
		break;
	}
}

2256
static const struct ethtool_ops rtl8169_ethtool_ops = {
L
Linus Torvalds 已提交
2257 2258 2259 2260 2261
	.get_drvinfo		= rtl8169_get_drvinfo,
	.get_regs_len		= rtl8169_get_regs_len,
	.get_link		= ethtool_op_get_link,
	.get_settings		= rtl8169_get_settings,
	.set_settings		= rtl8169_set_settings,
2262 2263
	.get_msglevel		= rtl8169_get_msglevel,
	.set_msglevel		= rtl8169_set_msglevel,
L
Linus Torvalds 已提交
2264
	.get_regs		= rtl8169_get_regs,
F
Francois Romieu 已提交
2265 2266
	.get_wol		= rtl8169_get_wol,
	.set_wol		= rtl8169_set_wol,
2267
	.get_strings		= rtl8169_get_strings,
2268
	.get_sset_count		= rtl8169_get_sset_count,
2269
	.get_ethtool_stats	= rtl8169_get_ethtool_stats,
2270
	.get_ts_info		= ethtool_op_get_ts_info,
L
Linus Torvalds 已提交
2271 2272
};

F
Francois Romieu 已提交
2273
static void rtl8169_get_mac_version(struct rtl8169_private *tp,
2274
				    struct net_device *dev, u8 default_version)
L
Linus Torvalds 已提交
2275
{
2276
	void __iomem *ioaddr = tp->mmio_addr;
2277 2278 2279 2280 2281 2282
	/*
	 * The driver currently handles the 8168Bf and the 8168Be identically
	 * but they can be identified more specifically through the test below
	 * if needed:
	 *
	 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
F
Francois Romieu 已提交
2283 2284 2285 2286
	 *
	 * Same thing for the 8101Eb and the 8101Ec:
	 *
	 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2287
	 */
2288
	static const struct rtl_mac_info {
L
Linus Torvalds 已提交
2289
		u32 mask;
F
Francois Romieu 已提交
2290
		u32 val;
L
Linus Torvalds 已提交
2291 2292
		int mac_version;
	} mac_info[] = {
C
Chun-Hao Lin 已提交
2293 2294 2295 2296 2297
		/* 8168EP family. */
		{ 0x7cf00000, 0x50200000,	RTL_GIGA_MAC_VER_51 },
		{ 0x7cf00000, 0x50100000,	RTL_GIGA_MAC_VER_50 },
		{ 0x7cf00000, 0x50000000,	RTL_GIGA_MAC_VER_49 },

2298 2299 2300 2301
		/* 8168H family. */
		{ 0x7cf00000, 0x54100000,	RTL_GIGA_MAC_VER_46 },
		{ 0x7cf00000, 0x54000000,	RTL_GIGA_MAC_VER_45 },

H
Hayes Wang 已提交
2302
		/* 8168G family. */
H
hayeswang 已提交
2303
		{ 0x7cf00000, 0x5c800000,	RTL_GIGA_MAC_VER_44 },
H
hayeswang 已提交
2304
		{ 0x7cf00000, 0x50900000,	RTL_GIGA_MAC_VER_42 },
H
Hayes Wang 已提交
2305 2306 2307
		{ 0x7cf00000, 0x4c100000,	RTL_GIGA_MAC_VER_41 },
		{ 0x7cf00000, 0x4c000000,	RTL_GIGA_MAC_VER_40 },

2308
		/* 8168F family. */
2309
		{ 0x7c800000, 0x48800000,	RTL_GIGA_MAC_VER_38 },
2310 2311 2312
		{ 0x7cf00000, 0x48100000,	RTL_GIGA_MAC_VER_36 },
		{ 0x7cf00000, 0x48000000,	RTL_GIGA_MAC_VER_35 },

H
hayeswang 已提交
2313
		/* 8168E family. */
H
Hayes Wang 已提交
2314
		{ 0x7c800000, 0x2c800000,	RTL_GIGA_MAC_VER_34 },
H
hayeswang 已提交
2315 2316 2317 2318
		{ 0x7cf00000, 0x2c200000,	RTL_GIGA_MAC_VER_33 },
		{ 0x7cf00000, 0x2c100000,	RTL_GIGA_MAC_VER_32 },
		{ 0x7c800000, 0x2c000000,	RTL_GIGA_MAC_VER_33 },

F
Francois Romieu 已提交
2319
		/* 8168D family. */
2320 2321 2322
		{ 0x7cf00000, 0x28300000,	RTL_GIGA_MAC_VER_26 },
		{ 0x7cf00000, 0x28100000,	RTL_GIGA_MAC_VER_25 },
		{ 0x7c800000, 0x28000000,	RTL_GIGA_MAC_VER_26 },
F
Francois Romieu 已提交
2323

F
françois romieu 已提交
2324 2325 2326
		/* 8168DP family. */
		{ 0x7cf00000, 0x28800000,	RTL_GIGA_MAC_VER_27 },
		{ 0x7cf00000, 0x28a00000,	RTL_GIGA_MAC_VER_28 },
2327
		{ 0x7cf00000, 0x28b00000,	RTL_GIGA_MAC_VER_31 },
F
françois romieu 已提交
2328

2329
		/* 8168C family. */
2330
		{ 0x7cf00000, 0x3cb00000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2331
		{ 0x7cf00000, 0x3c900000,	RTL_GIGA_MAC_VER_23 },
2332
		{ 0x7cf00000, 0x3c800000,	RTL_GIGA_MAC_VER_18 },
2333
		{ 0x7c800000, 0x3c800000,	RTL_GIGA_MAC_VER_24 },
F
Francois Romieu 已提交
2334 2335
		{ 0x7cf00000, 0x3c000000,	RTL_GIGA_MAC_VER_19 },
		{ 0x7cf00000, 0x3c200000,	RTL_GIGA_MAC_VER_20 },
F
Francois Romieu 已提交
2336
		{ 0x7cf00000, 0x3c300000,	RTL_GIGA_MAC_VER_21 },
2337
		{ 0x7cf00000, 0x3c400000,	RTL_GIGA_MAC_VER_22 },
2338
		{ 0x7c800000, 0x3c000000,	RTL_GIGA_MAC_VER_22 },
F
Francois Romieu 已提交
2339 2340 2341 2342 2343 2344 2345 2346

		/* 8168B family. */
		{ 0x7cf00000, 0x38000000,	RTL_GIGA_MAC_VER_12 },
		{ 0x7cf00000, 0x38500000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x38000000,	RTL_GIGA_MAC_VER_17 },
		{ 0x7c800000, 0x30000000,	RTL_GIGA_MAC_VER_11 },

		/* 8101 family. */
H
Hayes Wang 已提交
2347 2348
		{ 0x7cf00000, 0x44900000,	RTL_GIGA_MAC_VER_39 },
		{ 0x7c800000, 0x44800000,	RTL_GIGA_MAC_VER_39 },
2349
		{ 0x7c800000, 0x44000000,	RTL_GIGA_MAC_VER_37 },
2350
		{ 0x7cf00000, 0x40b00000,	RTL_GIGA_MAC_VER_30 },
2351 2352 2353
		{ 0x7cf00000, 0x40a00000,	RTL_GIGA_MAC_VER_30 },
		{ 0x7cf00000, 0x40900000,	RTL_GIGA_MAC_VER_29 },
		{ 0x7c800000, 0x40800000,	RTL_GIGA_MAC_VER_30 },
2354 2355 2356 2357 2358 2359
		{ 0x7cf00000, 0x34a00000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7cf00000, 0x24a00000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7cf00000, 0x34900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x24900000,	RTL_GIGA_MAC_VER_08 },
		{ 0x7cf00000, 0x34800000,	RTL_GIGA_MAC_VER_07 },
		{ 0x7cf00000, 0x24800000,	RTL_GIGA_MAC_VER_07 },
F
Francois Romieu 已提交
2360
		{ 0x7cf00000, 0x34000000,	RTL_GIGA_MAC_VER_13 },
2361
		{ 0x7cf00000, 0x34300000,	RTL_GIGA_MAC_VER_10 },
F
Francois Romieu 已提交
2362
		{ 0x7cf00000, 0x34200000,	RTL_GIGA_MAC_VER_16 },
2363 2364
		{ 0x7c800000, 0x34800000,	RTL_GIGA_MAC_VER_09 },
		{ 0x7c800000, 0x24800000,	RTL_GIGA_MAC_VER_09 },
F
Francois Romieu 已提交
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
		{ 0x7c800000, 0x34000000,	RTL_GIGA_MAC_VER_16 },
		/* FIXME: where did these entries come from ? -- FR */
		{ 0xfc800000, 0x38800000,	RTL_GIGA_MAC_VER_15 },
		{ 0xfc800000, 0x30800000,	RTL_GIGA_MAC_VER_14 },

		/* 8110 family. */
		{ 0xfc800000, 0x98000000,	RTL_GIGA_MAC_VER_06 },
		{ 0xfc800000, 0x18000000,	RTL_GIGA_MAC_VER_05 },
		{ 0xfc800000, 0x10000000,	RTL_GIGA_MAC_VER_04 },
		{ 0xfc800000, 0x04000000,	RTL_GIGA_MAC_VER_03 },
		{ 0xfc800000, 0x00800000,	RTL_GIGA_MAC_VER_02 },
		{ 0xfc800000, 0x00000000,	RTL_GIGA_MAC_VER_01 },

2378 2379
		/* Catch-all */
		{ 0x00000000, 0x00000000,	RTL_GIGA_MAC_NONE   }
2380 2381
	};
	const struct rtl_mac_info *p = mac_info;
L
Linus Torvalds 已提交
2382 2383
	u32 reg;

F
Francois Romieu 已提交
2384 2385
	reg = RTL_R32(TxConfig);
	while ((reg & p->mask) != p->val)
L
Linus Torvalds 已提交
2386 2387
		p++;
	tp->mac_version = p->mac_version;
2388 2389 2390 2391 2392

	if (tp->mac_version == RTL_GIGA_MAC_NONE) {
		netif_notice(tp, probe, dev,
			     "unknown MAC, using family default\n");
		tp->mac_version = default_version;
H
hayeswang 已提交
2393 2394 2395 2396
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_42 :
				  RTL_GIGA_MAC_VER_43;
2397 2398 2399 2400 2401 2402 2403 2404
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_45 :
				  RTL_GIGA_MAC_VER_47;
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
		tp->mac_version = tp->mii.supports_gmii ?
				  RTL_GIGA_MAC_VER_46 :
				  RTL_GIGA_MAC_VER_48;
2405
	}
L
Linus Torvalds 已提交
2406 2407 2408 2409
}

static void rtl8169_print_mac_version(struct rtl8169_private *tp)
{
2410
	dprintk("mac_version = 0x%02x\n", tp->mac_version);
L
Linus Torvalds 已提交
2411 2412
}

F
Francois Romieu 已提交
2413 2414 2415 2416 2417
struct phy_reg {
	u16 reg;
	u16 val;
};

2418 2419
static void rtl_writephy_batch(struct rtl8169_private *tp,
			       const struct phy_reg *regs, int len)
F
Francois Romieu 已提交
2420 2421
{
	while (len-- > 0) {
2422
		rtl_writephy(tp, regs->reg, regs->val);
F
Francois Romieu 已提交
2423 2424 2425 2426
		regs++;
	}
}

2427 2428 2429 2430
#define PHY_READ		0x00000000
#define PHY_DATA_OR		0x10000000
#define PHY_DATA_AND		0x20000000
#define PHY_BJMPN		0x30000000
2431
#define PHY_MDIO_CHG		0x40000000
2432 2433 2434 2435 2436 2437 2438 2439 2440
#define PHY_CLEAR_READCOUNT	0x70000000
#define PHY_WRITE		0x80000000
#define PHY_READCOUNT_EQ_SKIP	0x90000000
#define PHY_COMP_EQ_SKIPN	0xa0000000
#define PHY_COMP_NEQ_SKIPN	0xb0000000
#define PHY_WRITE_PREVIOUS	0xc0000000
#define PHY_SKIPN		0xd0000000
#define PHY_DELAY_MS		0xe0000000

H
Hayes Wang 已提交
2441 2442 2443 2444 2445 2446 2447 2448
struct fw_info {
	u32	magic;
	char	version[RTL_VER_SIZE];
	__le32	fw_start;
	__le32	fw_len;
	u8	chksum;
} __packed;

2449 2450 2451
#define FW_OPCODE_SIZE	sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))

static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2452
{
2453
	const struct firmware *fw = rtl_fw->fw;
H
Hayes Wang 已提交
2454
	struct fw_info *fw_info = (struct fw_info *)fw->data;
2455 2456 2457 2458 2459 2460
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
	char *version = rtl_fw->version;
	bool rc = false;

	if (fw->size < FW_OPCODE_SIZE)
		goto out;
H
Hayes Wang 已提交
2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486

	if (!fw_info->magic) {
		size_t i, size, start;
		u8 checksum = 0;

		if (fw->size < sizeof(*fw_info))
			goto out;

		for (i = 0; i < fw->size; i++)
			checksum += fw->data[i];
		if (checksum != 0)
			goto out;

		start = le32_to_cpu(fw_info->fw_start);
		if (start > fw->size)
			goto out;

		size = le32_to_cpu(fw_info->fw_len);
		if (size > (fw->size - start) / FW_OPCODE_SIZE)
			goto out;

		memcpy(version, fw_info->version, RTL_VER_SIZE);

		pa->code = (__le32 *)(fw->data + start);
		pa->size = size;
	} else {
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
		if (fw->size % FW_OPCODE_SIZE)
			goto out;

		strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);

		pa->code = (__le32 *)fw->data;
		pa->size = fw->size / FW_OPCODE_SIZE;
	}
	version[RTL_VER_SIZE - 1] = 0;

	rc = true;
out:
	return rc;
}

2502 2503
static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
			   struct rtl_fw_phy_action *pa)
2504
{
2505
	bool rc = false;
2506
	size_t index;
2507

2508 2509
	for (index = 0; index < pa->size; index++) {
		u32 action = le32_to_cpu(pa->code[index]);
2510
		u32 regno = (action & 0x0fff0000) >> 16;
2511

2512 2513 2514 2515
		switch(action & 0xf0000000) {
		case PHY_READ:
		case PHY_DATA_OR:
		case PHY_DATA_AND:
2516
		case PHY_MDIO_CHG:
2517 2518 2519 2520 2521 2522 2523 2524
		case PHY_CLEAR_READCOUNT:
		case PHY_WRITE:
		case PHY_WRITE_PREVIOUS:
		case PHY_DELAY_MS:
			break;

		case PHY_BJMPN:
			if (regno > index) {
2525
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2526
					  "Out of range of firmware\n");
2527
				goto out;
2528 2529 2530
			}
			break;
		case PHY_READCOUNT_EQ_SKIP:
2531
			if (index + 2 >= pa->size) {
2532
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2533
					  "Out of range of firmware\n");
2534
				goto out;
2535 2536 2537 2538 2539
			}
			break;
		case PHY_COMP_EQ_SKIPN:
		case PHY_COMP_NEQ_SKIPN:
		case PHY_SKIPN:
2540
			if (index + 1 + regno >= pa->size) {
2541
				netif_err(tp, ifup, tp->dev,
F
Francois Romieu 已提交
2542
					  "Out of range of firmware\n");
2543
				goto out;
2544
			}
2545 2546
			break;

2547
		default:
2548
			netif_err(tp, ifup, tp->dev,
2549
				  "Invalid action 0x%08x\n", action);
2550
			goto out;
2551 2552
		}
	}
2553 2554 2555 2556
	rc = true;
out:
	return rc;
}
2557

2558 2559 2560 2561 2562 2563
static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct net_device *dev = tp->dev;
	int rc = -EINVAL;

	if (!rtl_fw_format_ok(tp, rtl_fw)) {
2564
		netif_err(tp, ifup, dev, "invalid firmware\n");
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
		goto out;
	}

	if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
		rc = 0;
out:
	return rc;
}

static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
{
	struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2577
	struct mdio_ops org, *ops = &tp->mdio_ops;
2578 2579 2580 2581
	u32 predata, count;
	size_t index;

	predata = count = 0;
2582 2583
	org.write = ops->write;
	org.read = ops->read;
2584

2585 2586
	for (index = 0; index < pa->size; ) {
		u32 action = le32_to_cpu(pa->code[index]);
2587
		u32 data = action & 0x0000ffff;
2588 2589 2590 2591
		u32 regno = (action & 0x0fff0000) >> 16;

		if (!action)
			break;
2592 2593

		switch(action & 0xf0000000) {
2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
		case PHY_READ:
			predata = rtl_readphy(tp, regno);
			count++;
			index++;
			break;
		case PHY_DATA_OR:
			predata |= data;
			index++;
			break;
		case PHY_DATA_AND:
			predata &= data;
			index++;
			break;
		case PHY_BJMPN:
			index -= regno;
			break;
2610 2611 2612 2613 2614 2615 2616 2617 2618
		case PHY_MDIO_CHG:
			if (data == 0) {
				ops->write = org.write;
				ops->read = org.read;
			} else if (data == 1) {
				ops->write = mac_mcu_write;
				ops->read = mac_mcu_read;
			}

2619 2620 2621 2622 2623 2624
			index++;
			break;
		case PHY_CLEAR_READCOUNT:
			count = 0;
			index++;
			break;
2625
		case PHY_WRITE:
2626 2627 2628 2629
			rtl_writephy(tp, regno, data);
			index++;
			break;
		case PHY_READCOUNT_EQ_SKIP:
F
Francois Romieu 已提交
2630
			index += (count == data) ? 2 : 1;
2631
			break;
2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653
		case PHY_COMP_EQ_SKIPN:
			if (predata == data)
				index += regno;
			index++;
			break;
		case PHY_COMP_NEQ_SKIPN:
			if (predata != data)
				index += regno;
			index++;
			break;
		case PHY_WRITE_PREVIOUS:
			rtl_writephy(tp, regno, predata);
			index++;
			break;
		case PHY_SKIPN:
			index += regno + 1;
			break;
		case PHY_DELAY_MS:
			mdelay(data);
			index++;
			break;

2654 2655 2656 2657
		default:
			BUG();
		}
	}
2658 2659 2660

	ops->write = org.write;
	ops->read = org.read;
2661 2662
}

2663 2664
static void rtl_release_firmware(struct rtl8169_private *tp)
{
2665 2666 2667 2668 2669
	if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
		release_firmware(tp->rtl_fw->fw);
		kfree(tp->rtl_fw);
	}
	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
2670 2671
}

2672
static void rtl_apply_firmware(struct rtl8169_private *tp)
2673
{
2674
	struct rtl_fw *rtl_fw = tp->rtl_fw;
2675 2676

	/* TODO: release firmware once rtl_phy_write_fw signals failures. */
2677
	if (!IS_ERR_OR_NULL(rtl_fw))
2678
		rtl_phy_write_fw(tp, rtl_fw);
2679 2680 2681 2682 2683 2684 2685 2686
}

static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
{
	if (rtl_readphy(tp, reg) != val)
		netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
	else
		rtl_apply_firmware(tp);
2687 2688
}

2689
static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
2690
{
2691
	static const struct phy_reg phy_reg_init[] = {
F
françois romieu 已提交
2692 2693 2694 2695 2696
		{ 0x1f, 0x0001 },
		{ 0x06, 0x006e },
		{ 0x08, 0x0708 },
		{ 0x15, 0x4000 },
		{ 0x18, 0x65c7 },
L
Linus Torvalds 已提交
2697

F
françois romieu 已提交
2698 2699 2700 2701 2702 2703 2704
		{ 0x1f, 0x0001 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x0000 },
L
Linus Torvalds 已提交
2705

F
françois romieu 已提交
2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
		{ 0x03, 0xff41 },
		{ 0x02, 0xdf60 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x0077 },
		{ 0x04, 0x7800 },
		{ 0x04, 0x7000 },

		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf0f9 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xa000 },

		{ 0x03, 0xff41 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x0140 },
		{ 0x00, 0x00bb },
		{ 0x04, 0xb800 },
		{ 0x04, 0xb000 },

		{ 0x03, 0xdf41 },
		{ 0x02, 0xdc60 },
		{ 0x01, 0x6340 },
		{ 0x00, 0x007d },
		{ 0x04, 0xd800 },
		{ 0x04, 0xd000 },

		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x100a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },

		{ 0x1f, 0x0000 },
		{ 0x0b, 0x0000 },
		{ 0x00, 0x9200 }
	};
L
Linus Torvalds 已提交
2752

2753
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
L
Linus Torvalds 已提交
2754 2755
}

2756
static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
2757
{
2758
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2759 2760 2761 2762 2763
		{ 0x1f, 0x0002 },
		{ 0x01, 0x90d0 },
		{ 0x1f, 0x0000 }
	};

2764
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2765 2766
}

2767
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
2768 2769 2770
{
	struct pci_dev *pdev = tp->pci_dev;

2771 2772
	if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
	    (pdev->subsystem_device != 0xe000))
2773 2774
		return;

2775 2776 2777
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_writephy(tp, 0x10, 0xf01b);
	rtl_writephy(tp, 0x1f, 0x0000);
2778 2779
}

2780
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
2781
{
2782
	static const struct phy_reg phy_reg_init[] = {
2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x14, 0xfb54 },
		{ 0x18, 0xf5c7 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2822
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2823

2824
	rtl8169scd_hw_phy_config_quirk(tp);
2825 2826
}

2827
static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
2828
{
2829
	static const struct phy_reg phy_reg_init[] = {
2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876
		{ 0x1f, 0x0001 },
		{ 0x04, 0x0000 },
		{ 0x03, 0x00a1 },
		{ 0x02, 0x0008 },
		{ 0x01, 0x0120 },
		{ 0x00, 0x1000 },
		{ 0x04, 0x0800 },
		{ 0x04, 0x9000 },
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0xa000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0xff95 },
		{ 0x00, 0xba00 },
		{ 0x04, 0xa800 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0x8480 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x18, 0x67c7 },
		{ 0x04, 0x2000 },
		{ 0x03, 0x002f },
		{ 0x02, 0x4360 },
		{ 0x01, 0x0109 },
		{ 0x00, 0x3022 },
		{ 0x04, 0x2800 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
		{ 0x1f, 0x0000 }
	};

2877
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2878 2879
}

2880
static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
2881
{
2882
	static const struct phy_reg phy_reg_init[] = {
2883 2884 2885 2886
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2887 2888
	rtl_writephy(tp, 0x1f, 0x0001);
	rtl_patchphy(tp, 0x16, 1 << 0);
2889

2890
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2891 2892
}

2893
static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
2894
{
2895
	static const struct phy_reg phy_reg_init[] = {
2896 2897 2898 2899 2900
		{ 0x1f, 0x0001 },
		{ 0x10, 0xf41b },
		{ 0x1f, 0x0000 }
	};

2901
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2902 2903
}

2904
static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2905
{
2906
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2907 2908 2909 2910 2911 2912 2913
		{ 0x1f, 0x0000 },
		{ 0x1d, 0x0f00 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x1ec8 },
		{ 0x1f, 0x0000 }
	};

2914
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2915 2916
}

2917
static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2918
{
2919
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2920 2921 2922 2923 2924
		{ 0x1f, 0x0001 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0000 }
	};

2925 2926 2927
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
F
Francois Romieu 已提交
2928

2929
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
2930 2931
}

2932
static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2933
{
2934
	static const struct phy_reg phy_reg_init[] = {
2935 2936
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
F
Francois Romieu 已提交
2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
		{ 0x1f, 0x0002 },
		{ 0x00, 0x88d4 },
		{ 0x01, 0x82b1 },
		{ 0x03, 0x7002 },
		{ 0x08, 0x9e30 },
		{ 0x09, 0x01f0 },
		{ 0x0a, 0x5500 },
		{ 0x0c, 0x00c8 },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xc096 },
		{ 0x16, 0x000a },
2948 2949 2950 2951
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x09, 0x2000 },
		{ 0x09, 0x0000 }
F
Francois Romieu 已提交
2952 2953
	};

2954
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2955

2956 2957 2958
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
2959 2960
}

2961
static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
2962
{
2963
	static const struct phy_reg phy_reg_init[] = {
2964
		{ 0x1f, 0x0001 },
2965
		{ 0x12, 0x2300 },
2966 2967 2968 2969 2970 2971 2972
		{ 0x03, 0x802f },
		{ 0x02, 0x4f02 },
		{ 0x01, 0x0409 },
		{ 0x00, 0xf099 },
		{ 0x04, 0x9800 },
		{ 0x04, 0x9000 },
		{ 0x1d, 0x3d98 },
2973 2974
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
2975 2976 2977
		{ 0x06, 0x0761 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
2978 2979 2980
		{ 0x1f, 0x0000 }
	};

2981
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
2982

2983 2984 2985 2986
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
2987 2988
}

2989
static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
2990
{
2991
	static const struct phy_reg phy_reg_init[] = {
F
Francois Romieu 已提交
2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
		{ 0x1f, 0x0001 },
		{ 0x12, 0x2300 },
		{ 0x1d, 0x3d98 },
		{ 0x1f, 0x0002 },
		{ 0x0c, 0x7eb8 },
		{ 0x06, 0x5461 },
		{ 0x1f, 0x0003 },
		{ 0x16, 0x0f0a },
		{ 0x1f, 0x0000 }
	};

3003
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3004

3005 3006 3007 3008
	rtl_patchphy(tp, 0x16, 1 << 0);
	rtl_patchphy(tp, 0x14, 1 << 5);
	rtl_patchphy(tp, 0x0d, 1 << 5);
	rtl_writephy(tp, 0x1f, 0x0000);
F
Francois Romieu 已提交
3009 3010
}

3011
static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
3012
{
3013
	rtl8168c_3_hw_phy_config(tp);
3014 3015
}

3016
static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
F
Francois Romieu 已提交
3017
{
3018
	static const struct phy_reg phy_reg_init_0[] = {
3019
		/* Channel Estimation */
F
Francois Romieu 已提交
3020
		{ 0x1f, 0x0001 },
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
F
Francois Romieu 已提交
3032
		{ 0x1f, 0x0003 },
3033 3034 3035
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
3036 3037 3038 3039
		{ 0x14, 0x94c0 },

		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3040
		 * Enhance line driver power
3041
		 */
F
Francois Romieu 已提交
3042
		{ 0x1f, 0x0002 },
3043 3044 3045
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3046 3047 3048 3049 3050 3051 3052 3053
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3054

F
Francois Romieu 已提交
3055
		{ 0x1f, 0x0000 },
3056
		{ 0x0d, 0xf880 }
3057 3058
	};

3059
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
3060

3061 3062 3063 3064
	/*
	 * Rx Error Issue
	 * Fine Tune Switching regulator parameter
	 */
3065
	rtl_writephy(tp, 0x1f, 0x0002);
3066 3067
	rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
	rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
3068

3069
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3070
		static const struct phy_reg phy_reg_init[] = {
3071 3072 3073 3074 3075 3076 3077 3078 3079
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },
			{ 0x1f, 0x0002 }
		};
		int val;

3080
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3081

3082
		val = rtl_readphy(tp, 0x0d);
3083 3084

		if ((val & 0x00ff) != 0x006c) {
3085
			static const u32 set[] = {
3086 3087 3088 3089 3090
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3091
			rtl_writephy(tp, 0x1f, 0x0002);
3092 3093 3094

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3095
				rtl_writephy(tp, 0x0d, val | set[i]);
3096 3097
		}
	} else {
3098
		static const struct phy_reg phy_reg_init[] = {
3099 3100 3101 3102 3103 3104 3105
			{ 0x1f, 0x0002 },
			{ 0x05, 0x6662 },
			{ 0x1f, 0x0005 },
			{ 0x05, 0x8330 },
			{ 0x06, 0x6662 }
		};

3106
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3107 3108
	}

3109
	/* RSET couple improve */
3110 3111 3112
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0d, 0x0300);
	rtl_patchphy(tp, 0x0f, 0x0010);
3113

3114
	/* Fine tune PLL performance */
3115
	rtl_writephy(tp, 0x1f, 0x0002);
3116 3117
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3118

3119 3120
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3121 3122

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
3123

3124
	rtl_writephy(tp, 0x1f, 0x0000);
3125 3126
}

3127
static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
3128
{
3129
	static const struct phy_reg phy_reg_init_0[] = {
3130
		/* Channel Estimation */
3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
		{ 0x1f, 0x0001 },
		{ 0x06, 0x4064 },
		{ 0x07, 0x2863 },
		{ 0x08, 0x059c },
		{ 0x09, 0x26b4 },
		{ 0x0a, 0x6a19 },
		{ 0x0b, 0xdcc8 },
		{ 0x10, 0xf06d },
		{ 0x14, 0x7f68 },
		{ 0x18, 0x7fd9 },
		{ 0x1c, 0xf0ff },
		{ 0x1d, 0x3d9c },
		{ 0x1f, 0x0003 },
		{ 0x12, 0xf49f },
		{ 0x13, 0x070b },
		{ 0x1a, 0x05ad },
		{ 0x14, 0x94c0 },

3149 3150
		/*
		 * Tx Error Issue
F
Francois Romieu 已提交
3151
		 * Enhance line driver power
3152
		 */
3153 3154 3155 3156
		{ 0x1f, 0x0002 },
		{ 0x06, 0x5561 },
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8332 },
3157 3158 3159 3160 3161 3162 3163 3164
		{ 0x06, 0x5561 },

		/*
		 * Can not link to 1Gbps with bad cable
		 * Decrease SNR threshold form 21.07dB to 19.04dB
		 */
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },
3165 3166

		{ 0x1f, 0x0000 },
3167
		{ 0x0d, 0xf880 }
F
Francois Romieu 已提交
3168 3169
	};

3170
	rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
F
Francois Romieu 已提交
3171

3172
	if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
3173
		static const struct phy_reg phy_reg_init[] = {
3174 3175
			{ 0x1f, 0x0002 },
			{ 0x05, 0x669a },
F
Francois Romieu 已提交
3176
			{ 0x1f, 0x0005 },
3177 3178 3179 3180 3181 3182 3183
			{ 0x05, 0x8330 },
			{ 0x06, 0x669a },

			{ 0x1f, 0x0002 }
		};
		int val;

3184
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3185

3186
		val = rtl_readphy(tp, 0x0d);
3187
		if ((val & 0x00ff) != 0x006c) {
J
Joe Perches 已提交
3188
			static const u32 set[] = {
3189 3190 3191 3192 3193
				0x0065, 0x0066, 0x0067, 0x0068,
				0x0069, 0x006a, 0x006b, 0x006c
			};
			int i;

3194
			rtl_writephy(tp, 0x1f, 0x0002);
3195 3196 3197

			val &= 0xff00;
			for (i = 0; i < ARRAY_SIZE(set); i++)
3198
				rtl_writephy(tp, 0x0d, val | set[i]);
3199 3200
		}
	} else {
3201
		static const struct phy_reg phy_reg_init[] = {
3202 3203
			{ 0x1f, 0x0002 },
			{ 0x05, 0x2642 },
F
Francois Romieu 已提交
3204
			{ 0x1f, 0x0005 },
3205 3206
			{ 0x05, 0x8330 },
			{ 0x06, 0x2642 }
F
Francois Romieu 已提交
3207 3208
		};

3209
		rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3210 3211
	}

3212
	/* Fine tune PLL performance */
3213
	rtl_writephy(tp, 0x1f, 0x0002);
3214 3215
	rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
	rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
3216

3217
	/* Switching regulator Slew rate */
3218 3219
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_patchphy(tp, 0x0f, 0x0017);
3220

3221 3222
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x001b);
3223 3224

	rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
3225

3226
	rtl_writephy(tp, 0x1f, 0x0000);
3227 3228
}

3229
static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
3230
{
3231
	static const struct phy_reg phy_reg_init[] = {
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
		{ 0x1f, 0x0002 },
		{ 0x10, 0x0008 },
		{ 0x0d, 0x006c },

		{ 0x1f, 0x0000 },
		{ 0x0d, 0xf880 },

		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0001 },
		{ 0x0b, 0xa4d8 },
		{ 0x09, 0x281c },
		{ 0x07, 0x2883 },
		{ 0x0a, 0x6b35 },
		{ 0x1d, 0x3da4 },
		{ 0x1c, 0xeffd },
		{ 0x14, 0x7f52 },
		{ 0x18, 0x7fc6 },
		{ 0x08, 0x0601 },
		{ 0x06, 0x4063 },
		{ 0x10, 0xf074 },
		{ 0x1f, 0x0003 },
		{ 0x13, 0x0789 },
		{ 0x12, 0xf4bd },
		{ 0x1a, 0x04fd },
		{ 0x14, 0x84b0 },
		{ 0x1f, 0x0000 },
		{ 0x00, 0x9200 },

		{ 0x1f, 0x0005 },
		{ 0x01, 0x0340 },
		{ 0x1f, 0x0001 },
		{ 0x04, 0x4000 },
		{ 0x03, 0x1d21 },
		{ 0x02, 0x0c32 },
		{ 0x01, 0x0200 },
		{ 0x00, 0x5554 },
		{ 0x04, 0x4800 },
		{ 0x04, 0x4000 },
		{ 0x04, 0xf000 },
		{ 0x03, 0xdf01 },
		{ 0x02, 0xdf20 },
		{ 0x01, 0x101a },
		{ 0x00, 0xa0ff },
		{ 0x04, 0xf800 },
		{ 0x04, 0xf000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0023 },
		{ 0x16, 0x0000 },
		{ 0x1f, 0x0000 }
	};

3287
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
F
Francois Romieu 已提交
3288 3289
}

F
françois romieu 已提交
3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0001 },
		{ 0x17, 0x0cc0 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002d },
		{ 0x18, 0x0040 },
		{ 0x1f, 0x0000 }
	};

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
	rtl_patchphy(tp, 0x0d, 1 << 5);
}

H
Hayes Wang 已提交
3306
static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
H
hayeswang 已提交
3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b80 },
		{ 0x06, 0xc896 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0001 },
		{ 0x0b, 0x6c20 },
		{ 0x07, 0x2872 },
		{ 0x1c, 0xefff },
		{ 0x1f, 0x0003 },
		{ 0x14, 0x6420 },
		{ 0x1f, 0x0000 },

		/* Update PFM & 10M TX idle timer */
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x002f },
		{ 0x15, 0x1919 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0000 }
	};

F
Francois Romieu 已提交
3336 3337
	rtl_apply_firmware(tp);

H
hayeswang 已提交
3338 3339 3340 3341 3342
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* DCO enable for 10M IDLE Power */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0023);
3343
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
hayeswang 已提交
3344 3345 3346 3347
	rtl_writephy(tp, 0x1f, 0x0000);

	/* For impedance matching */
	rtl_writephy(tp, 0x1f, 0x0002);
3348
	rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
F
Francois Romieu 已提交
3349
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3350 3351 3352 3353

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3354
	rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
H
hayeswang 已提交
3355
	rtl_writephy(tp, 0x1f, 0x0000);
3356
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
hayeswang 已提交
3357 3358 3359

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3360
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
hayeswang 已提交
3361 3362 3363 3364
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3365
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
hayeswang 已提交
3366 3367
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3368
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
H
hayeswang 已提交
3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
	rtl_writephy(tp, 0x1f, 0x0006);
	rtl_writephy(tp, 0x00, 0x5a00);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);
}

3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
{
	const u16 w[] = {
		addr[0] | (addr[1] << 8),
		addr[2] | (addr[3] << 8),
		addr[4] | (addr[5] << 8)
	};
	const struct exgmac_reg e[] = {
		{ .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
		{ .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
		{ .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
		{ .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
	};

	rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
}

H
Hayes Wang 已提交
3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431
static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Enable Delay cap */
		{ 0x1f, 0x0004 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x00ac },
		{ 0x18, 0x0006 },
		{ 0x1f, 0x0002 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0000 },

		/* Green Setting */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b5b },
		{ 0x06, 0x9222 },
		{ 0x05, 0x8b6d },
		{ 0x06, 0x8000 },
		{ 0x05, 0x8b76 },
		{ 0x06, 0x8000 },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3432
	rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
H
Hayes Wang 已提交
3433 3434 3435 3436 3437 3438
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3439
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
H
Hayes Wang 已提交
3440 3441
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
3442
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
H
Hayes Wang 已提交
3443 3444 3445 3446

	/* improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3447
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
H
Hayes Wang 已提交
3448 3449 3450 3451 3452
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3453
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
H
Hayes Wang 已提交
3454 3455 3456
	rtl_writephy(tp, 0x1f, 0x0000);

	/* EEE setting */
3457
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0000, 0x0003, ERIAR_EXGMAC);
H
Hayes Wang 已提交
3458 3459
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3460
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
H
Hayes Wang 已提交
3461 3462 3463
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3464
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
H
Hayes Wang 已提交
3465 3466 3467 3468 3469 3470 3471 3472 3473 3474
	rtl_writephy(tp, 0x1f, 0x0002);
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3475 3476
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
H
Hayes Wang 已提交
3477
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
3478

3479 3480
	/* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
	rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
H
Hayes Wang 已提交
3481 3482
}

3483 3484 3485 3486 3487
static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
{
	/* For 4-corner performance improve */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b80);
3488
	rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
3489 3490 3491 3492 3493
	rtl_writephy(tp, 0x1f, 0x0000);

	/* PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x002d);
3494
	rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
3495
	rtl_writephy(tp, 0x1f, 0x0000);
3496
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3497 3498 3499 3500

	/* Improve 10M EEE waveform */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b86);
3501
	rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
3502 3503 3504
	rtl_writephy(tp, 0x1f, 0x0000);
}

3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545
static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00fb },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};

	rtl_apply_firmware(tp);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

3546
	rtl8168f_hw_phy_config(tp);
3547 3548 3549 3550

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3551
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3552 3553 3554 3555 3556 3557 3558
	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3559
	rtl8168f_hw_phy_config(tp);
3560 3561
}

3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		/* Channel estimation fine tune */
		{ 0x1f, 0x0003 },
		{ 0x09, 0xa20f },
		{ 0x1f, 0x0000 },

		/* Modify green table for giga & fnet */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b55 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b5e },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b67 },
		{ 0x06, 0x0000 },
		{ 0x05, 0x8b70 },
		{ 0x06, 0x0000 },
		{ 0x1f, 0x0000 },
		{ 0x1f, 0x0007 },
		{ 0x1e, 0x0078 },
		{ 0x17, 0x0000 },
		{ 0x19, 0x00aa },
		{ 0x1f, 0x0000 },

		/* Modify green table for 10M */
		{ 0x1f, 0x0005 },
		{ 0x05, 0x8b79 },
		{ 0x06, 0xaa00 },
		{ 0x1f, 0x0000 },

		/* Disable hiimpedance detection (RTCT) */
		{ 0x1f, 0x0003 },
		{ 0x01, 0x328a },
		{ 0x1f, 0x0000 }
	};


	rtl_apply_firmware(tp);

	rtl8168f_hw_phy_config(tp);

	/* Improve 2-pair detection performance */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3607
	rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
3608 3609 3610 3611 3612 3613 3614
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

	/* Modify green table for giga */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b54);
3615
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3616
	rtl_writephy(tp, 0x05, 0x8b5d);
3617
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
3618
	rtl_writephy(tp, 0x05, 0x8a7c);
3619
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3620
	rtl_writephy(tp, 0x05, 0x8a7f);
3621
	rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
3622
	rtl_writephy(tp, 0x05, 0x8a82);
3623
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3624
	rtl_writephy(tp, 0x05, 0x8a85);
3625
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3626
	rtl_writephy(tp, 0x05, 0x8a88);
3627
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
3628 3629 3630 3631 3632
	rtl_writephy(tp, 0x1f, 0x0000);

	/* uc same-seed solution */
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3633
	rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
3634 3635 3636
	rtl_writephy(tp, 0x1f, 0x0000);

	/* eee setting */
3637
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
3638 3639
	rtl_writephy(tp, 0x1f, 0x0005);
	rtl_writephy(tp, 0x05, 0x8b85);
3640
	rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
3641 3642 3643
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x1f, 0x0007);
	rtl_writephy(tp, 0x1e, 0x0020);
3644
	rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
3645 3646 3647 3648 3649 3650 3651 3652 3653
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0007);
	rtl_writephy(tp, 0x0e, 0x003c);
	rtl_writephy(tp, 0x0d, 0x4007);
	rtl_writephy(tp, 0x0e, 0x0000);
	rtl_writephy(tp, 0x0d, 0x0000);

	/* Green feature */
	rtl_writephy(tp, 0x1f, 0x0003);
3654 3655
	rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
	rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
3656 3657 3658
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
3659 3660 3661 3662
static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);

3663 3664 3665
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x10) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3666
		rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
3667 3668
	} else {
		rtl_writephy(tp, 0x1f, 0x0bcc);
3669
		rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
3670
	}
H
Hayes Wang 已提交
3671

3672 3673 3674
	rtl_writephy(tp, 0x1f, 0x0a46);
	if (rtl_readphy(tp, 0x13) & 0x0100) {
		rtl_writephy(tp, 0x1f, 0x0c41);
3675
		rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
3676
	} else {
3677
		rtl_writephy(tp, 0x1f, 0x0c41);
3678
		rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
3679
	}
H
Hayes Wang 已提交
3680

3681 3682
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
3683
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
H
Hayes Wang 已提交
3684

3685
	rtl_writephy(tp, 0x1f, 0x0bcc);
3686
	rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
3687
	rtl_writephy(tp, 0x1f, 0x0a44);
3688
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3689 3690
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
3691 3692
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3693

3694 3695
	/* EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
3696
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
H
Hayes Wang 已提交
3697

3698 3699 3700
	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
3701
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3702 3703

	rtl_writephy(tp, 0x1f, 0x0c42);
3704
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3705

3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716
	/* Improve SWR Efficiency */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x11, 0x5655);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);

3717 3718 3719
	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3720
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3721

3722
	rtl_writephy(tp, 0x1f, 0x0000);
H
Hayes Wang 已提交
3723 3724
}

H
hayeswang 已提交
3725 3726 3727 3728 3729
static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
{
	rtl_apply_firmware(tp);
}

3730 3731 3732 3733 3734 3735 3736 3737 3738 3739
static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
{
	u16 dout_tapbin;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHN EST parameters adjust - giga master */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x809b);
3740
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
3741
	rtl_writephy(tp, 0x13, 0x80a2);
3742
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
3743
	rtl_writephy(tp, 0x13, 0x80a4);
3744
	rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
3745
	rtl_writephy(tp, 0x13, 0x809c);
3746
	rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
3747 3748 3749 3750 3751
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - giga slave */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80ad);
3752
	rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
3753
	rtl_writephy(tp, 0x13, 0x80b4);
3754
	rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
3755
	rtl_writephy(tp, 0x13, 0x80ac);
3756
	rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
3757 3758 3759 3760 3761
	rtl_writephy(tp, 0x1f, 0x0000);

	/* CHN EST parameters adjust - fnet */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808e);
3762
	rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
3763
	rtl_writephy(tp, 0x13, 0x8090);
3764
	rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
3765
	rtl_writephy(tp, 0x13, 0x8092);
3766
	rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	dout_tapbin = 0;
	rtl_writephy(tp, 0x1f, 0x0a46);
	data = rtl_readphy(tp, 0x13);
	data &= 3;
	data <<= 2;
	dout_tapbin |= data;
	data = rtl_readphy(tp, 0x12);
	data &= 0xc000;
	data >>= 14;
	dout_tapbin |= data;
	dout_tapbin = ~(dout_tapbin^0x08);
	dout_tapbin <<= 12;
	dout_tapbin &= 0xf000;
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x827a);
3785
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3786
	rtl_writephy(tp, 0x13, 0x827b);
3787
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3788
	rtl_writephy(tp, 0x13, 0x827c);
3789
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3790
	rtl_writephy(tp, 0x13, 0x827d);
3791
	rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
3792 3793 3794

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3795
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3796
	rtl_writephy(tp, 0x1f, 0x0a42);
3797
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3798 3799 3800 3801
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3802
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3803 3804 3805 3806
	rtl_writephy(tp, 0x1f, 0x0000);

	/* SAR ADC performance */
	rtl_writephy(tp, 0x1f, 0x0bca);
3807
	rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
3808 3809 3810 3811
	rtl_writephy(tp, 0x1f, 0x0000);

	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x803f);
3812
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3813
	rtl_writephy(tp, 0x13, 0x8047);
3814
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3815
	rtl_writephy(tp, 0x13, 0x804f);
3816
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3817
	rtl_writephy(tp, 0x13, 0x8057);
3818
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3819
	rtl_writephy(tp, 0x13, 0x805f);
3820
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3821
	rtl_writephy(tp, 0x13, 0x8067);
3822
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3823
	rtl_writephy(tp, 0x13, 0x806f);
3824
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
3825 3826 3827 3828
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3829
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0080);
3830 3831 3832 3833 3834
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3835
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
{
	u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
	u16 rlen;
	u32 data;

	rtl_apply_firmware(tp);

	/* CHIN EST parameter update */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x808a);
3851
	rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
3852 3853 3854 3855 3856
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable R-tune & PGA-retune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x0811);
3857
	rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
3858
	rtl_writephy(tp, 0x1f, 0x0a42);
3859
	rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
3860 3861 3862 3863
	rtl_writephy(tp, 0x1f, 0x0000);

	/* enable GPHY 10M */
	rtl_writephy(tp, 0x1f, 0x0a44);
3864
	rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880
	rtl_writephy(tp, 0x1f, 0x0000);

	r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
	data = r8168_mac_ocp_read(tp, 0xdd02);
	ioffset_p3 = ((data & 0x80)>>7);
	ioffset_p3 <<= 3;

	data = r8168_mac_ocp_read(tp, 0xdd00);
	ioffset_p3 |= ((data & (0xe000))>>13);
	ioffset_p2 = ((data & (0x1e00))>>9);
	ioffset_p1 = ((data & (0x01e0))>>5);
	ioffset_p0 = ((data & 0x0010)>>4);
	ioffset_p0 <<= 3;
	ioffset_p0 |= (data & (0x07));
	data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);

3881 3882
	if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
	    (ioffset_p1 != 0x0f) || (ioffset_p0 == 0x0f)) {
3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901
		rtl_writephy(tp, 0x1f, 0x0bcf);
		rtl_writephy(tp, 0x16, data);
		rtl_writephy(tp, 0x1f, 0x0000);
	}

	/* Modify rlen (TX LPF corner frequency) level */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	data = rtl_readphy(tp, 0x16);
	data &= 0x000f;
	rlen = 0;
	if (data > 3)
		rlen = data - 3;
	data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
	rtl_writephy(tp, 0x17, data);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* disable phy pfm mode */
	rtl_writephy(tp, 0x1f, 0x0a44);
3902
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0080);
3903 3904 3905 3906 3907
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
3908
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3909 3910 3911 3912

	rtl_writephy(tp, 0x1f, 0x0000);
}

C
Chun-Hao Lin 已提交
3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045
static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
{
	/* Enable PHY auto speed down */
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable EEE auto-fallback function */
	rtl_writephy(tp, 0x1f, 0x0a4b);
	rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
{
	/* patch 10M & ALDPS */
	rtl_writephy(tp, 0x1f, 0x0bcc);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
	rtl_writephy(tp, 0x1f, 0x0a44);
	rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8084);
	rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
	rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Enable UC LPF tune function */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8012);
	rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Set rg_sel_sdm_rate */
	rtl_writephy(tp, 0x1f, 0x0c42);
	rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Channel estimation parameters */
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80f3);
	rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
	rtl_writephy(tp, 0x13, 0x80f0);
	rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
	rtl_writephy(tp, 0x13, 0x80ef);
	rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
	rtl_writephy(tp, 0x13, 0x80f6);
	rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
	rtl_writephy(tp, 0x13, 0x80ec);
	rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
	rtl_writephy(tp, 0x13, 0x80ed);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x80f2);
	rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
	rtl_writephy(tp, 0x13, 0x80f4);
	rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x8110);
	rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
	rtl_writephy(tp, 0x13, 0x810f);
	rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
	rtl_writephy(tp, 0x13, 0x8111);
	rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
	rtl_writephy(tp, 0x13, 0x8113);
	rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
	rtl_writephy(tp, 0x13, 0x8115);
	rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
	rtl_writephy(tp, 0x13, 0x810e);
	rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
	rtl_writephy(tp, 0x13, 0x810c);
	rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
	rtl_writephy(tp, 0x13, 0x810b);
	rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
	rtl_writephy(tp, 0x1f, 0x0a43);
	rtl_writephy(tp, 0x13, 0x80d1);
	rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
	rtl_writephy(tp, 0x13, 0x80cd);
	rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
	rtl_writephy(tp, 0x13, 0x80d3);
	rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
	rtl_writephy(tp, 0x13, 0x80d5);
	rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
	rtl_writephy(tp, 0x13, 0x80d7);
	rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);

	/* Force PWM-mode */
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x5065);
	rtl_writephy(tp, 0x14, 0xd065);
	rtl_writephy(tp, 0x1f, 0x0bc8);
	rtl_writephy(tp, 0x12, 0x00ed);
	rtl_writephy(tp, 0x1f, 0x0bcd);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x14, 0x9065);
	rtl_writephy(tp, 0x14, 0x1065);
	rtl_writephy(tp, 0x1f, 0x0000);

	/* Check ALDPS bit, disable it if enabled */
	rtl_writephy(tp, 0x1f, 0x0a43);
	if (rtl_readphy(tp, 0x10) & 0x0004)
		rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);

	rtl_writephy(tp, 0x1f, 0x0000);
}

4046
static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
4047
{
4048
	static const struct phy_reg phy_reg_init[] = {
4049 4050 4051 4052 4053 4054
		{ 0x1f, 0x0003 },
		{ 0x08, 0x441d },
		{ 0x01, 0x9100 },
		{ 0x1f, 0x0000 }
	};

4055 4056 4057 4058
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_patchphy(tp, 0x11, 1 << 12);
	rtl_patchphy(tp, 0x19, 1 << 13);
	rtl_patchphy(tp, 0x10, 1 << 15);
4059

4060
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4061 4062
}

4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079
static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0005 },
		{ 0x1a, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0004 },
		{ 0x1c, 0x0000 },
		{ 0x1f, 0x0000 },

		{ 0x1f, 0x0001 },
		{ 0x15, 0x7701 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4080 4081 4082
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
4083

4084
	rtl_apply_firmware(tp);
4085 4086 4087 4088

	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
}

4089 4090 4091
static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
{
	/* Disable ALDPS before setting firmware */
4092 4093 4094
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(20);
4095 4096 4097 4098

	rtl_apply_firmware(tp);

	/* EEE setting */
4099
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
4100 4101 4102 4103 4104 4105
	rtl_writephy(tp, 0x1f, 0x0004);
	rtl_writephy(tp, 0x10, 0x401f);
	rtl_writephy(tp, 0x19, 0x7030);
	rtl_writephy(tp, 0x1f, 0x0000);
}

H
Hayes Wang 已提交
4106 4107 4108 4109 4110 4111 4112 4113 4114 4115
static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
{
	static const struct phy_reg phy_reg_init[] = {
		{ 0x1f, 0x0004 },
		{ 0x10, 0xc07f },
		{ 0x19, 0x7030 },
		{ 0x1f, 0x0000 }
	};

	/* Disable ALDPS before ram code */
4116 4117 4118
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, 0x18, 0x0310);
	msleep(100);
H
Hayes Wang 已提交
4119 4120 4121

	rtl_apply_firmware(tp);

4122
	rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4123 4124
	rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));

4125
	rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
H
Hayes Wang 已提交
4126 4127
}

4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138
static void rtl_hw_phy_config(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_print_mac_version(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
		break;
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
4139
		rtl8169s_hw_phy_config(tp);
4140 4141
		break;
	case RTL_GIGA_MAC_VER_04:
4142
		rtl8169sb_hw_phy_config(tp);
4143
		break;
4144
	case RTL_GIGA_MAC_VER_05:
4145
		rtl8169scd_hw_phy_config(tp);
4146
		break;
4147
	case RTL_GIGA_MAC_VER_06:
4148
		rtl8169sce_hw_phy_config(tp);
4149
		break;
4150 4151 4152
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
4153
		rtl8102e_hw_phy_config(tp);
4154
		break;
4155
	case RTL_GIGA_MAC_VER_11:
4156
		rtl8168bb_hw_phy_config(tp);
4157 4158
		break;
	case RTL_GIGA_MAC_VER_12:
4159
		rtl8168bef_hw_phy_config(tp);
4160 4161
		break;
	case RTL_GIGA_MAC_VER_17:
4162
		rtl8168bef_hw_phy_config(tp);
4163
		break;
F
Francois Romieu 已提交
4164
	case RTL_GIGA_MAC_VER_18:
4165
		rtl8168cp_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4166 4167
		break;
	case RTL_GIGA_MAC_VER_19:
4168
		rtl8168c_1_hw_phy_config(tp);
F
Francois Romieu 已提交
4169
		break;
4170
	case RTL_GIGA_MAC_VER_20:
4171
		rtl8168c_2_hw_phy_config(tp);
4172
		break;
F
Francois Romieu 已提交
4173
	case RTL_GIGA_MAC_VER_21:
4174
		rtl8168c_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4175
		break;
4176
	case RTL_GIGA_MAC_VER_22:
4177
		rtl8168c_4_hw_phy_config(tp);
4178
		break;
F
Francois Romieu 已提交
4179
	case RTL_GIGA_MAC_VER_23:
4180
	case RTL_GIGA_MAC_VER_24:
4181
		rtl8168cp_2_hw_phy_config(tp);
F
Francois Romieu 已提交
4182
		break;
F
Francois Romieu 已提交
4183
	case RTL_GIGA_MAC_VER_25:
4184
		rtl8168d_1_hw_phy_config(tp);
4185 4186
		break;
	case RTL_GIGA_MAC_VER_26:
4187
		rtl8168d_2_hw_phy_config(tp);
4188 4189
		break;
	case RTL_GIGA_MAC_VER_27:
4190
		rtl8168d_3_hw_phy_config(tp);
F
Francois Romieu 已提交
4191
		break;
F
françois romieu 已提交
4192 4193 4194
	case RTL_GIGA_MAC_VER_28:
		rtl8168d_4_hw_phy_config(tp);
		break;
4195 4196 4197 4198
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
		rtl8105e_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4199 4200 4201
	case RTL_GIGA_MAC_VER_31:
		/* None. */
		break;
H
hayeswang 已提交
4202 4203
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4204 4205 4206 4207
		rtl8168e_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_34:
		rtl8168e_2_hw_phy_config(tp);
H
hayeswang 已提交
4208
		break;
4209 4210 4211 4212 4213 4214
	case RTL_GIGA_MAC_VER_35:
		rtl8168f_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_36:
		rtl8168f_2_hw_phy_config(tp);
		break;
F
Francois Romieu 已提交
4215

4216 4217 4218 4219
	case RTL_GIGA_MAC_VER_37:
		rtl8402_hw_phy_config(tp);
		break;

4220 4221 4222 4223
	case RTL_GIGA_MAC_VER_38:
		rtl8411_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4224 4225 4226 4227
	case RTL_GIGA_MAC_VER_39:
		rtl8106e_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4228 4229 4230
	case RTL_GIGA_MAC_VER_40:
		rtl8168g_1_hw_phy_config(tp);
		break;
H
hayeswang 已提交
4231
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4232
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4233
	case RTL_GIGA_MAC_VER_44:
H
hayeswang 已提交
4234 4235
		rtl8168g_2_hw_phy_config(tp);
		break;
4236 4237 4238 4239 4240 4241 4242 4243
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_47:
		rtl8168h_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_48:
		rtl8168h_2_hw_phy_config(tp);
		break;
H
Hayes Wang 已提交
4244

C
Chun-Hao Lin 已提交
4245 4246 4247 4248 4249 4250 4251 4252
	case RTL_GIGA_MAC_VER_49:
		rtl8168ep_1_hw_phy_config(tp);
		break;
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
		rtl8168ep_2_hw_phy_config(tp);
		break;

H
Hayes Wang 已提交
4253
	case RTL_GIGA_MAC_VER_41:
4254 4255 4256 4257 4258
	default:
		break;
	}
}

4259
static void rtl_phy_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
4260 4261 4262 4263 4264
{
	struct timer_list *timer = &tp->timer;
	void __iomem *ioaddr = tp->mmio_addr;
	unsigned long timeout = RTL8169_PHY_TIMEOUT;

4265
	assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
L
Linus Torvalds 已提交
4266

4267
	if (tp->phy_reset_pending(tp)) {
4268
		/*
L
Linus Torvalds 已提交
4269 4270 4271 4272 4273 4274 4275 4276
		 * A busy loop could burn quite a few cycles on nowadays CPU.
		 * Let's delay the execution of the timer for a few ticks.
		 */
		timeout = HZ/10;
		goto out_mod_timer;
	}

	if (tp->link_ok(ioaddr))
4277
		return;
L
Linus Torvalds 已提交
4278

4279
	netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
L
Linus Torvalds 已提交
4280

4281
	tp->phy_reset_enable(tp);
L
Linus Torvalds 已提交
4282 4283 4284

out_mod_timer:
	mod_timer(timer, jiffies + timeout);
4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297
}

static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
{
	if (!test_and_set_bit(flag, tp->wk.flags))
		schedule_work(&tp->wk.work);
}

static void rtl8169_phy_timer(unsigned long __opaque)
{
	struct net_device *dev = (struct net_device *)__opaque;
	struct rtl8169_private *tp = netdev_priv(dev);

4298
	rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
L
Linus Torvalds 已提交
4299 4300 4301 4302 4303 4304 4305
}

static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
				  void __iomem *ioaddr)
{
	iounmap(ioaddr);
	pci_release_regions(pdev);
4306
	pci_clear_mwi(pdev);
L
Linus Torvalds 已提交
4307 4308 4309 4310
	pci_disable_device(pdev);
	free_netdev(dev);
}

4311 4312 4313 4314 4315
DECLARE_RTL_COND(rtl_phy_reset_cond)
{
	return tp->phy_reset_pending(tp);
}

4316 4317 4318
static void rtl8169_phy_reset(struct net_device *dev,
			      struct rtl8169_private *tp)
{
4319
	tp->phy_reset_enable(tp);
4320
	rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
4321 4322
}

4323 4324 4325 4326 4327 4328 4329 4330
static bool rtl_tbi_enabled(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
	    (RTL_R8(PHYstatus) & TBI_Enable);
}

4331 4332 4333 4334
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

4335
	rtl_hw_phy_config(dev);
4336

4337 4338 4339 4340
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
		RTL_W8(0x82, 0x01);
	}
4341

4342 4343 4344 4345
	pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);

	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
4346

4347
	if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
4348 4349 4350
		dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
		RTL_W8(0x82, 0x01);
		dprintk("Set PHY Reg 0x0bh = 0x00h\n");
4351
		rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
4352 4353
	}

4354 4355
	rtl8169_phy_reset(dev, tp);

4356
	rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
F
Francois Romieu 已提交
4357 4358 4359 4360 4361
			  ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
			  ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
			  (tp->mii.supports_gmii ?
			   ADVERTISED_1000baseT_Half |
			   ADVERTISED_1000baseT_Full : 0));
4362

4363
	if (rtl_tbi_enabled(tp))
4364
		netif_info(tp, link, dev, "TBI auto-negotiating\n");
4365 4366
}

4367 4368 4369 4370
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
{
	void __iomem *ioaddr = tp->mmio_addr;

4371
	rtl_lock_work(tp);
4372 4373

	RTL_W8(Cfg9346, Cfg9346_Unlock);
4374

4375
	RTL_W32(MAC4, addr[4] | addr[5] << 8);
4376 4377
	RTL_R32(MAC4);

4378
	RTL_W32(MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4379 4380
	RTL_R32(MAC0);

4381 4382
	if (tp->mac_version == RTL_GIGA_MAC_VER_34)
		rtl_rar_exgmac_set(tp, addr);
4383

4384 4385
	RTL_W8(Cfg9346, Cfg9346_Lock);

4386
	rtl_unlock_work(tp);
4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403
}

static int rtl_set_mac_address(struct net_device *dev, void *p)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);

	rtl_rar_set(tp, dev->dev_addr);

	return 0;
}

4404 4405 4406 4407 4408
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct mii_ioctl_data *data = if_mii(ifr);

F
Francois Romieu 已提交
4409 4410
	return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
}
4411

F
Francois Romieu 已提交
4412 4413
static int rtl_xmii_ioctl(struct rtl8169_private *tp,
			  struct mii_ioctl_data *data, int cmd)
F
Francois Romieu 已提交
4414
{
4415 4416 4417 4418 4419 4420
	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = 32; /* Internal PHY */
		return 0;

	case SIOCGMIIREG:
4421
		data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
4422 4423 4424
		return 0;

	case SIOCSMIIREG:
4425
		rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
4426 4427 4428 4429 4430
		return 0;
	}
	return -EOPNOTSUPP;
}

F
Francois Romieu 已提交
4431 4432 4433 4434 4435
static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
{
	return -EOPNOTSUPP;
}

F
Francois Romieu 已提交
4436 4437 4438 4439 4440 4441 4442 4443
static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
{
	if (tp->features & RTL_FEATURE_MSI) {
		pci_disable_msi(pdev);
		tp->features &= ~RTL_FEATURE_MSI;
	}
}

B
Bill Pemberton 已提交
4444
static void rtl_init_mdio_ops(struct rtl8169_private *tp)
4445 4446 4447 4448 4449 4450 4451 4452
{
	struct mdio_ops *ops = &tp->mdio_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_27:
		ops->write	= r8168dp_1_mdio_write;
		ops->read	= r8168dp_1_mdio_read;
		break;
F
françois romieu 已提交
4453
	case RTL_GIGA_MAC_VER_28:
4454
	case RTL_GIGA_MAC_VER_31:
F
françois romieu 已提交
4455 4456 4457
		ops->write	= r8168dp_2_mdio_write;
		ops->read	= r8168dp_2_mdio_read;
		break;
H
Hayes Wang 已提交
4458 4459
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4460
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4461
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4462
	case RTL_GIGA_MAC_VER_44:
4463 4464 4465 4466
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4467 4468 4469
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
H
Hayes Wang 已提交
4470 4471 4472
		ops->write	= r8168g_mdio_write;
		ops->read	= r8168g_mdio_read;
		break;
4473 4474 4475 4476 4477 4478 4479
	default:
		ops->write	= r8169_mdio_write;
		ops->read	= r8169_mdio_read;
		break;
	}
}

H
hayeswang 已提交
4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503
static void rtl_speed_down(struct rtl8169_private *tp)
{
	u32 adv;
	int lpa;

	rtl_writephy(tp, 0x1f, 0x0000);
	lpa = rtl_readphy(tp, MII_LPA);

	if (lpa & (LPA_10HALF | LPA_10FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
	else if (lpa & (LPA_100HALF | LPA_100FULL))
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
	else
		adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
		      ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
		      (tp->mii.supports_gmii ?
		       ADVERTISED_1000baseT_Half |
		       ADVERTISED_1000baseT_Full : 0);

	rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
			  adv);
}

4504 4505 4506 4507 4508
static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
4509 4510
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4511 4512 4513 4514 4515
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
4516
	case RTL_GIGA_MAC_VER_37:
4517
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
4518
	case RTL_GIGA_MAC_VER_39:
H
Hayes Wang 已提交
4519 4520
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4521
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4522
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4523
	case RTL_GIGA_MAC_VER_44:
4524 4525 4526 4527
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4528 4529 4530
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543
		RTL_W32(RxConfig, RTL_R32(RxConfig) |
			AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
		break;
	default:
		break;
	}
}

static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
{
	if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
		return false;

H
hayeswang 已提交
4544
	rtl_speed_down(tp);
4545 4546 4547 4548 4549
	rtl_wol_suspend_quirk(tp);

	return true;
}

F
françois romieu 已提交
4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563
static void r810x_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
}

static void r810x_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r810x_pll_power_down(struct rtl8169_private *tp)
{
H
Hayes Wang 已提交
4564 4565
	void __iomem *ioaddr = tp->mmio_addr;

4566
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4567 4568 4569
		return;

	r810x_phy_power_down(tp);
H
Hayes Wang 已提交
4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
	default:
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
		break;
	}
F
françois romieu 已提交
4583 4584 4585 4586
}

static void r810x_pll_power_up(struct rtl8169_private *tp)
{
H
Hayes Wang 已提交
4587 4588
	void __iomem *ioaddr = tp->mmio_addr;

F
françois romieu 已提交
4589
	r810x_phy_power_up(tp);
H
Hayes Wang 已提交
4590 4591 4592 4593 4594 4595 4596 4597 4598

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_16:
		break;
4599 4600
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
4601
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
4602
		break;
H
Hayes Wang 已提交
4603 4604 4605 4606
	default:
		RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
		break;
	}
F
françois romieu 已提交
4607 4608 4609 4610 4611
}

static void r8168_phy_power_up(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0000);
		break;
	default:
		break;
	}
F
françois romieu 已提交
4633 4634 4635 4636 4637 4638
	rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
}

static void r8168_phy_power_down(struct rtl8169_private *tp)
{
	rtl_writephy(tp, 0x1f, 0x0000);
H
hayeswang 已提交
4639 4640 4641
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4642 4643
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666
		rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
	case RTL_GIGA_MAC_VER_31:
		rtl_writephy(tp, 0x0e, 0x0200);
	default:
		rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
		break;
	}
F
françois romieu 已提交
4667 4668 4669 4670 4671 4672
}

static void r8168_pll_power_down(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

F
Francois Romieu 已提交
4673 4674
	if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_28 ||
C
Chun-Hao Lin 已提交
4675 4676 4677 4678
	     tp->mac_version == RTL_GIGA_MAC_VER_31 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_49 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_50 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_51) &&
4679
	    r8168_check_dash(tp)) {
F
françois romieu 已提交
4680
		return;
4681
	}
F
françois romieu 已提交
4682

F
Francois Romieu 已提交
4683 4684
	if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_24) &&
F
françois romieu 已提交
4685 4686 4687 4688
	    (RTL_R16(CPlusCmd) & ASF)) {
		return;
	}

H
hayeswang 已提交
4689 4690
	if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_33)
4691
		rtl_ephy_write(tp, 0x19, 0xff64);
H
hayeswang 已提交
4692

4693
	if (rtl_wol_pll_power_down(tp))
F
françois romieu 已提交
4694 4695 4696 4697 4698 4699 4700
		return;

	r8168_phy_power_down(tp);

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4701 4702
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
4703
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4704 4705
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
4706
	case RTL_GIGA_MAC_VER_44:
4707 4708
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
4709 4710
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
françois romieu 已提交
4711 4712
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
		break;
4713 4714
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4715
	case RTL_GIGA_MAC_VER_49:
4716
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4717
			     0xfc000000, ERIAR_EXGMAC);
4718
		RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
4719
		break;
F
françois romieu 已提交
4720 4721 4722 4723 4724 4725 4726 4727 4728 4729
	}
}

static void r8168_pll_power_up(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
4730 4731
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
4732
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4733 4734
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
F
françois romieu 已提交
4735 4736
		RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
		break;
4737
	case RTL_GIGA_MAC_VER_44:
4738 4739
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
4740 4741
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4742
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
4743
		break;
4744 4745
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
C
Chun-Hao Lin 已提交
4746
	case RTL_GIGA_MAC_VER_49:
4747
		RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
4748
		rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4749 4750
			     0x00000000, ERIAR_EXGMAC);
		break;
F
françois romieu 已提交
4751 4752 4753 4754 4755
	}

	r8168_phy_power_up(tp);
}

F
Francois Romieu 已提交
4756 4757
static void rtl_generic_op(struct rtl8169_private *tp,
			   void (*op)(struct rtl8169_private *))
F
françois romieu 已提交
4758 4759 4760 4761 4762 4763 4764
{
	if (op)
		op(tp);
}

static void rtl_pll_power_down(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
4765
	rtl_generic_op(tp, tp->pll_power_ops.down);
F
françois romieu 已提交
4766 4767 4768 4769
}

static void rtl_pll_power_up(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
4770
	rtl_generic_op(tp, tp->pll_power_ops.up);
F
françois romieu 已提交
4771 4772
}

B
Bill Pemberton 已提交
4773
static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
F
françois romieu 已提交
4774 4775 4776 4777 4778 4779 4780 4781 4782
{
	struct pll_power_ops *ops = &tp->pll_power_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
	case RTL_GIGA_MAC_VER_08:
	case RTL_GIGA_MAC_VER_09:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_16:
4783 4784
	case RTL_GIGA_MAC_VER_29:
	case RTL_GIGA_MAC_VER_30:
4785
	case RTL_GIGA_MAC_VER_37:
H
Hayes Wang 已提交
4786
	case RTL_GIGA_MAC_VER_39:
H
hayeswang 已提交
4787
	case RTL_GIGA_MAC_VER_43:
4788 4789
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
F
françois romieu 已提交
4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806
		ops->down	= r810x_pll_power_down;
		ops->up		= r810x_pll_power_up;
		break;

	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
F
françois romieu 已提交
4807
	case RTL_GIGA_MAC_VER_28:
4808
	case RTL_GIGA_MAC_VER_31:
H
hayeswang 已提交
4809 4810
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
H
Hayes Wang 已提交
4811
	case RTL_GIGA_MAC_VER_34:
4812 4813
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
4814
	case RTL_GIGA_MAC_VER_38:
H
Hayes Wang 已提交
4815 4816
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4817
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4818
	case RTL_GIGA_MAC_VER_44:
4819 4820
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
C
Chun-Hao Lin 已提交
4821 4822 4823
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
françois romieu 已提交
4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834
		ops->down	= r8168_pll_power_down;
		ops->up		= r8168_pll_power_up;
		break;

	default:
		ops->down	= NULL;
		ops->up		= NULL;
		break;
	}
}

4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862
static void rtl_init_rxcfg(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
		RTL_W32(RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
		break;
	case RTL_GIGA_MAC_VER_18:
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21:
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
4863
	case RTL_GIGA_MAC_VER_34:
4864
	case RTL_GIGA_MAC_VER_35:
4865 4866
		RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
		break;
4867
	case RTL_GIGA_MAC_VER_40:
4868 4869
		RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
		break;
4870
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
4871
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
4872
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
4873
	case RTL_GIGA_MAC_VER_44:
4874 4875 4876 4877
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
4878 4879 4880
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
4881 4882
		RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST | RX_EARLY_OFF);
		break;
4883 4884 4885 4886 4887 4888
	default:
		RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST);
		break;
	}
}

4889 4890
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
{
4891
	tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
4892 4893
}

F
Francois Romieu 已提交
4894 4895
static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
{
4896 4897 4898
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
4899
	rtl_generic_op(tp, tp->jumbo_ops.enable);
4900
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
4901 4902 4903 4904
}

static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
{
4905 4906 4907
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
4908
	rtl_generic_op(tp, tp->jumbo_ops.disable);
4909
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
4910 4911 4912 4913 4914 4915 4916 4917
}

static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) | Jumbo_En1);
4918
	rtl_tx_performance_tweak(tp->pci_dev, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950
}

static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) & ~Jumbo_En1);
	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
}

static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
}

static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
}

static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(MaxTxPacketSize, 0x3f);
	RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) | 0x01);
4951
	rtl_tx_performance_tweak(tp->pci_dev, PCI_EXP_DEVCTL_READRQ_512B);
F
Francois Romieu 已提交
4952 4953 4954 4955 4956 4957 4958 4959 4960
}

static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(MaxTxPacketSize, 0x0c);
	RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
	RTL_W8(Config4, RTL_R8(Config4) & ~0x01);
4961
	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
4962 4963 4964 4965 4966
}

static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
{
	rtl_tx_performance_tweak(tp->pci_dev,
4967
		PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
F
Francois Romieu 已提交
4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993
}

static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
{
	rtl_tx_performance_tweak(tp->pci_dev,
		(0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
}

static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	r8168b_0_hw_jumbo_enable(tp);

	RTL_W8(Config4, RTL_R8(Config4) | (1 << 0));
}

static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	r8168b_0_hw_jumbo_disable(tp);

	RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
}

B
Bill Pemberton 已提交
4994
static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
F
Francois Romieu 已提交
4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036
{
	struct jumbo_ops *ops = &tp->jumbo_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
		ops->disable	= r8168b_0_hw_jumbo_disable;
		ops->enable	= r8168b_0_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		ops->disable	= r8168b_1_hw_jumbo_disable;
		ops->enable	= r8168b_1_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_19:
	case RTL_GIGA_MAC_VER_20:
	case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_22:
	case RTL_GIGA_MAC_VER_23:
	case RTL_GIGA_MAC_VER_24:
	case RTL_GIGA_MAC_VER_25:
	case RTL_GIGA_MAC_VER_26:
		ops->disable	= r8168c_hw_jumbo_disable;
		ops->enable	= r8168c_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_27:
	case RTL_GIGA_MAC_VER_28:
		ops->disable	= r8168dp_hw_jumbo_disable;
		ops->enable	= r8168dp_hw_jumbo_enable;
		break;
	case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
	case RTL_GIGA_MAC_VER_34:
		ops->disable	= r8168e_hw_jumbo_disable;
		ops->enable	= r8168e_hw_jumbo_enable;
		break;

	/*
	 * No action needed for jumbo frames with 8169.
	 * No jumbo for 810x at all.
	 */
H
Hayes Wang 已提交
5037 5038
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
5039
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
5040
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
5041
	case RTL_GIGA_MAC_VER_44:
5042 5043 5044 5045
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
5046 5047 5048
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
F
Francois Romieu 已提交
5049 5050 5051 5052 5053 5054 5055
	default:
		ops->disable	= NULL;
		ops->enable	= NULL;
		break;
	}
}

5056 5057 5058 5059 5060 5061 5062
DECLARE_RTL_COND(rtl_chipcmd_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(ChipCmd) & CmdReset;
}

5063 5064 5065 5066 5067 5068
static void rtl_hw_reset(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(ChipCmd, CmdReset);

5069
	rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
5070 5071
}

5072
static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
5073
{
5074 5075 5076
	struct rtl_fw *rtl_fw;
	const char *name;
	int rc = -ENOMEM;
5077

5078 5079 5080
	name = rtl_lookup_firmware_name(tp);
	if (!name)
		goto out_no_firmware;
5081

5082 5083 5084
	rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
	if (!rtl_fw)
		goto err_warn;
5085

5086 5087 5088 5089
	rc = request_firmware(&rtl_fw->fw, name, &tp->pci_dev->dev);
	if (rc < 0)
		goto err_free;

5090 5091 5092 5093
	rc = rtl_check_firmware(tp, rtl_fw);
	if (rc < 0)
		goto err_release_firmware;

5094 5095 5096 5097
	tp->rtl_fw = rtl_fw;
out:
	return;

5098 5099
err_release_firmware:
	release_firmware(rtl_fw->fw);
5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113
err_free:
	kfree(rtl_fw);
err_warn:
	netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
		   name, rc);
out_no_firmware:
	tp->rtl_fw = NULL;
	goto out;
}

static void rtl_request_firmware(struct rtl8169_private *tp)
{
	if (IS_ERR(tp->rtl_fw))
		rtl_request_uncached_firmware(tp);
5114 5115
}

5116 5117 5118 5119
static void rtl_rx_close(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

5120
	RTL_W32(RxConfig, RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
5121 5122
}

5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136
DECLARE_RTL_COND(rtl_npq_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(TxPoll) & NPQ;
}

DECLARE_RTL_COND(rtl_txcfg_empty_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(TxConfig) & TXCFG_EMPTY;
}

F
françois romieu 已提交
5137
static void rtl8169_hw_reset(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
5138
{
F
françois romieu 已提交
5139 5140
	void __iomem *ioaddr = tp->mmio_addr;

L
Linus Torvalds 已提交
5141
	/* Disable interrupts */
F
françois romieu 已提交
5142
	rtl8169_irq_mask_and_ack(tp);
L
Linus Torvalds 已提交
5143

5144 5145
	rtl_rx_close(tp);

5146
	if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
5147 5148
	    tp->mac_version == RTL_GIGA_MAC_VER_28 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_31) {
5149
		rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
5150
	} else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162
		   tp->mac_version == RTL_GIGA_MAC_VER_35 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_36 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_37 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_38 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_40 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_41 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_42 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_43 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_44 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_45 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_46 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_47 ||
C
Chun-Hao Lin 已提交
5163 5164 5165 5166
		   tp->mac_version == RTL_GIGA_MAC_VER_48 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_49 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_50 ||
		   tp->mac_version == RTL_GIGA_MAC_VER_51) {
5167
		RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
5168
		rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
5169 5170 5171
	} else {
		RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
		udelay(100);
F
françois romieu 已提交
5172 5173
	}

5174
	rtl_hw_reset(tp);
L
Linus Torvalds 已提交
5175 5176
}

5177
static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
5178 5179 5180 5181 5182 5183 5184 5185
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* Set DMA burst size and Interframe Gap Time */
	RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
		(InterFrameGap << TxInterFrameGapShift));
}

5186
static void rtl_hw_start(struct net_device *dev)
L
Linus Torvalds 已提交
5187 5188 5189
{
	struct rtl8169_private *tp = netdev_priv(dev);

5190 5191
	tp->hw_start(dev);

5192
	rtl_irq_enable_all(tp);
5193 5194
}

5195 5196 5197 5198 5199 5200 5201 5202 5203
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
					 void __iomem *ioaddr)
{
	/*
	 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
	 * register to be written before TxDescAddrLow to work.
	 * Switching from MMIO to I/O access fixes the issue as well.
	 */
	RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
5204
	RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
5205
	RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
5206
	RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217
}

static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
{
	u16 cmd;

	cmd = RTL_R16(CPlusCmd);
	RTL_W16(CPlusCmd, cmd);
	return cmd;
}

5218
static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
5219 5220
{
	/* Low hurts. Let's disable the filtering. */
5221
	RTL_W16(RxMaxSize, rx_buf_sz + 1);
5222 5223
}

5224 5225
static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
{
5226
	static const struct rtl_cfg2_info {
5227 5228 5229 5230 5231 5232 5233 5234
		u32 mac_version;
		u32 clk;
		u32 val;
	} cfg2_info [] = {
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
		{ RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
		{ RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
5235 5236
	};
	const struct rtl_cfg2_info *p = cfg2_info;
5237 5238 5239 5240
	unsigned int i;
	u32 clk;

	clk = RTL_R8(Config2) & PCI_Clock_66MHz;
5241
	for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
5242 5243 5244 5245 5246 5247 5248
		if ((p->mac_version == mac_version) && (p->clk == clk)) {
			RTL_W32(0x7c, p->val);
			break;
		}
	}
}

5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292
static void rtl_set_rx_mode(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	u32 mc_filter[2];	/* Multicast hash filter */
	int rx_mode;
	u32 tmp = 0;

	if (dev->flags & IFF_PROMISC) {
		/* Unconditionally log net taps. */
		netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
		rx_mode =
		    AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
		    AcceptAllPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
		   (dev->flags & IFF_ALLMULTI)) {
		/* Too many to filter perfectly -- accept all multicasts. */
		rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0xffffffff;
	} else {
		struct netdev_hw_addr *ha;

		rx_mode = AcceptBroadcast | AcceptMyPhys;
		mc_filter[1] = mc_filter[0] = 0;
		netdev_for_each_mc_addr(ha, dev) {
			int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
			mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
			rx_mode |= AcceptMulticast;
		}
	}

	if (dev->features & NETIF_F_RXALL)
		rx_mode |= (AcceptErr | AcceptRunt);

	tmp = (RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;

	if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
		u32 data = mc_filter[0];

		mc_filter[0] = swab32(mc_filter[1]);
		mc_filter[1] = swab32(data);
	}

5293 5294 5295
	if (tp->mac_version == RTL_GIGA_MAC_VER_35)
		mc_filter[1] = mc_filter[0] = 0xffffffff;

5296 5297 5298 5299 5300 5301
	RTL_W32(MAR0 + 4, mc_filter[1]);
	RTL_W32(MAR0 + 0, mc_filter[0]);

	RTL_W32(RxConfig, tmp);
}

5302 5303 5304 5305 5306 5307
static void rtl_hw_start_8169(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5308 5309 5310 5311 5312
	if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
		RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
		pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
	}

L
Linus Torvalds 已提交
5313
	RTL_W8(Cfg9346, Cfg9346_Unlock);
F
Francois Romieu 已提交
5314 5315 5316 5317
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
5318 5319
		RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

5320 5321
	rtl_init_rxcfg(tp);

5322
	RTL_W8(EarlyTxThres, NoEarlyTx);
L
Linus Torvalds 已提交
5323

E
Eric Dumazet 已提交
5324
	rtl_set_rx_max_size(ioaddr, rx_buf_sz);
L
Linus Torvalds 已提交
5325

F
Francois Romieu 已提交
5326 5327 5328 5329
	if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_04)
5330
		rtl_set_rx_tx_config_registers(tp);
L
Linus Torvalds 已提交
5331

5332
	tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
L
Linus Torvalds 已提交
5333

F
Francois Romieu 已提交
5334 5335
	if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_03) {
5336
		dprintk("Set MAC Reg C+CR Offset 0xe0. "
L
Linus Torvalds 已提交
5337
			"Bit-3 and bit-14 MUST be 1\n");
5338
		tp->cp_cmd |= (1 << 14);
L
Linus Torvalds 已提交
5339 5340
	}

5341 5342
	RTL_W16(CPlusCmd, tp->cp_cmd);

5343 5344
	rtl8169_set_magic_reg(ioaddr, tp->mac_version);

L
Linus Torvalds 已提交
5345 5346 5347 5348 5349 5350
	/*
	 * Undocumented corner. Supposedly:
	 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
	 */
	RTL_W16(IntrMitigate, 0x0000);

5351
	rtl_set_rx_tx_desc_registers(tp, ioaddr);
5352

F
Francois Romieu 已提交
5353 5354 5355 5356
	if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_02 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_03 &&
	    tp->mac_version != RTL_GIGA_MAC_VER_04) {
5357 5358 5359 5360
		RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
		rtl_set_rx_tx_config_registers(tp);
	}

L
Linus Torvalds 已提交
5361
	RTL_W8(Cfg9346, Cfg9346_Lock);
F
Francois Romieu 已提交
5362 5363 5364

	/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
	RTL_R8(IntrMask);
L
Linus Torvalds 已提交
5365 5366 5367

	RTL_W32(RxMissed, 0);

5368
	rtl_set_rx_mode(dev);
L
Linus Torvalds 已提交
5369 5370

	/* no early-rx interrupts */
5371
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
5372
}
L
Linus Torvalds 已提交
5373

5374 5375 5376
static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
{
	if (tp->csi_ops.write)
5377
		tp->csi_ops.write(tp, addr, value);
5378 5379 5380 5381
}

static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
{
5382
	return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
5383 5384 5385
}

static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
5386 5387 5388
{
	u32 csi;

5389 5390 5391 5392 5393 5394 5395
	csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
	rtl_csi_write(tp, 0x070c, csi | bits);
}

static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
{
	rtl_csi_access_enable(tp, 0x17000000);
5396 5397
}

5398
static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
F
françois romieu 已提交
5399
{
5400
	rtl_csi_access_enable(tp, 0x27000000);
F
françois romieu 已提交
5401 5402
}

5403 5404 5405 5406 5407 5408 5409
DECLARE_RTL_COND(rtl_csiar_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R32(CSIAR) & CSIAR_FLAG;
}

5410
static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
5411
{
5412
	void __iomem *ioaddr = tp->mmio_addr;
5413 5414 5415 5416 5417

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5418
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5419 5420
}

5421
static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
5422
{
5423
	void __iomem *ioaddr = tp->mmio_addr;
5424 5425 5426 5427

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5428 5429
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
5430 5431
}

5432
static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
5433
{
5434
	void __iomem *ioaddr = tp->mmio_addr;
5435 5436 5437 5438 5439 5440

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC);

5441
	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5442 5443
}

5444
static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
5445
{
5446
	void __iomem *ioaddr = tp->mmio_addr;
5447 5448 5449 5450

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

5451 5452
	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
5453 5454
}

H
hayeswang 已提交
5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477
static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(CSIDR, value);
	RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
		CSIAR_FUNC_NIC2);

	rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
}

static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
{
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
		CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);

	return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
		RTL_R32(CSIDR) : ~0;
}

B
Bill Pemberton 已提交
5478
static void rtl_init_csi_ops(struct rtl8169_private *tp)
5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500
{
	struct csi_ops *ops = &tp->csi_ops;

	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_01:
	case RTL_GIGA_MAC_VER_02:
	case RTL_GIGA_MAC_VER_03:
	case RTL_GIGA_MAC_VER_04:
	case RTL_GIGA_MAC_VER_05:
	case RTL_GIGA_MAC_VER_06:
	case RTL_GIGA_MAC_VER_10:
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_13:
	case RTL_GIGA_MAC_VER_14:
	case RTL_GIGA_MAC_VER_15:
	case RTL_GIGA_MAC_VER_16:
	case RTL_GIGA_MAC_VER_17:
		ops->write	= NULL;
		ops->read	= NULL;
		break;

5501
	case RTL_GIGA_MAC_VER_37:
5502
	case RTL_GIGA_MAC_VER_38:
5503 5504 5505 5506
		ops->write	= r8402_csi_write;
		ops->read	= r8402_csi_read;
		break;

H
hayeswang 已提交
5507 5508 5509 5510 5511
	case RTL_GIGA_MAC_VER_44:
		ops->write	= r8411_csi_write;
		ops->read	= r8411_csi_read;
		break;

5512 5513 5514 5515 5516
	default:
		ops->write	= r8169_csi_write;
		ops->read	= r8169_csi_read;
		break;
	}
5517 5518 5519 5520 5521 5522 5523 5524
}

struct ephy_info {
	unsigned int offset;
	u16 mask;
	u16 bits;
};

5525 5526
static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
			  int len)
5527 5528 5529 5530
{
	u16 w;

	while (len-- > 0) {
5531 5532
		w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
		rtl_ephy_write(tp, e->offset, w);
5533 5534 5535 5536
		e++;
	}
}

5537 5538
static void rtl_disable_clock_request(struct pci_dev *pdev)
{
5539 5540
	pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
				   PCI_EXP_LNKCTL_CLKREQ_EN);
5541 5542
}

F
françois romieu 已提交
5543 5544
static void rtl_enable_clock_request(struct pci_dev *pdev)
{
5545 5546
	pcie_capability_set_word(pdev, PCI_EXP_LNKCTL,
				 PCI_EXP_LNKCTL_CLKREQ_EN);
F
françois romieu 已提交
5547 5548
}

H
hayeswang 已提交
5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563
static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
{
	void __iomem *ioaddr = tp->mmio_addr;
	u8 data;

	data = RTL_R8(Config3);

	if (enable)
		data |= Rdy_to_L23;
	else
		data &= ~Rdy_to_L23;

	RTL_W8(Config3, data);
}

5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574
#define R8168_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
	Force_rxflow_en | \
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
	Mac_dbgo_sel)

5575
static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
5576
{
5577 5578 5579
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5580 5581 5582 5583
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);

5584 5585 5586 5587
	if (tp->dev->mtu <= ETH_DATA_LEN) {
		rtl_tx_performance_tweak(pdev, (0x5 << MAX_READ_REQUEST_SHIFT) |
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
	}
5588 5589
}

5590
static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
5591
{
5592 5593 5594
	void __iomem *ioaddr = tp->mmio_addr;

	rtl_hw_start_8168bb(tp);
5595

5596
	RTL_W8(MaxTxPacketSize, TxPacketMax);
5597 5598

	RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
5599 5600
}

5601
static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
5602
{
5603 5604 5605
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5606 5607 5608 5609
	RTL_W8(Config1, RTL_R8(Config1) | Speed_down);

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

5610 5611
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5612 5613 5614 5615

	rtl_disable_clock_request(pdev);

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5616 5617
}

5618
static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
5619
{
5620
	static const struct ephy_info e_info_8168cp[] = {
5621 5622 5623 5624 5625 5626 5627
		{ 0x01, 0,	0x0001 },
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0042 },
		{ 0x06, 0x0080,	0x0000 },
		{ 0x07, 0,	0x2000 }
	};

5628
	rtl_csi_access_enable_2(tp);
5629

5630
	rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
5631

5632
	__rtl_hw_start_8168cp(tp);
5633 5634
}

5635
static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5636
{
5637 5638 5639 5640
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5641 5642 5643

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

5644 5645
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
5646 5647 5648 5649

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

5650
static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
5651
{
5652 5653 5654 5655
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
5656 5657 5658 5659 5660 5661

	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	/* Magic. */
	RTL_W8(DBG_REG, 0x20);

5662
	RTL_W8(MaxTxPacketSize, TxPacketMax);
5663

5664 5665
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5666 5667 5668 5669

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

5670
static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
5671
{
5672
	void __iomem *ioaddr = tp->mmio_addr;
5673
	static const struct ephy_info e_info_8168c_1[] = {
5674 5675 5676 5677 5678
		{ 0x02, 0x0800,	0x1000 },
		{ 0x03, 0,	0x0002 },
		{ 0x06, 0x0080,	0x0000 }
	};

5679
	rtl_csi_access_enable_2(tp);
5680 5681 5682

	RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);

5683
	rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
5684

5685
	__rtl_hw_start_8168cp(tp);
5686 5687
}

5688
static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
5689
{
5690
	static const struct ephy_info e_info_8168c_2[] = {
5691 5692 5693 5694
		{ 0x01, 0,	0x0001 },
		{ 0x03, 0x0400,	0x0220 }
	};

5695
	rtl_csi_access_enable_2(tp);
5696

5697
	rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
5698

5699
	__rtl_hw_start_8168cp(tp);
5700 5701
}

5702
static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5703
{
5704
	rtl_hw_start_8168c_2(tp);
F
Francois Romieu 已提交
5705 5706
}

5707
static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
5708
{
5709
	rtl_csi_access_enable_2(tp);
5710

5711
	__rtl_hw_start_8168cp(tp);
5712 5713
}

5714
static void rtl_hw_start_8168d(struct rtl8169_private *tp)
F
Francois Romieu 已提交
5715
{
5716 5717 5718 5719
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
F
Francois Romieu 已提交
5720 5721 5722

	rtl_disable_clock_request(pdev);

5723
	RTL_W8(MaxTxPacketSize, TxPacketMax);
F
Francois Romieu 已提交
5724

5725 5726
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
F
Francois Romieu 已提交
5727 5728 5729 5730

	RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
}

5731
static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
5732
{
5733 5734 5735 5736
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_1(tp);
5737

5738 5739
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5740 5741 5742 5743 5744 5745

	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_disable_clock_request(pdev);
}

5746
static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
F
françois romieu 已提交
5747
{
5748 5749
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
F
françois romieu 已提交
5750 5751 5752 5753 5754 5755 5756
	static const struct ephy_info e_info_8168d_4[] = {
		{ 0x0b, ~0,	0x48 },
		{ 0x19, 0x20,	0x50 },
		{ 0x0c, ~0,	0x20 }
	};
	int i;

5757
	rtl_csi_access_enable_1(tp);
F
françois romieu 已提交
5758 5759 5760 5761 5762 5763 5764 5765 5766

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(MaxTxPacketSize, TxPacketMax);

	for (i = 0; i < ARRAY_SIZE(e_info_8168d_4); i++) {
		const struct ephy_info *e = e_info_8168d_4 + i;
		u16 w;

5767 5768
		w = rtl_ephy_read(tp, e->offset);
		rtl_ephy_write(tp, 0x03, (w & e->mask) | e->bits);
F
françois romieu 已提交
5769 5770 5771 5772 5773
	}

	rtl_enable_clock_request(pdev);
}

5774
static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
H
hayeswang 已提交
5775
{
5776 5777
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
H
Hayes Wang 已提交
5778
	static const struct ephy_info e_info_8168e_1[] = {
H
hayeswang 已提交
5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793
		{ 0x00, 0x0200,	0x0100 },
		{ 0x00, 0x0000,	0x0004 },
		{ 0x06, 0x0002,	0x0001 },
		{ 0x06, 0x0000,	0x0030 },
		{ 0x07, 0x0000,	0x2000 },
		{ 0x00, 0x0000,	0x0020 },
		{ 0x03, 0x5800,	0x2000 },
		{ 0x03, 0x0000,	0x0001 },
		{ 0x01, 0x0800,	0x1000 },
		{ 0x07, 0x0000,	0x4000 },
		{ 0x1e, 0x0000,	0x2000 },
		{ 0x19, 0xffff,	0xfe6c },
		{ 0x0a, 0x0000,	0x0040 }
	};

5794
	rtl_csi_access_enable_2(tp);
H
hayeswang 已提交
5795

5796
	rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
H
hayeswang 已提交
5797

5798 5799
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
H
hayeswang 已提交
5800 5801 5802 5803 5804 5805

	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_disable_clock_request(pdev);

	/* Reset tx FIFO pointer */
F
Francois Romieu 已提交
5806 5807
	RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST);
	RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST);
H
hayeswang 已提交
5808

F
Francois Romieu 已提交
5809
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
H
hayeswang 已提交
5810 5811
}

5812
static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5813
{
5814 5815
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
H
Hayes Wang 已提交
5816 5817 5818 5819 5820
	static const struct ephy_info e_info_8168e_2[] = {
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

5821
	rtl_csi_access_enable_1(tp);
H
Hayes Wang 已提交
5822

5823
	rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
H
Hayes Wang 已提交
5824

5825 5826
	if (tp->dev->mtu <= ETH_DATA_LEN)
		rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
H
Hayes Wang 已提交
5827

5828 5829 5830 5831 5832 5833
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
5834 5835
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5836

5837
	RTL_W8(MaxTxPacketSize, EarlySize);
H
Hayes Wang 已提交
5838

5839 5840
	rtl_disable_clock_request(pdev);

H
Hayes Wang 已提交
5841 5842 5843 5844 5845 5846 5847 5848
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
	RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
5849
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
H
Hayes Wang 已提交
5850 5851
}

5852
static void rtl_hw_start_8168f(struct rtl8169_private *tp)
5853
{
5854 5855
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
5856

5857
	rtl_csi_access_enable_2(tp);
5858 5859 5860

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

5861 5862 5863 5864
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5865 5866 5867 5868
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5869 5870
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
5871 5872 5873

	RTL_W8(MaxTxPacketSize, EarlySize);

5874 5875
	rtl_disable_clock_request(pdev);

5876 5877 5878
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
5879 5880
	RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
	RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
5881 5882
}

5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894
static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x08, 0x0001,	0x0002 },
		{ 0x09, 0x0000,	0x0080 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);

5895
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5896

5897
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
5898 5899 5900 5901 5902

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
}

5903 5904 5905 5906 5907 5908 5909 5910 5911 5912
static void rtl_hw_start_8411(struct rtl8169_private *tp)
{
	static const struct ephy_info e_info_8168f_1[] = {
		{ 0x06, 0x00c0,	0x0020 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x1e, 0x0000,	0x4000 },
		{ 0x19, 0x0000,	0x0224 }
	};

	rtl_hw_start_8168f(tp);
H
hayeswang 已提交
5913
	rtl_pcie_state_l2l3_enable(tp, false);
5914

5915
	rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
5916

5917
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
5918 5919
}

5920
static void rtl_hw_start_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
5921 5922 5923 5924
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

5925 5926
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);

H
Hayes Wang 已提交
5927 5928 5929 5930 5931 5932 5933 5934 5935
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

5936 5937
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5938
	rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
H
Hayes Wang 已提交
5939

5940
	RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
H
Hayes Wang 已提交
5941 5942 5943 5944 5945 5946 5947 5948
	RTL_W8(MaxTxPacketSize, EarlySize);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

5949 5950
	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
H
hayeswang 已提交
5951 5952

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
5953 5954
}

5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972
static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168g_1[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x37d0,	0x0820 },
		{ 0x1e, 0x0000,	0x0001 },
		{ 0x19, 0x8000,	0x0000 }
	};

	rtl_hw_start_8168g(tp);

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
}

H
hayeswang 已提交
5973 5974 5975 5976 5977 5978 5979 5980 5981 5982
static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168g_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20eb }
	};

5983
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
5984 5985 5986 5987 5988 5989 5990

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
}

H
hayeswang 已提交
5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001
static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8411_2[] = {
		{ 0x00, 0x0000,	0x0008 },
		{ 0x0c, 0x3df0,	0x0200 },
		{ 0x0f, 0xffff,	0x5200 },
		{ 0x19, 0x0020,	0x0000 },
		{ 0x1e, 0x0000,	0x2000 }
	};

6002
	rtl_hw_start_8168g(tp);
H
hayeswang 已提交
6003 6004 6005 6006 6007 6008 6009

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
}

6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040
static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
	u16 rg_saw_cnt;
	u32 data;
	static const struct ephy_info e_info_8168h_1[] = {
		{ 0x1e, 0x0800,	0x0001 },
		{ 0x1d, 0x0000,	0x0800 },
		{ 0x05, 0xffff,	0x2089 },
		{ 0x06, 0xffff,	0x5881 },
		{ 0x04, 0xffff,	0x154a },
		{ 0x01, 0xffff,	0x068b }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));

	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

6041 6042
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6043

6044
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
6045

6046
	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

	RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
	RTL_W8(MaxTxPacketSize, EarlySize);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
	RTL_W8(DLLPR, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);

6064
	rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107

	rtl_pcie_state_l2l3_enable(tp, false);

	rtl_writephy(tp, 0x1f, 0x0c42);
	rg_saw_cnt = rtl_readphy(tp, 0x13);
	rtl_writephy(tp, 0x1f, 0x0000);
	if (rg_saw_cnt > 0) {
		u16 sw_cnt_1ms_ini;

		sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
		sw_cnt_1ms_ini &= 0x0fff;
		data = r8168_mac_ocp_read(tp, 0xd412);
		data &= 0x0fff;
		data |= sw_cnt_1ms_ini;
		r8168_mac_ocp_write(tp, 0xd412, data);
	}

	data = r8168_mac_ocp_read(tp, 0xe056);
	data &= 0xf0;
	data |= 0x07;
	r8168_mac_ocp_write(tp, 0xe056, data);

	data = r8168_mac_ocp_read(tp, 0xe052);
	data &= 0x8008;
	data |= 0x6000;
	r8168_mac_ocp_write(tp, 0xe052, data);

	data = r8168_mac_ocp_read(tp, 0xe0d6);
	data &= 0x01ff;
	data |= 0x017f;
	r8168_mac_ocp_write(tp, 0xe0d6, data);

	data = r8168_mac_ocp_read(tp, 0xd420);
	data &= 0x0fff;
	data |= 0x047f;
	r8168_mac_ocp_write(tp, 0xd420, data);

	r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
	r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
	r8168_mac_ocp_write(tp, 0xc094, 0x0000);
	r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
}

C
Chun-Hao Lin 已提交
6108 6109 6110 6111 6112
static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

C
Chun-Hao Lin 已提交
6113 6114
	rtl8168ep_stop_cmac(tp);

C
Chun-Hao Lin 已提交
6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222
	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);

	rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);

	rtl_csi_access_enable_1(tp);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);

	rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);

	rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);

	RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
	RTL_W8(MaxTxPacketSize, EarlySize);

	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);

	/* Adjust EEE LED frequency */
	RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);

	rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);

	rtl_pcie_state_l2l3_enable(tp, false);
}

static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168ep_1[] = {
		{ 0x00, 0xffff,	0x10ab },
		{ 0x06, 0xffff,	0xf030 },
		{ 0x08, 0xffff,	0x2006 },
		{ 0x0d, 0xffff,	0x1666 },
		{ 0x0c, 0x3ff0,	0x0000 }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));

	rtl_hw_start_8168ep(tp);
}

static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8168ep_2[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0xfc00 },
		{ 0x1e, 0xffff,	0x20ea }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));

	rtl_hw_start_8168ep(tp);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
	RTL_W8(DLLPR, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
}

static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	u32 data;
	static const struct ephy_info e_info_8168ep_3[] = {
		{ 0x00, 0xffff,	0x10a3 },
		{ 0x19, 0xffff,	0x7c00 },
		{ 0x1e, 0xffff,	0x20eb },
		{ 0x0d, 0xffff,	0x1666 }
	};

	/* disable aspm and clock request before access ephy */
	RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
	RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
	rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));

	rtl_hw_start_8168ep(tp);

	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
	RTL_W8(DLLPR, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);

	data = r8168_mac_ocp_read(tp, 0xd3e2);
	data &= 0xf000;
	data |= 0x0271;
	r8168_mac_ocp_write(tp, 0xd3e2, data);

	data = r8168_mac_ocp_read(tp, 0xd3e4);
	data &= 0xff00;
	r8168_mac_ocp_write(tp, 0xd3e4, data);

	data = r8168_mac_ocp_read(tp, 0xe860);
	data |= 0x0080;
	r8168_mac_ocp_write(tp, 0xe860, data);
}

6223 6224
static void rtl_hw_start_8168(struct net_device *dev)
{
6225 6226 6227 6228 6229
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;

	RTL_W8(Cfg9346, Cfg9346_Unlock);

6230
	RTL_W8(MaxTxPacketSize, TxPacketMax);
6231

E
Eric Dumazet 已提交
6232
	rtl_set_rx_max_size(ioaddr, rx_buf_sz);
6233

6234
	tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
6235 6236 6237

	RTL_W16(CPlusCmd, tp->cp_cmd);

6238
	RTL_W16(IntrMitigate, 0x5151);
6239

6240
	/* Work around for RxFIFO overflow. */
F
françois romieu 已提交
6241
	if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
6242 6243
		tp->event_slow |= RxFIFOOver | PCSTimeout;
		tp->event_slow &= ~RxOverflow;
6244 6245 6246
	}

	rtl_set_rx_tx_desc_registers(tp, ioaddr);
6247

H
hayeswang 已提交
6248
	rtl_set_rx_tx_config_registers(tp);
6249 6250 6251

	RTL_R8(IntrMask);

6252 6253
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
6254
		rtl_hw_start_8168bb(tp);
6255
		break;
6256 6257 6258

	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
6259
		rtl_hw_start_8168bef(tp);
6260
		break;
6261 6262

	case RTL_GIGA_MAC_VER_18:
6263
		rtl_hw_start_8168cp_1(tp);
6264
		break;
6265 6266

	case RTL_GIGA_MAC_VER_19:
6267
		rtl_hw_start_8168c_1(tp);
6268
		break;
6269 6270

	case RTL_GIGA_MAC_VER_20:
6271
		rtl_hw_start_8168c_2(tp);
6272
		break;
6273

F
Francois Romieu 已提交
6274
	case RTL_GIGA_MAC_VER_21:
6275
		rtl_hw_start_8168c_3(tp);
6276
		break;
F
Francois Romieu 已提交
6277

6278
	case RTL_GIGA_MAC_VER_22:
6279
		rtl_hw_start_8168c_4(tp);
6280
		break;
6281

F
Francois Romieu 已提交
6282
	case RTL_GIGA_MAC_VER_23:
6283
		rtl_hw_start_8168cp_2(tp);
6284
		break;
F
Francois Romieu 已提交
6285

6286
	case RTL_GIGA_MAC_VER_24:
6287
		rtl_hw_start_8168cp_3(tp);
6288
		break;
6289

F
Francois Romieu 已提交
6290
	case RTL_GIGA_MAC_VER_25:
6291 6292
	case RTL_GIGA_MAC_VER_26:
	case RTL_GIGA_MAC_VER_27:
6293
		rtl_hw_start_8168d(tp);
6294
		break;
F
Francois Romieu 已提交
6295

F
françois romieu 已提交
6296
	case RTL_GIGA_MAC_VER_28:
6297
		rtl_hw_start_8168d_4(tp);
6298
		break;
F
Francois Romieu 已提交
6299

6300
	case RTL_GIGA_MAC_VER_31:
6301
		rtl_hw_start_8168dp(tp);
6302 6303
		break;

H
hayeswang 已提交
6304 6305
	case RTL_GIGA_MAC_VER_32:
	case RTL_GIGA_MAC_VER_33:
6306
		rtl_hw_start_8168e_1(tp);
H
Hayes Wang 已提交
6307 6308
		break;
	case RTL_GIGA_MAC_VER_34:
6309
		rtl_hw_start_8168e_2(tp);
H
hayeswang 已提交
6310
		break;
F
françois romieu 已提交
6311

6312 6313
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
6314
		rtl_hw_start_8168f_1(tp);
6315 6316
		break;

6317 6318 6319 6320
	case RTL_GIGA_MAC_VER_38:
		rtl_hw_start_8411(tp);
		break;

H
Hayes Wang 已提交
6321 6322 6323 6324
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
		rtl_hw_start_8168g_1(tp);
		break;
H
hayeswang 已提交
6325 6326 6327
	case RTL_GIGA_MAC_VER_42:
		rtl_hw_start_8168g_2(tp);
		break;
H
Hayes Wang 已提交
6328

H
hayeswang 已提交
6329 6330 6331 6332
	case RTL_GIGA_MAC_VER_44:
		rtl_hw_start_8411_2(tp);
		break;

6333 6334 6335 6336 6337
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
		rtl_hw_start_8168h_1(tp);
		break;

C
Chun-Hao Lin 已提交
6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349
	case RTL_GIGA_MAC_VER_49:
		rtl_hw_start_8168ep_1(tp);
		break;

	case RTL_GIGA_MAC_VER_50:
		rtl_hw_start_8168ep_2(tp);
		break;

	case RTL_GIGA_MAC_VER_51:
		rtl_hw_start_8168ep_3(tp);
		break;

6350 6351 6352
	default:
		printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
			dev->name, tp->mac_version);
6353
		break;
6354
	}
6355

H
hayeswang 已提交
6356 6357
	RTL_W8(Cfg9346, Cfg9346_Lock);

6358 6359
	RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

H
hayeswang 已提交
6360
	rtl_set_rx_mode(dev);
6361

6362
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
6363
}
L
Linus Torvalds 已提交
6364

6365 6366 6367 6368
#define R810X_CPCMD_QUIRK_MASK (\
	EnableBist | \
	Mac_dbgo_oe | \
	Force_half_dup | \
F
françois romieu 已提交
6369
	Force_rxflow_en | \
6370 6371 6372 6373
	Force_txflow_en | \
	Cxpl_dbg_sel | \
	ASF | \
	PktCntrDisable | \
6374
	Mac_dbgo_sel)
6375

6376
static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
6377
{
6378 6379
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
6380
	static const struct ephy_info e_info_8102e_1[] = {
6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391
		{ 0x01,	0, 0x6e65 },
		{ 0x02,	0, 0x091f },
		{ 0x03,	0, 0xc2f9 },
		{ 0x06,	0, 0xafb5 },
		{ 0x07,	0, 0x0e00 },
		{ 0x19,	0, 0xec80 },
		{ 0x01,	0, 0x2e65 },
		{ 0x01,	0, 0x6e65 }
	};
	u8 cfg1;

6392
	rtl_csi_access_enable_2(tp);
6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404 6405

	RTL_W8(DBG_REG, FIX_NAK_1);

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(Config1,
	       LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);

	cfg1 = RTL_R8(Config1);
	if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
		RTL_W8(Config1, cfg1 & ~LEDS0);

6406
	rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
6407 6408
}

6409
static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
6410
{
6411 6412 6413 6414
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

	rtl_csi_access_enable_2(tp);
6415 6416 6417 6418 6419 6420 6421

	rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);

	RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
	RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
}

6422
static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
6423
{
6424
	rtl_hw_start_8102e_2(tp);
6425

6426
	rtl_ephy_write(tp, 0x03, 0xc2f9);
6427 6428
}

6429
static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
6430
{
6431
	void __iomem *ioaddr = tp->mmio_addr;
6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442
	static const struct ephy_info e_info_8105e_1[] = {
		{ 0x07,	0, 0x4000 },
		{ 0x19,	0, 0x0200 },
		{ 0x19,	0, 0x0020 },
		{ 0x1e,	0, 0x2000 },
		{ 0x03,	0, 0x0001 },
		{ 0x19,	0, 0x0100 },
		{ 0x19,	0, 0x0004 },
		{ 0x0a,	0, 0x0020 }
	};

F
Francois Romieu 已提交
6443
	/* Force LAN exit from ASPM if Rx/Tx are not idle */
6444 6445
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

F
Francois Romieu 已提交
6446
	/* Disable Early Tally Counter */
6447 6448 6449
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000);

	RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
H
Hayes Wang 已提交
6450
	RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
6451

6452
	rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
H
hayeswang 已提交
6453 6454

	rtl_pcie_state_l2l3_enable(tp, false);
6455 6456
}

6457
static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
6458
{
6459
	rtl_hw_start_8105e_1(tp);
6460
	rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
6461 6462
}

6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478
static void rtl_hw_start_8402(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;
	static const struct ephy_info e_info_8402[] = {
		{ 0x19,	0xffff, 0xff64 },
		{ 0x1e,	0, 0x4000 }
	};

	rtl_csi_access_enable_2(tp);

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

	RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

6479
	rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
6480 6481 6482

	rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);

6483 6484
	rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
6485 6486
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
	rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6487 6488
	rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
	rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6489
	rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
H
hayeswang 已提交
6490 6491

	rtl_pcie_state_l2l3_enable(tp, false);
6492 6493
}

H
Hayes Wang 已提交
6494 6495 6496 6497 6498 6499 6500
static void rtl_hw_start_8106(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* Force LAN exit from ASPM if Rx/Tx are not idle */
	RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);

6501
	RTL_W32(MISC, (RTL_R32(MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
H
Hayes Wang 已提交
6502 6503
	RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
	RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
H
hayeswang 已提交
6504 6505

	rtl_pcie_state_l2l3_enable(tp, false);
H
Hayes Wang 已提交
6506 6507
}

6508 6509
static void rtl_hw_start_8101(struct net_device *dev)
{
6510 6511 6512 6513
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;

6514 6515
	if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
		tp->event_slow &= ~RxFIFOOver;
F
françois romieu 已提交
6516

F
Francois Romieu 已提交
6517
	if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
6518
	    tp->mac_version == RTL_GIGA_MAC_VER_16)
6519 6520
		pcie_capability_set_word(pdev, PCI_EXP_DEVCTL,
					 PCI_EXP_DEVCTL_NOSNOOP_EN);
6521

6522 6523
	RTL_W8(Cfg9346, Cfg9346_Unlock);

H
hayeswang 已提交
6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534
	RTL_W8(MaxTxPacketSize, TxPacketMax);

	rtl_set_rx_max_size(ioaddr, rx_buf_sz);

	tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
	RTL_W16(CPlusCmd, tp->cp_cmd);

	rtl_set_rx_tx_desc_registers(tp, ioaddr);

	rtl_set_rx_tx_config_registers(tp);

6535 6536
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_07:
6537
		rtl_hw_start_8102e_1(tp);
6538 6539 6540
		break;

	case RTL_GIGA_MAC_VER_08:
6541
		rtl_hw_start_8102e_3(tp);
6542 6543 6544
		break;

	case RTL_GIGA_MAC_VER_09:
6545
		rtl_hw_start_8102e_2(tp);
6546
		break;
6547 6548

	case RTL_GIGA_MAC_VER_29:
6549
		rtl_hw_start_8105e_1(tp);
6550 6551
		break;
	case RTL_GIGA_MAC_VER_30:
6552
		rtl_hw_start_8105e_2(tp);
6553
		break;
6554 6555 6556 6557

	case RTL_GIGA_MAC_VER_37:
		rtl_hw_start_8402(tp);
		break;
H
Hayes Wang 已提交
6558 6559 6560 6561

	case RTL_GIGA_MAC_VER_39:
		rtl_hw_start_8106(tp);
		break;
H
hayeswang 已提交
6562 6563 6564
	case RTL_GIGA_MAC_VER_43:
		rtl_hw_start_8168g_2(tp);
		break;
6565 6566 6567 6568
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
		rtl_hw_start_8168h_1(tp);
		break;
6569 6570
	}

6571
	RTL_W8(Cfg9346, Cfg9346_Lock);
6572 6573 6574 6575 6576 6577 6578

	RTL_W16(IntrMitigate, 0x0000);

	RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);

	rtl_set_rx_mode(dev);

H
hayeswang 已提交
6579 6580
	RTL_R8(IntrMask);

6581
	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
L
Linus Torvalds 已提交
6582 6583 6584 6585
}

static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
{
F
Francois Romieu 已提交
6586 6587 6588 6589
	struct rtl8169_private *tp = netdev_priv(dev);

	if (new_mtu < ETH_ZLEN ||
	    new_mtu > rtl_chip_infos[tp->mac_version].jumbo_max)
L
Linus Torvalds 已提交
6590 6591
		return -EINVAL;

F
Francois Romieu 已提交
6592 6593 6594 6595 6596
	if (new_mtu > ETH_DATA_LEN)
		rtl_hw_jumbo_enable(tp);
	else
		rtl_hw_jumbo_disable(tp);

L
Linus Torvalds 已提交
6597
	dev->mtu = new_mtu;
6598 6599
	netdev_update_features(dev);

S
Stanislaw Gruszka 已提交
6600
	return 0;
L
Linus Torvalds 已提交
6601 6602 6603 6604
}

static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
{
A
Al Viro 已提交
6605
	desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
L
Linus Torvalds 已提交
6606 6607 6608
	desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
}

E
Eric Dumazet 已提交
6609 6610
static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
				     void **data_buff, struct RxDesc *desc)
L
Linus Torvalds 已提交
6611
{
6612
	dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
6613
			 DMA_FROM_DEVICE);
6614

E
Eric Dumazet 已提交
6615 6616
	kfree(*data_buff);
	*data_buff = NULL;
L
Linus Torvalds 已提交
6617 6618 6619 6620 6621 6622 6623
	rtl8169_make_unusable_by_asic(desc);
}

static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
{
	u32 eor = le32_to_cpu(desc->opts1) & RingEnd;

6624 6625 6626
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();

L
Linus Torvalds 已提交
6627 6628 6629 6630 6631 6632 6633 6634 6635 6636
	desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
}

static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
				       u32 rx_buf_sz)
{
	desc->addr = cpu_to_le64(mapping);
	rtl8169_mark_to_asic(desc, rx_buf_sz);
}

E
Eric Dumazet 已提交
6637 6638 6639 6640 6641
static inline void *rtl8169_align(void *data)
{
	return (void *)ALIGN((long)data, 16);
}

S
Stanislaw Gruszka 已提交
6642 6643
static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
					     struct RxDesc *desc)
L
Linus Torvalds 已提交
6644
{
E
Eric Dumazet 已提交
6645
	void *data;
L
Linus Torvalds 已提交
6646
	dma_addr_t mapping;
6647
	struct device *d = &tp->pci_dev->dev;
S
Stanislaw Gruszka 已提交
6648
	struct net_device *dev = tp->dev;
E
Eric Dumazet 已提交
6649
	int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
L
Linus Torvalds 已提交
6650

E
Eric Dumazet 已提交
6651 6652 6653
	data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
	if (!data)
		return NULL;
6654

E
Eric Dumazet 已提交
6655 6656 6657 6658 6659 6660
	if (rtl8169_align(data) != data) {
		kfree(data);
		data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
		if (!data)
			return NULL;
	}
6661

6662
	mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
6663
				 DMA_FROM_DEVICE);
6664 6665 6666
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
6667
		goto err_out;
6668
	}
L
Linus Torvalds 已提交
6669 6670

	rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
E
Eric Dumazet 已提交
6671
	return data;
6672 6673 6674 6675

err_out:
	kfree(data);
	return NULL;
L
Linus Torvalds 已提交
6676 6677 6678 6679
}

static void rtl8169_rx_clear(struct rtl8169_private *tp)
{
F
Francois Romieu 已提交
6680
	unsigned int i;
L
Linus Torvalds 已提交
6681 6682

	for (i = 0; i < NUM_RX_DESC; i++) {
E
Eric Dumazet 已提交
6683 6684
		if (tp->Rx_databuff[i]) {
			rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
L
Linus Torvalds 已提交
6685 6686 6687 6688 6689
					    tp->RxDescArray + i);
		}
	}
}

S
Stanislaw Gruszka 已提交
6690
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
L
Linus Torvalds 已提交
6691
{
S
Stanislaw Gruszka 已提交
6692 6693
	desc->opts1 |= cpu_to_le32(RingEnd);
}
6694

S
Stanislaw Gruszka 已提交
6695 6696 6697
static int rtl8169_rx_fill(struct rtl8169_private *tp)
{
	unsigned int i;
L
Linus Torvalds 已提交
6698

S
Stanislaw Gruszka 已提交
6699 6700
	for (i = 0; i < NUM_RX_DESC; i++) {
		void *data;
6701

E
Eric Dumazet 已提交
6702
		if (tp->Rx_databuff[i])
L
Linus Torvalds 已提交
6703
			continue;
6704

S
Stanislaw Gruszka 已提交
6705
		data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
E
Eric Dumazet 已提交
6706 6707
		if (!data) {
			rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
S
Stanislaw Gruszka 已提交
6708
			goto err_out;
E
Eric Dumazet 已提交
6709 6710
		}
		tp->Rx_databuff[i] = data;
L
Linus Torvalds 已提交
6711 6712
	}

S
Stanislaw Gruszka 已提交
6713 6714 6715 6716 6717 6718
	rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
	return 0;

err_out:
	rtl8169_rx_clear(tp);
	return -ENOMEM;
L
Linus Torvalds 已提交
6719 6720 6721 6722 6723 6724 6725 6726 6727
}

static int rtl8169_init_ring(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_init_ring_indexes(tp);

	memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
E
Eric Dumazet 已提交
6728
	memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
L
Linus Torvalds 已提交
6729

S
Stanislaw Gruszka 已提交
6730
	return rtl8169_rx_fill(tp);
L
Linus Torvalds 已提交
6731 6732
}

6733
static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
L
Linus Torvalds 已提交
6734 6735 6736 6737
				 struct TxDesc *desc)
{
	unsigned int len = tx_skb->len;

6738 6739
	dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);

L
Linus Torvalds 已提交
6740 6741 6742 6743 6744 6745
	desc->opts1 = 0x00;
	desc->opts2 = 0x00;
	desc->addr = 0x00;
	tx_skb->len = 0;
}

6746 6747
static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
				   unsigned int n)
L
Linus Torvalds 已提交
6748 6749 6750
{
	unsigned int i;

6751 6752
	for (i = 0; i < n; i++) {
		unsigned int entry = (start + i) % NUM_TX_DESC;
L
Linus Torvalds 已提交
6753 6754 6755 6756 6757 6758
		struct ring_info *tx_skb = tp->tx_skb + entry;
		unsigned int len = tx_skb->len;

		if (len) {
			struct sk_buff *skb = tx_skb->skb;

6759
			rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
L
Linus Torvalds 已提交
6760 6761
					     tp->TxDescArray + entry);
			if (skb) {
6762
				tp->dev->stats.tx_dropped++;
6763
				dev_kfree_skb_any(skb);
L
Linus Torvalds 已提交
6764 6765 6766 6767
				tx_skb->skb = NULL;
			}
		}
	}
6768 6769 6770 6771 6772
}

static void rtl8169_tx_clear(struct rtl8169_private *tp)
{
	rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
L
Linus Torvalds 已提交
6773 6774 6775
	tp->cur_tx = tp->dirty_tx = 0;
}

6776
static void rtl_reset_work(struct rtl8169_private *tp)
L
Linus Torvalds 已提交
6777
{
D
David Howells 已提交
6778
	struct net_device *dev = tp->dev;
6779
	int i;
L
Linus Torvalds 已提交
6780

6781 6782 6783
	napi_disable(&tp->napi);
	netif_stop_queue(dev);
	synchronize_sched();
L
Linus Torvalds 已提交
6784

6785 6786
	rtl8169_hw_reset(tp);

6787 6788 6789
	for (i = 0; i < NUM_RX_DESC; i++)
		rtl8169_mark_to_asic(tp->RxDescArray + i, rx_buf_sz);

L
Linus Torvalds 已提交
6790
	rtl8169_tx_clear(tp);
6791
	rtl8169_init_ring_indexes(tp);
L
Linus Torvalds 已提交
6792

6793
	napi_enable(&tp->napi);
6794 6795 6796
	rtl_hw_start(dev);
	netif_wake_queue(dev);
	rtl8169_check_link_status(dev, tp, tp->mmio_addr);
L
Linus Torvalds 已提交
6797 6798 6799 6800
}

static void rtl8169_tx_timeout(struct net_device *dev)
{
6801 6802 6803
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
6804 6805 6806
}

static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
F
Francois Romieu 已提交
6807
			      u32 *opts)
L
Linus Torvalds 已提交
6808 6809 6810
{
	struct skb_shared_info *info = skb_shinfo(skb);
	unsigned int cur_frag, entry;
6811
	struct TxDesc *uninitialized_var(txd);
6812
	struct device *d = &tp->pci_dev->dev;
L
Linus Torvalds 已提交
6813 6814 6815

	entry = tp->cur_tx;
	for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
E
Eric Dumazet 已提交
6816
		const skb_frag_t *frag = info->frags + cur_frag;
L
Linus Torvalds 已提交
6817 6818 6819 6820 6821 6822 6823
		dma_addr_t mapping;
		u32 status, len;
		void *addr;

		entry = (entry + 1) % NUM_TX_DESC;

		txd = tp->TxDescArray + entry;
E
Eric Dumazet 已提交
6824
		len = skb_frag_size(frag);
6825
		addr = skb_frag_address(frag);
6826
		mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
6827 6828 6829 6830
		if (unlikely(dma_mapping_error(d, mapping))) {
			if (net_ratelimit())
				netif_err(tp, drv, tp->dev,
					  "Failed to map TX fragments DMA!\n");
6831
			goto err_out;
6832
		}
L
Linus Torvalds 已提交
6833

F
Francois Romieu 已提交
6834
		/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
6835 6836
		status = opts[0] | len |
			(RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
6837 6838

		txd->opts1 = cpu_to_le32(status);
F
Francois Romieu 已提交
6839
		txd->opts2 = cpu_to_le32(opts[1]);
L
Linus Torvalds 已提交
6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850
		txd->addr = cpu_to_le64(mapping);

		tp->tx_skb[entry].len = len;
	}

	if (cur_frag) {
		tp->tx_skb[entry].skb = skb;
		txd->opts1 |= cpu_to_le32(LastFrag);
	}

	return cur_frag;
6851 6852 6853 6854

err_out:
	rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
	return -EIO;
L
Linus Torvalds 已提交
6855 6856
}

6857 6858 6859 6860 6861
static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
{
	return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
}

H
hayeswang 已提交
6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev);
/* r8169_csum_workaround()
 * The hw limites the value the transport offset. When the offset is out of the
 * range, calculate the checksum by sw.
 */
static void r8169_csum_workaround(struct rtl8169_private *tp,
				  struct sk_buff *skb)
{
	if (skb_shinfo(skb)->gso_size) {
		netdev_features_t features = tp->dev->features;
		struct sk_buff *segs, *nskb;

		features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
		segs = skb_gso_segment(skb, features);
		if (IS_ERR(segs) || !segs)
			goto drop;

		do {
			nskb = segs;
			segs = segs->next;
			nskb->next = NULL;
			rtl8169_start_xmit(nskb, tp->dev);
		} while (segs);

		dev_kfree_skb(skb);
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		if (skb_checksum_help(skb) < 0)
			goto drop;

		rtl8169_start_xmit(skb, tp->dev);
	} else {
		struct net_device_stats *stats;

drop:
		stats = &tp->dev->stats;
		stats->tx_dropped++;
		dev_kfree_skb(skb);
	}
}

/* msdn_giant_send_check()
 * According to the document of microsoft, the TCP Pseudo Header excludes the
 * packet length for IPv6 TCP large packets.
 */
static int msdn_giant_send_check(struct sk_buff *skb)
{
	const struct ipv6hdr *ipv6h;
	struct tcphdr *th;
	int ret;

	ret = skb_cow_head(skb, 0);
	if (ret)
		return ret;

	ipv6h = ipv6_hdr(skb);
	th = tcp_hdr(skb);

	th->check = 0;
	th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);

	return ret;
}

static inline __be16 get_protocol(struct sk_buff *skb)
{
	__be16 protocol;

	if (skb->protocol == htons(ETH_P_8021Q))
		protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
	else
		protocol = skb->protocol;

	return protocol;
}

H
hayeswang 已提交
6938 6939
static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
L
Linus Torvalds 已提交
6940
{
6941 6942
	u32 mss = skb_shinfo(skb)->gso_size;

F
Francois Romieu 已提交
6943 6944
	if (mss) {
		opts[0] |= TD_LSO;
H
hayeswang 已提交
6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962
		opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
		const struct iphdr *ip = ip_hdr(skb);

		if (ip->protocol == IPPROTO_TCP)
			opts[0] |= TD0_IP_CS | TD0_TCP_CS;
		else if (ip->protocol == IPPROTO_UDP)
			opts[0] |= TD0_IP_CS | TD0_UDP_CS;
		else
			WARN_ON_ONCE(1);
	}

	return true;
}

static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
				struct sk_buff *skb, u32 *opts)
{
H
hayeswang 已提交
6963
	u32 transport_offset = (u32)skb_transport_offset(skb);
H
hayeswang 已提交
6964 6965 6966
	u32 mss = skb_shinfo(skb)->gso_size;

	if (mss) {
H
hayeswang 已提交
6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990
		if (transport_offset > GTTCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x for TSO\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[0] |= TD1_GTSENV4;
			break;

		case htons(ETH_P_IPV6):
			if (msdn_giant_send_check(skb))
				return false;

			opts[0] |= TD1_GTSENV6;
			break;

		default:
			WARN_ON_ONCE(1);
			break;
		}

H
hayeswang 已提交
6991
		opts[0] |= transport_offset << GTTCPHO_SHIFT;
H
hayeswang 已提交
6992
		opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
F
Francois Romieu 已提交
6993
	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
H
hayeswang 已提交
6994
		u8 ip_protocol;
L
Linus Torvalds 已提交
6995

6996
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
6997
			return !(skb_checksum_help(skb) || eth_skb_pad(skb));
6998

H
hayeswang 已提交
6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025
		if (transport_offset > TCPHO_MAX) {
			netif_warn(tp, tx_err, tp->dev,
				   "Invalid transport offset 0x%x\n",
				   transport_offset);
			return false;
		}

		switch (get_protocol(skb)) {
		case htons(ETH_P_IP):
			opts[1] |= TD1_IPv4_CS;
			ip_protocol = ip_hdr(skb)->protocol;
			break;

		case htons(ETH_P_IPV6):
			opts[1] |= TD1_IPv6_CS;
			ip_protocol = ipv6_hdr(skb)->nexthdr;
			break;

		default:
			ip_protocol = IPPROTO_RAW;
			break;
		}

		if (ip_protocol == IPPROTO_TCP)
			opts[1] |= TD1_TCP_CS;
		else if (ip_protocol == IPPROTO_UDP)
			opts[1] |= TD1_UDP_CS;
F
Francois Romieu 已提交
7026 7027
		else
			WARN_ON_ONCE(1);
H
hayeswang 已提交
7028 7029

		opts[1] |= transport_offset << TCPHO_SHIFT;
7030 7031
	} else {
		if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
A
Alexander Duyck 已提交
7032
			return !eth_skb_pad(skb);
L
Linus Torvalds 已提交
7033
	}
H
hayeswang 已提交
7034

7035
	return true;
L
Linus Torvalds 已提交
7036 7037
}

7038 7039
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
				      struct net_device *dev)
L
Linus Torvalds 已提交
7040 7041
{
	struct rtl8169_private *tp = netdev_priv(dev);
7042
	unsigned int entry = tp->cur_tx % NUM_TX_DESC;
L
Linus Torvalds 已提交
7043 7044
	struct TxDesc *txd = tp->TxDescArray + entry;
	void __iomem *ioaddr = tp->mmio_addr;
7045
	struct device *d = &tp->pci_dev->dev;
L
Linus Torvalds 已提交
7046 7047
	dma_addr_t mapping;
	u32 status, len;
F
Francois Romieu 已提交
7048
	u32 opts[2];
7049
	int frags;
7050

7051
	if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
7052
		netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
7053
		goto err_stop_0;
L
Linus Torvalds 已提交
7054 7055 7056
	}

	if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
7057 7058
		goto err_stop_0;

7059 7060 7061
	opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
	opts[0] = DescOwn;

H
hayeswang 已提交
7062 7063 7064 7065
	if (!tp->tso_csum(tp, skb, opts)) {
		r8169_csum_workaround(tp, skb);
		return NETDEV_TX_OK;
	}
7066

7067
	len = skb_headlen(skb);
7068
	mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
7069 7070 7071
	if (unlikely(dma_mapping_error(d, mapping))) {
		if (net_ratelimit())
			netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
7072
		goto err_dma_0;
7073
	}
7074 7075 7076

	tp->tx_skb[entry].len = len;
	txd->addr = cpu_to_le64(mapping);
L
Linus Torvalds 已提交
7077

F
Francois Romieu 已提交
7078
	frags = rtl8169_xmit_frags(tp, skb, opts);
7079 7080 7081
	if (frags < 0)
		goto err_dma_1;
	else if (frags)
F
Francois Romieu 已提交
7082
		opts[0] |= FirstFrag;
7083
	else {
F
Francois Romieu 已提交
7084
		opts[0] |= FirstFrag | LastFrag;
L
Linus Torvalds 已提交
7085 7086 7087
		tp->tx_skb[entry].skb = skb;
	}

F
Francois Romieu 已提交
7088 7089
	txd->opts2 = cpu_to_le32(opts[1]);

7090 7091
	skb_tx_timestamp(skb);

7092 7093
	/* Force memory writes to complete before releasing descriptor */
	dma_wmb();
L
Linus Torvalds 已提交
7094

F
Francois Romieu 已提交
7095
	/* Anti gcc 2.95.3 bugware (sic) */
F
Francois Romieu 已提交
7096
	status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
L
Linus Torvalds 已提交
7097 7098
	txd->opts1 = cpu_to_le32(status);

7099
	/* Force all memory writes to complete before notifying device */
7100
	wmb();
L
Linus Torvalds 已提交
7101

7102 7103
	tp->cur_tx += frags + 1;

7104
	RTL_W8(TxPoll, NPQ);
L
Linus Torvalds 已提交
7105

7106
	mmiowb();
7107

7108
	if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
7109 7110 7111 7112
		/* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
		 * not miss a ring update when it notices a stopped queue.
		 */
		smp_wmb();
L
Linus Torvalds 已提交
7113
		netif_stop_queue(dev);
7114 7115 7116 7117 7118 7119 7120
		/* Sync with rtl_tx:
		 * - publish queue status and cur_tx ring index (write barrier)
		 * - refresh dirty_tx ring index (read barrier).
		 * May the current thread have a pessimistic view of the ring
		 * status and forget to wake up queue, a racing rtl_tx thread
		 * can't.
		 */
F
Francois Romieu 已提交
7121
		smp_mb();
7122
		if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
L
Linus Torvalds 已提交
7123 7124 7125
			netif_wake_queue(dev);
	}

7126
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
7127

7128
err_dma_1:
7129
	rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
7130
err_dma_0:
7131
	dev_kfree_skb_any(skb);
7132 7133 7134 7135
	dev->stats.tx_dropped++;
	return NETDEV_TX_OK;

err_stop_0:
L
Linus Torvalds 已提交
7136
	netif_stop_queue(dev);
7137
	dev->stats.tx_dropped++;
7138
	return NETDEV_TX_BUSY;
L
Linus Torvalds 已提交
7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149
}

static void rtl8169_pcierr_interrupt(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;
	u16 pci_status, pci_cmd;

	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	pci_read_config_word(pdev, PCI_STATUS, &pci_status);

7150 7151
	netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
		  pci_cmd, pci_status);
L
Linus Torvalds 已提交
7152 7153 7154 7155

	/*
	 * The recovery sequence below admits a very elaborated explanation:
	 * - it seems to work;
7156 7157
	 * - I did not see what else could be done;
	 * - it makes iop3xx happy.
L
Linus Torvalds 已提交
7158 7159 7160
	 *
	 * Feel free to adjust to your needs.
	 */
7161
	if (pdev->broken_parity_status)
7162 7163 7164 7165 7166
		pci_cmd &= ~PCI_COMMAND_PARITY;
	else
		pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;

	pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
L
Linus Torvalds 已提交
7167 7168 7169 7170 7171 7172 7173

	pci_write_config_word(pdev, PCI_STATUS,
		pci_status & (PCI_STATUS_DETECTED_PARITY |
		PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
		PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));

	/* The infamous DAC f*ckup only happens at boot time */
7174
	if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
F
françois romieu 已提交
7175 7176
		void __iomem *ioaddr = tp->mmio_addr;

7177
		netif_info(tp, intr, dev, "disabling PCI DAC\n");
L
Linus Torvalds 已提交
7178 7179 7180 7181 7182
		tp->cp_cmd &= ~PCIDAC;
		RTL_W16(CPlusCmd, tp->cp_cmd);
		dev->features &= ~NETIF_F_HIGHDMA;
	}

F
françois romieu 已提交
7183
	rtl8169_hw_reset(tp);
7184

7185
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
L
Linus Torvalds 已提交
7186 7187
}

7188
static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
L
Linus Torvalds 已提交
7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204
{
	unsigned int dirty_tx, tx_left;

	dirty_tx = tp->dirty_tx;
	smp_rmb();
	tx_left = tp->cur_tx - dirty_tx;

	while (tx_left > 0) {
		unsigned int entry = dirty_tx % NUM_TX_DESC;
		struct ring_info *tx_skb = tp->tx_skb + entry;
		u32 status;

		status = le32_to_cpu(tp->TxDescArray[entry].opts1);
		if (status & DescOwn)
			break;

7205 7206 7207 7208 7209 7210
		/* This barrier is needed to keep us from reading
		 * any other fields out of the Tx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

7211 7212
		rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
				     tp->TxDescArray + entry);
L
Linus Torvalds 已提交
7213
		if (status & LastFrag) {
7214 7215 7216 7217
			u64_stats_update_begin(&tp->tx_stats.syncp);
			tp->tx_stats.packets++;
			tp->tx_stats.bytes += tx_skb->skb->len;
			u64_stats_update_end(&tp->tx_stats.syncp);
7218
			dev_kfree_skb_any(tx_skb->skb);
L
Linus Torvalds 已提交
7219 7220 7221 7222 7223 7224 7225 7226
			tx_skb->skb = NULL;
		}
		dirty_tx++;
		tx_left--;
	}

	if (tp->dirty_tx != dirty_tx) {
		tp->dirty_tx = dirty_tx;
7227 7228 7229 7230 7231 7232 7233
		/* Sync with rtl8169_start_xmit:
		 * - publish dirty_tx ring index (write barrier)
		 * - refresh cur_tx ring index and queue status (read barrier)
		 * May the current thread miss the stopped queue condition,
		 * a racing xmit thread can only have a right view of the
		 * ring status.
		 */
F
Francois Romieu 已提交
7234
		smp_mb();
L
Linus Torvalds 已提交
7235
		if (netif_queue_stopped(dev) &&
7236
		    TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
L
Linus Torvalds 已提交
7237 7238
			netif_wake_queue(dev);
		}
7239 7240 7241 7242 7243 7244
		/*
		 * 8168 hack: TxPoll requests are lost when the Tx packets are
		 * too close. Let's kick an extra TxPoll request when a burst
		 * of start_xmit activity is detected (if it is not detected,
		 * it is slow enough). -- FR
		 */
7245 7246 7247
		if (tp->cur_tx != dirty_tx) {
			void __iomem *ioaddr = tp->mmio_addr;

7248
			RTL_W8(TxPoll, NPQ);
7249
		}
L
Linus Torvalds 已提交
7250 7251 7252
	}
}

7253 7254 7255 7256 7257
static inline int rtl8169_fragmented_frame(u32 status)
{
	return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
}

E
Eric Dumazet 已提交
7258
static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
L
Linus Torvalds 已提交
7259 7260 7261 7262
{
	u32 status = opts1 & RxProtoMask;

	if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
S
Shan Wei 已提交
7263
	    ((status == RxProtoUDP) && !(opts1 & UDPFail)))
L
Linus Torvalds 已提交
7264 7265
		skb->ip_summed = CHECKSUM_UNNECESSARY;
	else
7266
		skb_checksum_none_assert(skb);
L
Linus Torvalds 已提交
7267 7268
}

E
Eric Dumazet 已提交
7269 7270 7271 7272
static struct sk_buff *rtl8169_try_rx_copy(void *data,
					   struct rtl8169_private *tp,
					   int pkt_size,
					   dma_addr_t addr)
L
Linus Torvalds 已提交
7273
{
S
Stephen Hemminger 已提交
7274
	struct sk_buff *skb;
7275
	struct device *d = &tp->pci_dev->dev;
S
Stephen Hemminger 已提交
7276

E
Eric Dumazet 已提交
7277
	data = rtl8169_align(data);
7278
	dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
E
Eric Dumazet 已提交
7279
	prefetch(data);
7280
	skb = napi_alloc_skb(&tp->napi, pkt_size);
E
Eric Dumazet 已提交
7281 7282
	if (skb)
		memcpy(skb->data, data, pkt_size);
7283 7284
	dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);

E
Eric Dumazet 已提交
7285
	return skb;
L
Linus Torvalds 已提交
7286 7287
}

7288
static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
L
Linus Torvalds 已提交
7289 7290
{
	unsigned int cur_rx, rx_left;
E
Eric Dumazet 已提交
7291
	unsigned int count;
L
Linus Torvalds 已提交
7292 7293 7294

	cur_rx = tp->cur_rx;

7295
	for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
L
Linus Torvalds 已提交
7296
		unsigned int entry = cur_rx % NUM_RX_DESC;
7297
		struct RxDesc *desc = tp->RxDescArray + entry;
L
Linus Torvalds 已提交
7298 7299
		u32 status;

7300
		status = le32_to_cpu(desc->opts1) & tp->opts1_mask;
L
Linus Torvalds 已提交
7301 7302
		if (status & DescOwn)
			break;
7303 7304 7305 7306 7307 7308 7309

		/* This barrier is needed to keep us from reading
		 * any other fields out of the Rx descriptor until
		 * we know the status of DescOwn
		 */
		dma_rmb();

R
Richard Dawe 已提交
7310
		if (unlikely(status & RxRES)) {
7311 7312
			netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
				   status);
7313
			dev->stats.rx_errors++;
L
Linus Torvalds 已提交
7314
			if (status & (RxRWT | RxRUNT))
7315
				dev->stats.rx_length_errors++;
L
Linus Torvalds 已提交
7316
			if (status & RxCRC)
7317
				dev->stats.rx_crc_errors++;
7318
			if (status & RxFOVF) {
7319
				rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7320
				dev->stats.rx_fifo_errors++;
7321
			}
B
Ben Greear 已提交
7322 7323 7324 7325
			if ((status & (RxRUNT | RxCRC)) &&
			    !(status & (RxRWT | RxFOVF)) &&
			    (dev->features & NETIF_F_RXALL))
				goto process_pkt;
L
Linus Torvalds 已提交
7326
		} else {
E
Eric Dumazet 已提交
7327
			struct sk_buff *skb;
B
Ben Greear 已提交
7328 7329 7330 7331 7332
			dma_addr_t addr;
			int pkt_size;

process_pkt:
			addr = le64_to_cpu(desc->addr);
B
Ben Greear 已提交
7333 7334 7335 7336
			if (likely(!(dev->features & NETIF_F_RXFCS)))
				pkt_size = (status & 0x00003fff) - 4;
			else
				pkt_size = status & 0x00003fff;
L
Linus Torvalds 已提交
7337

7338 7339 7340 7341 7342 7343
			/*
			 * The driver does not support incoming fragmented
			 * frames. They are seen as a symptom of over-mtu
			 * sized frames.
			 */
			if (unlikely(rtl8169_fragmented_frame(status))) {
7344 7345
				dev->stats.rx_dropped++;
				dev->stats.rx_length_errors++;
7346
				goto release_descriptor;
7347 7348
			}

E
Eric Dumazet 已提交
7349 7350 7351 7352
			skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
						  tp, pkt_size, addr);
			if (!skb) {
				dev->stats.rx_dropped++;
7353
				goto release_descriptor;
L
Linus Torvalds 已提交
7354 7355
			}

E
Eric Dumazet 已提交
7356
			rtl8169_rx_csum(skb, status);
L
Linus Torvalds 已提交
7357 7358 7359
			skb_put(skb, pkt_size);
			skb->protocol = eth_type_trans(skb, dev);

7360 7361
			rtl8169_rx_vlan_tag(desc, skb);

7362
			napi_gro_receive(&tp->napi, skb);
L
Linus Torvalds 已提交
7363

J
Junchang Wang 已提交
7364 7365 7366 7367
			u64_stats_update_begin(&tp->rx_stats.syncp);
			tp->rx_stats.packets++;
			tp->rx_stats.bytes += pkt_size;
			u64_stats_update_end(&tp->rx_stats.syncp);
L
Linus Torvalds 已提交
7368
		}
7369 7370 7371
release_descriptor:
		desc->opts2 = 0;
		rtl8169_mark_to_asic(desc, rx_buf_sz);
L
Linus Torvalds 已提交
7372 7373 7374 7375 7376 7377 7378 7379
	}

	count = cur_rx - tp->cur_rx;
	tp->cur_rx = cur_rx;

	return count;
}

F
Francois Romieu 已提交
7380
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
7381
{
F
Francois Romieu 已提交
7382
	struct net_device *dev = dev_instance;
L
Linus Torvalds 已提交
7383 7384
	struct rtl8169_private *tp = netdev_priv(dev);
	int handled = 0;
F
Francois Romieu 已提交
7385
	u16 status;
L
Linus Torvalds 已提交
7386

F
Francois Romieu 已提交
7387
	status = rtl_get_events(tp);
7388 7389 7390 7391
	if (status && status != 0xffff) {
		status &= RTL_EVENT_NAPI | tp->event_slow;
		if (status) {
			handled = 1;
L
Linus Torvalds 已提交
7392

7393 7394
			rtl_irq_disable(tp);
			napi_schedule(&tp->napi);
7395
		}
7396 7397 7398
	}
	return IRQ_RETVAL(handled);
}
L
Linus Torvalds 已提交
7399

7400 7401 7402 7403 7404 7405 7406 7407 7408 7409
/*
 * Workqueue context.
 */
static void rtl_slow_event_work(struct rtl8169_private *tp)
{
	struct net_device *dev = tp->dev;
	u16 status;

	status = rtl_get_events(tp) & tp->event_slow;
	rtl_ack_events(tp, status);
L
Linus Torvalds 已提交
7410

7411 7412 7413 7414 7415
	if (unlikely(status & RxFIFOOver)) {
		switch (tp->mac_version) {
		/* Work around for rx fifo overflow */
		case RTL_GIGA_MAC_VER_11:
			netif_stop_queue(dev);
7416 7417
			/* XXX - Hack alert. See rtl_task(). */
			set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
7418
		default:
7419 7420
			break;
		}
7421
	}
L
Linus Torvalds 已提交
7422

7423 7424
	if (unlikely(status & SYSErr))
		rtl8169_pcierr_interrupt(dev);
7425

7426 7427
	if (status & LinkChg)
		__rtl8169_check_link_status(dev, tp, tp->mmio_addr, true);
L
Linus Torvalds 已提交
7428

7429
	rtl_irq_enable_all(tp);
L
Linus Torvalds 已提交
7430 7431
}

7432 7433
static void rtl_task(struct work_struct *work)
{
7434 7435 7436 7437
	static const struct {
		int bitnr;
		void (*action)(struct rtl8169_private *);
	} rtl_work[] = {
7438
		/* XXX - keep rtl_slow_event_work() as first element. */
7439 7440 7441 7442
		{ RTL_FLAG_TASK_SLOW_PENDING,	rtl_slow_event_work },
		{ RTL_FLAG_TASK_RESET_PENDING,	rtl_reset_work },
		{ RTL_FLAG_TASK_PHY_PENDING,	rtl_phy_work }
	};
7443 7444
	struct rtl8169_private *tp =
		container_of(work, struct rtl8169_private, wk.work);
7445 7446 7447 7448 7449
	struct net_device *dev = tp->dev;
	int i;

	rtl_lock_work(tp);

7450 7451
	if (!netif_running(dev) ||
	    !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
7452 7453 7454 7455 7456 7457 7458 7459 7460
		goto out_unlock;

	for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
		bool pending;

		pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
		if (pending)
			rtl_work[i].action(tp);
	}
7461

7462 7463
out_unlock:
	rtl_unlock_work(tp);
7464 7465
}

7466
static int rtl8169_poll(struct napi_struct *napi, int budget)
L
Linus Torvalds 已提交
7467
{
7468 7469
	struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
	struct net_device *dev = tp->dev;
7470 7471 7472 7473 7474 7475 7476 7477 7478 7479 7480 7481
	u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
	int work_done= 0;
	u16 status;

	status = rtl_get_events(tp);
	rtl_ack_events(tp, status & ~tp->event_slow);

	if (status & RTL_EVENT_NAPI_RX)
		work_done = rtl_rx(dev, tp, (u32) budget);

	if (status & RTL_EVENT_NAPI_TX)
		rtl_tx(dev, tp);
L
Linus Torvalds 已提交
7482

7483 7484 7485 7486 7487
	if (status & tp->event_slow) {
		enable_mask &= ~tp->event_slow;

		rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
	}
L
Linus Torvalds 已提交
7488

7489
	if (work_done < budget) {
7490
		napi_complete(napi);
7491

7492 7493
		rtl_irq_enable(tp, enable_mask);
		mmiowb();
L
Linus Torvalds 已提交
7494 7495
	}

7496
	return work_done;
L
Linus Torvalds 已提交
7497 7498
}

7499 7500 7501 7502 7503 7504 7505 7506 7507 7508 7509
static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	if (tp->mac_version > RTL_GIGA_MAC_VER_06)
		return;

	dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
	RTL_W32(RxMissed, 0);
}

L
Linus Torvalds 已提交
7510 7511 7512 7513 7514
static void rtl8169_down(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;

7515
	del_timer_sync(&tp->timer);
L
Linus Torvalds 已提交
7516

7517
	napi_disable(&tp->napi);
7518
	netif_stop_queue(dev);
L
Linus Torvalds 已提交
7519

7520
	rtl8169_hw_reset(tp);
S
Stanislaw Gruszka 已提交
7521 7522
	/*
	 * At this point device interrupts can not be enabled in any function,
7523 7524
	 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
	 * and napi is disabled (rtl8169_poll).
S
Stanislaw Gruszka 已提交
7525
	 */
7526
	rtl8169_rx_missed(dev, ioaddr);
L
Linus Torvalds 已提交
7527 7528

	/* Give a racing hard_start_xmit a few cycles to complete. */
7529
	synchronize_sched();
L
Linus Torvalds 已提交
7530 7531 7532 7533

	rtl8169_tx_clear(tp);

	rtl8169_rx_clear(tp);
F
françois romieu 已提交
7534 7535

	rtl_pll_power_down(tp);
L
Linus Torvalds 已提交
7536 7537 7538 7539 7540 7541 7542
}

static int rtl8169_close(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	struct pci_dev *pdev = tp->pci_dev;

7543 7544
	pm_runtime_get_sync(&pdev->dev);

F
Francois Romieu 已提交
7545
	/* Update counters before going down */
7546 7547
	rtl8169_update_counters(dev);

7548
	rtl_lock_work(tp);
7549
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7550

L
Linus Torvalds 已提交
7551
	rtl8169_down(dev);
7552
	rtl_unlock_work(tp);
L
Linus Torvalds 已提交
7553

7554 7555
	cancel_work_sync(&tp->wk.work);

7556
	free_irq(pdev->irq, dev);
L
Linus Torvalds 已提交
7557

7558 7559 7560 7561
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
L
Linus Torvalds 已提交
7562 7563 7564
	tp->TxDescArray = NULL;
	tp->RxDescArray = NULL;

7565 7566
	pm_runtime_put_sync(&pdev->dev);

L
Linus Torvalds 已提交
7567 7568 7569
	return 0;
}

7570 7571 7572 7573 7574 7575 7576 7577 7578
#ifdef CONFIG_NET_POLL_CONTROLLER
static void rtl8169_netpoll(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_interrupt(tp->pci_dev->irq, dev);
}
#endif

7579 7580 7581 7582 7583 7584 7585 7586 7587 7588
static int rtl_open(struct net_device *dev)
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
	struct pci_dev *pdev = tp->pci_dev;
	int retval = -ENOMEM;

	pm_runtime_get_sync(&pdev->dev);

	/*
7589
	 * Rx and Tx descriptors needs 256 bytes alignment.
7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611
	 * dma_alloc_coherent provides more.
	 */
	tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
					     &tp->TxPhyAddr, GFP_KERNEL);
	if (!tp->TxDescArray)
		goto err_pm_runtime_put;

	tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
					     &tp->RxPhyAddr, GFP_KERNEL);
	if (!tp->RxDescArray)
		goto err_free_tx_0;

	retval = rtl8169_init_ring(dev);
	if (retval < 0)
		goto err_free_rx_1;

	INIT_WORK(&tp->wk.work, rtl_task);

	smp_mb();

	rtl_request_firmware(tp);

7612
	retval = request_irq(pdev->irq, rtl8169_interrupt,
7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649 7650 7651 7652 7653 7654 7655 7656 7657 7658
			     (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
			     dev->name, dev);
	if (retval < 0)
		goto err_release_fw_2;

	rtl_lock_work(tp);

	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);

	napi_enable(&tp->napi);

	rtl8169_init_phy(dev, tp);

	__rtl8169_set_features(dev, dev->features);

	rtl_pll_power_up(tp);

	rtl_hw_start(dev);

	netif_start_queue(dev);

	rtl_unlock_work(tp);

	tp->saved_wolopts = 0;
	pm_runtime_put_noidle(&pdev->dev);

	rtl8169_check_link_status(dev, tp, ioaddr);
out:
	return retval;

err_release_fw_2:
	rtl_release_firmware(tp);
	rtl8169_rx_clear(tp);
err_free_rx_1:
	dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
			  tp->RxPhyAddr);
	tp->RxDescArray = NULL;
err_free_tx_0:
	dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
			  tp->TxPhyAddr);
	tp->TxDescArray = NULL;
err_pm_runtime_put:
	pm_runtime_put_noidle(&pdev->dev);
	goto out;
}

J
Junchang Wang 已提交
7659 7660
static struct rtnl_link_stats64 *
rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
L
Linus Torvalds 已提交
7661 7662 7663
{
	struct rtl8169_private *tp = netdev_priv(dev);
	void __iomem *ioaddr = tp->mmio_addr;
J
Junchang Wang 已提交
7664
	unsigned int start;
L
Linus Torvalds 已提交
7665

7666
	if (netif_running(dev))
7667
		rtl8169_rx_missed(dev, ioaddr);
7668

J
Junchang Wang 已提交
7669
	do {
7670
		start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
J
Junchang Wang 已提交
7671 7672
		stats->rx_packets = tp->rx_stats.packets;
		stats->rx_bytes	= tp->rx_stats.bytes;
7673
	} while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
J
Junchang Wang 已提交
7674 7675 7676


	do {
7677
		start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
J
Junchang Wang 已提交
7678 7679
		stats->tx_packets = tp->tx_stats.packets;
		stats->tx_bytes	= tp->tx_stats.bytes;
7680
	} while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
J
Junchang Wang 已提交
7681 7682 7683 7684 7685 7686 7687 7688 7689 7690

	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
	stats->rx_length_errors = dev->stats.rx_length_errors;
	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_crc_errors	= dev->stats.rx_crc_errors;
	stats->rx_fifo_errors	= dev->stats.rx_fifo_errors;
	stats->rx_missed_errors = dev->stats.rx_missed_errors;

	return stats;
L
Linus Torvalds 已提交
7691 7692
}

7693
static void rtl8169_net_suspend(struct net_device *dev)
7694
{
F
françois romieu 已提交
7695 7696
	struct rtl8169_private *tp = netdev_priv(dev);

7697
	if (!netif_running(dev))
7698
		return;
7699 7700 7701

	netif_device_detach(dev);
	netif_stop_queue(dev);
7702 7703 7704

	rtl_lock_work(tp);
	napi_disable(&tp->napi);
7705
	clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7706 7707 7708
	rtl_unlock_work(tp);

	rtl_pll_power_down(tp);
7709 7710 7711 7712 7713 7714 7715 7716
}

#ifdef CONFIG_PM

static int rtl8169_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
7717

7718
	rtl8169_net_suspend(dev);
7719

7720 7721 7722
	return 0;
}

7723 7724
static void __rtl8169_resume(struct net_device *dev)
{
F
françois romieu 已提交
7725 7726
	struct rtl8169_private *tp = netdev_priv(dev);

7727
	netif_device_attach(dev);
F
françois romieu 已提交
7728 7729 7730

	rtl_pll_power_up(tp);

A
Artem Savkov 已提交
7731 7732
	rtl_lock_work(tp);
	napi_enable(&tp->napi);
7733
	set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
A
Artem Savkov 已提交
7734
	rtl_unlock_work(tp);
7735

7736
	rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
7737 7738
}

7739
static int rtl8169_resume(struct device *device)
7740
{
7741
	struct pci_dev *pdev = to_pci_dev(device);
7742
	struct net_device *dev = pci_get_drvdata(pdev);
S
Stanislaw Gruszka 已提交
7743 7744 7745
	struct rtl8169_private *tp = netdev_priv(dev);

	rtl8169_init_phy(dev, tp);
7746

7747 7748
	if (netif_running(dev))
		__rtl8169_resume(dev);
7749

7750 7751 7752 7753 7754 7755 7756 7757 7758 7759 7760 7761
	return 0;
}

static int rtl8169_runtime_suspend(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

	if (!tp->TxDescArray)
		return 0;

7762
	rtl_lock_work(tp);
7763 7764
	tp->saved_wolopts = __rtl8169_get_wol(tp);
	__rtl8169_set_wol(tp, WAKE_ANY);
7765
	rtl_unlock_work(tp);
7766 7767 7768 7769 7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780

	rtl8169_net_suspend(dev);

	return 0;
}

static int rtl8169_runtime_resume(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

	if (!tp->TxDescArray)
		return 0;

7781
	rtl_lock_work(tp);
7782 7783
	__rtl8169_set_wol(tp, tp->saved_wolopts);
	tp->saved_wolopts = 0;
7784
	rtl_unlock_work(tp);
7785

S
Stanislaw Gruszka 已提交
7786 7787
	rtl8169_init_phy(dev, tp);

7788
	__rtl8169_resume(dev);
7789 7790 7791 7792

	return 0;
}

7793 7794 7795 7796 7797 7798
static int rtl8169_runtime_idle(struct device *device)
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7799
	return tp->TxDescArray ? -EBUSY : 0;
7800 7801
}

7802
static const struct dev_pm_ops rtl8169_pm_ops = {
F
Francois Romieu 已提交
7803 7804 7805 7806 7807 7808 7809 7810 7811
	.suspend		= rtl8169_suspend,
	.resume			= rtl8169_resume,
	.freeze			= rtl8169_suspend,
	.thaw			= rtl8169_resume,
	.poweroff		= rtl8169_suspend,
	.restore		= rtl8169_resume,
	.runtime_suspend	= rtl8169_runtime_suspend,
	.runtime_resume		= rtl8169_runtime_resume,
	.runtime_idle		= rtl8169_runtime_idle,
7812 7813 7814 7815 7816 7817 7818 7819 7820 7821
};

#define RTL8169_PM_OPS	(&rtl8169_pm_ops)

#else /* !CONFIG_PM */

#define RTL8169_PM_OPS	NULL

#endif /* !CONFIG_PM */

7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840 7841
static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
{
	void __iomem *ioaddr = tp->mmio_addr;

	/* WoL fails with 8168b when the receiver is disabled. */
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_11:
	case RTL_GIGA_MAC_VER_12:
	case RTL_GIGA_MAC_VER_17:
		pci_clear_master(tp->pci_dev);

		RTL_W8(ChipCmd, CmdRxEnb);
		/* PCI commit */
		RTL_R8(ChipCmd);
		break;
	default:
		break;
	}
}

F
Francois Romieu 已提交
7842 7843
static void rtl_shutdown(struct pci_dev *pdev)
{
7844
	struct net_device *dev = pci_get_drvdata(pdev);
7845
	struct rtl8169_private *tp = netdev_priv(dev);
7846 7847 7848
	struct device *d = &pdev->dev;

	pm_runtime_get_sync(d);
7849 7850

	rtl8169_net_suspend(dev);
F
Francois Romieu 已提交
7851

F
Francois Romieu 已提交
7852
	/* Restore original MAC address */
7853 7854
	rtl_rar_set(tp, dev->perm_addr);

7855
	rtl8169_hw_reset(tp);
7856

7857
	if (system_state == SYSTEM_POWER_OFF) {
7858 7859 7860
		if (__rtl8169_get_wol(tp) & WAKE_ANY) {
			rtl_wol_suspend_quirk(tp);
			rtl_wol_shutdown_quirk(tp);
7861 7862
		}

7863 7864 7865
		pci_wake_from_d3(pdev, true);
		pci_set_power_state(pdev, PCI_D3hot);
	}
7866 7867

	pm_runtime_put_noidle(d);
7868
}
7869

B
Bill Pemberton 已提交
7870
static void rtl_remove_one(struct pci_dev *pdev)
7871 7872 7873 7874
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct rtl8169_private *tp = netdev_priv(dev);

7875 7876
	if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_28 ||
C
Chun-Hao Lin 已提交
7877 7878 7879 7880
	     tp->mac_version == RTL_GIGA_MAC_VER_31 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_49 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_50 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_51) &&
7881
	    r8168_check_dash(tp)) {
7882 7883 7884
		rtl8168_driver_stop(tp);
	}

7885 7886
	netif_napi_del(&tp->napi);

7887 7888 7889 7890 7891 7892 7893 7894 7895 7896 7897 7898 7899 7900
	unregister_netdev(dev);

	rtl_release_firmware(tp);

	if (pci_dev_run_wake(pdev))
		pm_runtime_get_noresume(&pdev->dev);

	/* restore original MAC address */
	rtl_rar_set(tp, dev->perm_addr);

	rtl_disable_msi(pdev, tp);
	rtl8169_release_board(pdev, dev, tp->mmio_addr);
}

7901
static const struct net_device_ops rtl_netdev_ops = {
7902
	.ndo_open		= rtl_open,
7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918 7919
	.ndo_stop		= rtl8169_close,
	.ndo_get_stats64	= rtl8169_get_stats64,
	.ndo_start_xmit		= rtl8169_start_xmit,
	.ndo_tx_timeout		= rtl8169_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= rtl8169_change_mtu,
	.ndo_fix_features	= rtl8169_fix_features,
	.ndo_set_features	= rtl8169_set_features,
	.ndo_set_mac_address	= rtl_set_mac_address,
	.ndo_do_ioctl		= rtl8169_ioctl,
	.ndo_set_rx_mode	= rtl_set_rx_mode,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= rtl8169_netpoll,
#endif

};

7920 7921 7922 7923 7924 7925 7926 7927 7928 7929 7930 7931 7932 7933 7934 7935 7936 7937 7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949 7950 7951 7952 7953 7954 7955 7956 7957 7958 7959 7960 7961 7962 7963 7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974 7975 7976
static const struct rtl_cfg_info {
	void (*hw_start)(struct net_device *);
	unsigned int region;
	unsigned int align;
	u16 event_slow;
	unsigned features;
	u8 default_ver;
} rtl_cfg_infos [] = {
	[RTL_CFG_0] = {
		.hw_start	= rtl_hw_start_8169,
		.region		= 1,
		.align		= 0,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver,
		.features	= RTL_FEATURE_GMII,
		.default_ver	= RTL_GIGA_MAC_VER_01,
	},
	[RTL_CFG_1] = {
		.hw_start	= rtl_hw_start_8168,
		.region		= 2,
		.align		= 8,
		.event_slow	= SYSErr | LinkChg | RxOverflow,
		.features	= RTL_FEATURE_GMII | RTL_FEATURE_MSI,
		.default_ver	= RTL_GIGA_MAC_VER_11,
	},
	[RTL_CFG_2] = {
		.hw_start	= rtl_hw_start_8101,
		.region		= 2,
		.align		= 8,
		.event_slow	= SYSErr | LinkChg | RxOverflow | RxFIFOOver |
				  PCSTimeout,
		.features	= RTL_FEATURE_MSI,
		.default_ver	= RTL_GIGA_MAC_VER_13,
	}
};

/* Cfg9346_Unlock assumed. */
static unsigned rtl_try_msi(struct rtl8169_private *tp,
			    const struct rtl_cfg_info *cfg)
{
	void __iomem *ioaddr = tp->mmio_addr;
	unsigned msi = 0;
	u8 cfg2;

	cfg2 = RTL_R8(Config2) & ~MSIEnable;
	if (cfg->features & RTL_FEATURE_MSI) {
		if (pci_enable_msi(tp->pci_dev)) {
			netif_info(tp, hw, tp->dev, "no MSI. Back to INTx.\n");
		} else {
			cfg2 |= MSIEnable;
			msi = RTL_FEATURE_MSI;
		}
	}
	if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
		RTL_W8(Config2, cfg2);
	return msi;
}

H
Hayes Wang 已提交
7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990
DECLARE_RTL_COND(rtl_link_list_ready_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return RTL_R8(MCU) & LINK_LIST_RDY;
}

DECLARE_RTL_COND(rtl_rxtx_empty_cond)
{
	void __iomem *ioaddr = tp->mmio_addr;

	return (RTL_R8(MCU) & RXTX_EMPTY) == RXTX_EMPTY;
}

B
Bill Pemberton 已提交
7991
static void rtl_hw_init_8168g(struct rtl8169_private *tp)
H
Hayes Wang 已提交
7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009
{
	void __iomem *ioaddr = tp->mmio_addr;
	u32 data;

	tp->ocp_base = OCP_STD_PHY_BASE;

	RTL_W32(MISC, RTL_R32(MISC) | RXDV_GATED_EN);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
		return;

	if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
		return;

	RTL_W8(ChipCmd, RTL_R8(ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
	msleep(1);
	RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);

8010
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
8011 8012 8013 8014 8015 8016
	data &= ~(1 << 14);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;

8017
	data = r8168_mac_ocp_read(tp, 0xe8de);
H
Hayes Wang 已提交
8018 8019 8020 8021 8022 8023 8024
	data |= (1 << 15);
	r8168_mac_ocp_write(tp, 0xe8de, data);

	if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
		return;
}

C
Chun-Hao Lin 已提交
8025 8026 8027 8028 8029 8030
static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
{
	rtl8168ep_stop_cmac(tp);
	rtl_hw_init_8168g(tp);
}

B
Bill Pemberton 已提交
8031
static void rtl_hw_initialize(struct rtl8169_private *tp)
H
Hayes Wang 已提交
8032 8033 8034 8035
{
	switch (tp->mac_version) {
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
H
hayeswang 已提交
8036
	case RTL_GIGA_MAC_VER_42:
H
hayeswang 已提交
8037
	case RTL_GIGA_MAC_VER_43:
H
hayeswang 已提交
8038
	case RTL_GIGA_MAC_VER_44:
8039 8040 8041 8042
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
8043 8044
		rtl_hw_init_8168g(tp);
		break;
C
Chun-Hao Lin 已提交
8045 8046 8047
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
C
Chun-Hao Lin 已提交
8048
		rtl_hw_init_8168ep(tp);
H
Hayes Wang 已提交
8049 8050 8051 8052 8053 8054
		break;
	default:
		break;
	}
}

H
hayeswang 已提交
8055
static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076 8077
{
	const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
	const unsigned int region = cfg->region;
	struct rtl8169_private *tp;
	struct mii_if_info *mii;
	struct net_device *dev;
	void __iomem *ioaddr;
	int chipset, i;
	int rc;

	if (netif_msg_drv(&debug)) {
		printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
		       MODULENAME, RTL8169_VERSION);
	}

	dev = alloc_etherdev(sizeof (*tp));
	if (!dev) {
		rc = -ENOMEM;
		goto out;
	}

	SET_NETDEV_DEV(dev, &pdev->dev);
8078
	dev->netdev_ops = &rtl_netdev_ops;
8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128 8129
	tp = netdev_priv(dev);
	tp->dev = dev;
	tp->pci_dev = pdev;
	tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);

	mii = &tp->mii;
	mii->dev = dev;
	mii->mdio_read = rtl_mdio_read;
	mii->mdio_write = rtl_mdio_write;
	mii->phy_id_mask = 0x1f;
	mii->reg_num_mask = 0x1f;
	mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);

	/* disable ASPM completely as that cause random device stop working
	 * problems as well as full system hangs for some PCIe devices users */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
				     PCIE_LINK_STATE_CLKPM);

	/* enable device (incl. PCI PM wakeup and hotplug setup) */
	rc = pci_enable_device(pdev);
	if (rc < 0) {
		netif_err(tp, probe, dev, "enable failure\n");
		goto err_out_free_dev_1;
	}

	if (pci_set_mwi(pdev) < 0)
		netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");

	/* make sure PCI base addr 1 is MMIO */
	if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
		netif_err(tp, probe, dev,
			  "region #%d not an MMIO resource, aborting\n",
			  region);
		rc = -ENODEV;
		goto err_out_mwi_2;
	}

	/* check for weird/broken PCI region reporting */
	if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
		netif_err(tp, probe, dev,
			  "Invalid PCI region size(s), aborting\n");
		rc = -ENODEV;
		goto err_out_mwi_2;
	}

	rc = pci_request_regions(pdev, MODULENAME);
	if (rc < 0) {
		netif_err(tp, probe, dev, "could not request regions\n");
		goto err_out_mwi_2;
	}

H
hayeswang 已提交
8130
	tp->cp_cmd = 0;
8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162

	if ((sizeof(dma_addr_t) > 4) &&
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
		tp->cp_cmd |= PCIDAC;
		dev->features |= NETIF_F_HIGHDMA;
	} else {
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (rc < 0) {
			netif_err(tp, probe, dev, "DMA configuration failed\n");
			goto err_out_free_res_3;
		}
	}

	/* ioremap MMIO region */
	ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
	if (!ioaddr) {
		netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
		rc = -EIO;
		goto err_out_free_res_3;
	}
	tp->mmio_addr = ioaddr;

	if (!pci_is_pcie(pdev))
		netif_info(tp, probe, dev, "not PCI Express\n");

	/* Identify chip attached to board */
	rtl8169_get_mac_version(tp, dev, cfg->default_ver);

	rtl_init_rxcfg(tp);

	rtl_irq_disable(tp);

H
Hayes Wang 已提交
8163 8164
	rtl_hw_initialize(tp);

8165 8166 8167 8168 8169 8170 8171 8172 8173
	rtl_hw_reset(tp);

	rtl_ack_events(tp, 0xffff);

	pci_set_master(pdev);

	rtl_init_mdio_ops(tp);
	rtl_init_pll_power_ops(tp);
	rtl_init_jumbo_ops(tp);
8174
	rtl_init_csi_ops(tp);
8175 8176 8177 8178 8179 8180 8181 8182

	rtl8169_print_mac_version(tp);

	chipset = tp->mac_version;
	tp->txd_version = rtl_chip_infos[chipset].txd_version;

	RTL_W8(Cfg9346, Cfg9346_Unlock);
	RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
8183
	RTL_W8(Config5, RTL_R8(Config5) & (BWF | MWF | UWF | LanWake | PMEStatus));
8184
	switch (tp->mac_version) {
8185 8186 8187 8188 8189 8190 8191 8192 8193 8194
	case RTL_GIGA_MAC_VER_34:
	case RTL_GIGA_MAC_VER_35:
	case RTL_GIGA_MAC_VER_36:
	case RTL_GIGA_MAC_VER_37:
	case RTL_GIGA_MAC_VER_38:
	case RTL_GIGA_MAC_VER_40:
	case RTL_GIGA_MAC_VER_41:
	case RTL_GIGA_MAC_VER_42:
	case RTL_GIGA_MAC_VER_43:
	case RTL_GIGA_MAC_VER_44:
8195 8196
	case RTL_GIGA_MAC_VER_45:
	case RTL_GIGA_MAC_VER_46:
8197 8198
	case RTL_GIGA_MAC_VER_47:
	case RTL_GIGA_MAC_VER_48:
C
Chun-Hao Lin 已提交
8199 8200 8201
	case RTL_GIGA_MAC_VER_49:
	case RTL_GIGA_MAC_VER_50:
	case RTL_GIGA_MAC_VER_51:
8202 8203 8204 8205 8206 8207 8208 8209 8210 8211
		if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
			tp->features |= RTL_FEATURE_WOL;
		if ((RTL_R8(Config3) & LinkUp) != 0)
			tp->features |= RTL_FEATURE_WOL;
		break;
	default:
		if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
			tp->features |= RTL_FEATURE_WOL;
		break;
	}
8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233
	if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
		tp->features |= RTL_FEATURE_WOL;
	tp->features |= rtl_try_msi(tp, cfg);
	RTL_W8(Cfg9346, Cfg9346_Lock);

	if (rtl_tbi_enabled(tp)) {
		tp->set_speed = rtl8169_set_speed_tbi;
		tp->get_settings = rtl8169_gset_tbi;
		tp->phy_reset_enable = rtl8169_tbi_reset_enable;
		tp->phy_reset_pending = rtl8169_tbi_reset_pending;
		tp->link_ok = rtl8169_tbi_link_ok;
		tp->do_ioctl = rtl_tbi_ioctl;
	} else {
		tp->set_speed = rtl8169_set_speed_xmii;
		tp->get_settings = rtl8169_gset_xmii;
		tp->phy_reset_enable = rtl8169_xmii_reset_enable;
		tp->phy_reset_pending = rtl8169_xmii_reset_pending;
		tp->link_ok = rtl8169_xmii_link_ok;
		tp->do_ioctl = rtl_xmii_ioctl;
	}

	mutex_init(&tp->wk.mutex);
8234 8235
	u64_stats_init(&tp->rx_stats.syncp);
	u64_stats_init(&tp->tx_stats.syncp);
8236 8237

	/* Get MAC address */
8238 8239 8240 8241 8242 8243 8244 8245 8246 8247
	if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_36 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_37 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_38 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_40 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_41 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_42 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_43 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_44 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_45 ||
8248 8249
	    tp->mac_version == RTL_GIGA_MAC_VER_46 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_47 ||
C
Chun-Hao Lin 已提交
8250 8251 8252 8253
	    tp->mac_version == RTL_GIGA_MAC_VER_48 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_49 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_50 ||
	    tp->mac_version == RTL_GIGA_MAC_VER_51) {
8254 8255
		u16 mac_addr[3];

8256 8257
		*(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
		*(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
8258 8259 8260 8261

		if (is_valid_ether_addr((u8 *)mac_addr))
			rtl_rar_set(tp, (u8 *)mac_addr);
	}
8262 8263 8264
	for (i = 0; i < ETH_ALEN; i++)
		dev->dev_addr[i] = RTL_R8(MAC0 + i);

8265
	dev->ethtool_ops = &rtl8169_ethtool_ops;
8266 8267 8268 8269 8270 8271 8272
	dev->watchdog_timeo = RTL8169_TX_TIMEOUT;

	netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);

	/* don't enable SG, IP_CSUM and TSO by default - it might not work
	 * properly for all devices */
	dev->features |= NETIF_F_RXCSUM |
8273
		NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
8274 8275

	dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
8276 8277
		NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
		NETIF_F_HW_VLAN_CTAG_RX;
8278 8279 8280
	dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
		NETIF_F_HIGHDMA;

H
hayeswang 已提交
8281 8282 8283 8284 8285 8286
	tp->cp_cmd |= RxChkSum | RxVlan;

	/*
	 * Pretend we are using VLANs; This bypasses a nasty bug where
	 * Interrupts stop flowing on high load on 8110SCd controllers.
	 */
8287
	if (tp->mac_version == RTL_GIGA_MAC_VER_05)
H
hayeswang 已提交
8288
		/* Disallow toggling */
8289
		dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
8290

H
hayeswang 已提交
8291 8292
	if (tp->txd_version == RTL_TD_0)
		tp->tso_csum = rtl8169_tso_csum_v1;
H
hayeswang 已提交
8293
	else if (tp->txd_version == RTL_TD_1) {
H
hayeswang 已提交
8294
		tp->tso_csum = rtl8169_tso_csum_v2;
H
hayeswang 已提交
8295 8296
		dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
	} else
H
hayeswang 已提交
8297 8298
		WARN_ON_ONCE(1);

8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319
	dev->hw_features |= NETIF_F_RXALL;
	dev->hw_features |= NETIF_F_RXFCS;

	tp->hw_start = cfg->hw_start;
	tp->event_slow = cfg->event_slow;

	tp->opts1_mask = (tp->mac_version != RTL_GIGA_MAC_VER_01) ?
		~(RxBOVF | RxFOVF) : ~0;

	init_timer(&tp->timer);
	tp->timer.data = (unsigned long) dev;
	tp->timer.function = rtl8169_phy_timer;

	tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;

	rc = register_netdev(dev);
	if (rc < 0)
		goto err_out_msi_4;

	pci_set_drvdata(pdev, dev);

8320 8321 8322
	netif_info(tp, probe, dev, "%s at 0x%p, %pM, XID %08x IRQ %d\n",
		   rtl_chip_infos[chipset].name, ioaddr, dev->dev_addr,
		   (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), pdev->irq);
8323 8324 8325 8326 8327 8328 8329
	if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
		netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
			   "tx checksumming: %s]\n",
			   rtl_chip_infos[chipset].jumbo_max,
			   rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
	}

8330 8331
	if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_28 ||
C
Chun-Hao Lin 已提交
8332 8333 8334 8335
	     tp->mac_version == RTL_GIGA_MAC_VER_31 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_49 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_50 ||
	     tp->mac_version == RTL_GIGA_MAC_VER_51) &&
8336
	    r8168_check_dash(tp)) {
8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348 8349 8350
		rtl8168_driver_start(tp);
	}

	device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);

	if (pci_dev_run_wake(pdev))
		pm_runtime_put_noidle(&pdev->dev);

	netif_carrier_off(dev);

out:
	return rc;

err_out_msi_4:
8351
	netif_napi_del(&tp->napi);
8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363
	rtl_disable_msi(pdev, tp);
	iounmap(ioaddr);
err_out_free_res_3:
	pci_release_regions(pdev);
err_out_mwi_2:
	pci_clear_mwi(pdev);
	pci_disable_device(pdev);
err_out_free_dev_1:
	free_netdev(dev);
	goto out;
}

L
Linus Torvalds 已提交
8364 8365 8366
static struct pci_driver rtl8169_pci_driver = {
	.name		= MODULENAME,
	.id_table	= rtl8169_pci_tbl,
8367
	.probe		= rtl_init_one,
B
Bill Pemberton 已提交
8368
	.remove		= rtl_remove_one,
F
Francois Romieu 已提交
8369
	.shutdown	= rtl_shutdown,
8370
	.driver.pm	= RTL8169_PM_OPS,
L
Linus Torvalds 已提交
8371 8372
};

8373
module_pci_driver(rtl8169_pci_driver);