i915_gem.c 130.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28
#include <drm/drmP.h>
29
#include <drm/drm_vma_manager.h>
30
#include <drm/i915_drm.h>
31
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38
#include <linux/dma-buf.h>
39

40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41 42
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
						   bool force);
43
static __must_check int
44 45
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
46 47 48
static void
i915_gem_object_retire(struct drm_i915_gem_object *obj);

49 50
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
51
				struct drm_i915_gem_pwrite *args,
52
				struct drm_file *file);
53

54 55 56 57 58 59
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

60
static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
61
					     struct shrink_control *sc);
62
static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
63
					    struct shrink_control *sc);
64 65
static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
66

67 68 69 70 71 72
static bool cpu_cache_is_coherent(struct drm_device *dev,
				  enum i915_cache_level level)
{
	return HAS_LLC(dev) || level != I915_CACHE_NONE;
}

73 74 75 76 77 78 79 80
static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
		return true;

	return obj->pin_display;
}

81 82 83 84 85 86 87 88
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
89
	obj->fence_dirty = false;
90 91 92
	obj->fence_reg = I915_FENCE_REG_NONE;
}

93 94 95 96
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
97
	spin_lock(&dev_priv->mm.object_stat_lock);
98 99
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
100
	spin_unlock(&dev_priv->mm.object_stat_lock);
101 102 103 104 105
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
106
	spin_lock(&dev_priv->mm.object_stat_lock);
107 108
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
109
	spin_unlock(&dev_priv->mm.object_stat_lock);
110 111
}

112
static int
113
i915_gem_wait_for_error(struct i915_gpu_error *error)
114 115 116
{
	int ret;

117 118
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
119
	if (EXIT_COND)
120 121
		return 0;

122 123 124 125 126
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
127 128 129
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
130 131 132 133
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
134
		return ret;
135
	}
136
#undef EXIT_COND
137

138
	return 0;
139 140
}

141
int i915_mutex_lock_interruptible(struct drm_device *dev)
142
{
143
	struct drm_i915_private *dev_priv = dev->dev_private;
144 145
	int ret;

146
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
147 148 149 150 151 152 153
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

154
	WARN_ON(i915_verify_lists(dev));
155 156
	return 0;
}
157

158
static inline bool
159
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
160
{
161
	return i915_gem_obj_bound_any(obj) && !obj->active;
162 163
}

J
Jesse Barnes 已提交
164 165
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
166
		    struct drm_file *file)
J
Jesse Barnes 已提交
167
{
168
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
169
	struct drm_i915_gem_init *args = data;
170

171 172 173
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

174 175 176
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
177

178 179 180 181
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
182
	mutex_lock(&dev->struct_mutex);
183 184
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
185
	dev_priv->gtt.mappable_end = args->gtt_end;
186 187
	mutex_unlock(&dev->struct_mutex);

188
	return 0;
189 190
}

191 192
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
193
			    struct drm_file *file)
194
{
195
	struct drm_i915_private *dev_priv = dev->dev_private;
196
	struct drm_i915_gem_get_aperture *args = data;
197 198
	struct drm_i915_gem_object *obj;
	size_t pinned;
199

200
	pinned = 0;
201
	mutex_lock(&dev->struct_mutex);
202
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
B
Ben Widawsky 已提交
203
		if (i915_gem_obj_is_pinned(obj))
204
			pinned += i915_gem_obj_ggtt_size(obj);
205
	mutex_unlock(&dev->struct_mutex);
206

207
	args->aper_size = dev_priv->gtt.base.total;
208
	args->aper_available_size = args->aper_size - pinned;
209

210 211 212
	return 0;
}

213 214 215
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
216
	return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
217 218 219 220 221 222 223 224
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

225 226 227 228 229
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
230
{
231
	struct drm_i915_gem_object *obj;
232 233
	int ret;
	u32 handle;
234

235
	size = roundup(size, PAGE_SIZE);
236 237
	if (size == 0)
		return -EINVAL;
238 239

	/* Allocate the new object */
240
	obj = i915_gem_alloc_object(dev, size);
241 242 243
	if (obj == NULL)
		return -ENOMEM;

244
	ret = drm_gem_handle_create(file, &obj->base, &handle);
245
	/* drop reference from allocate - handle holds it now */
246 247 248
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
249

250
	*handle_p = handle;
251 252 253
	return 0;
}

254 255 256 257 258 259
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
260
	args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
261 262 263 264 265 266 267 268 269 270 271 272 273
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
274

275 276 277 278
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

305
static inline int
306 307
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
/*
 * Pins the specified object's pages and synchronizes the object with
 * GPU accesses. Sets needs_clflush to non-zero if the caller should
 * flush the object from the CPU cache.
 */
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush)
{
	int ret;

	*needs_clflush = 0;

	if (!obj->base.filp)
		return -EINVAL;

	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		*needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
							obj->cache_level);
		ret = i915_gem_object_wait_rendering(obj, true);
		if (ret)
			return ret;
356 357

		i915_gem_object_retire(obj);
358 359 360 361 362 363 364 365 366 367 368
	}

	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

	return ret;
}

369 370 371
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
372
static int
373 374 375 376 377 378 379
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

380
	if (unlikely(page_do_bit17_swizzling))
381 382 383 384 385 386 387 388 389 390 391
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

392
	return ret ? -EFAULT : 0;
393 394
}

395 396 397 398
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
399
	if (unlikely(swizzled)) {
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

417 418 419 420 421 422 423 424 425 426 427 428
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
429 430 431
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
432 433 434 435 436 437 438 439 440 441 442

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

443
	return ret ? - EFAULT : 0;
444 445
}

446
static int
447 448 449 450
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
451
{
452
	char __user *user_data;
453
	ssize_t remain;
454
	loff_t offset;
455
	int shmem_page_offset, page_length, ret = 0;
456
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
457
	int prefaulted = 0;
458
	int needs_clflush = 0;
459
	struct sg_page_iter sg_iter;
460

V
Ville Syrjälä 已提交
461
	user_data = to_user_ptr(args->data_ptr);
462 463
	remain = args->size;

464
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
465

466
	ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
467 468 469
	if (ret)
		return ret;

470
	offset = args->offset;
471

472 473
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
474
		struct page *page = sg_page_iter_page(&sg_iter);
475 476 477 478

		if (remain <= 0)
			break;

479 480 481 482 483
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
484
		shmem_page_offset = offset_in_page(offset);
485 486 487 488
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

489 490 491
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

492 493 494 495 496
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
497 498 499

		mutex_unlock(&dev->struct_mutex);

500
		if (likely(!i915.prefault_disable) && !prefaulted) {
501
			ret = fault_in_multipages_writeable(user_data, remain);
502 503 504 505 506 507 508
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
509

510 511 512
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
513

514
		mutex_lock(&dev->struct_mutex);
515 516

		if (ret)
517 518
			goto out;

519
next_page:
520
		remain -= page_length;
521
		user_data += page_length;
522 523 524
		offset += page_length;
	}

525
out:
526 527
	i915_gem_object_unpin_pages(obj);

528 529 530
	return ret;
}

531 532 533 534 535 536 537
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
538
		     struct drm_file *file)
539 540
{
	struct drm_i915_gem_pread *args = data;
541
	struct drm_i915_gem_object *obj;
542
	int ret = 0;
543

544 545 546 547
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
548
		       to_user_ptr(args->data_ptr),
549 550 551
		       args->size))
		return -EFAULT;

552
	ret = i915_mutex_lock_interruptible(dev);
553
	if (ret)
554
		return ret;
555

556
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
557
	if (&obj->base == NULL) {
558 559
		ret = -ENOENT;
		goto unlock;
560
	}
561

562
	/* Bounds check source.  */
563 564
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
565
		ret = -EINVAL;
566
		goto out;
C
Chris Wilson 已提交
567 568
	}

569 570 571 572 573 574 575 576
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
577 578
	trace_i915_gem_object_pread(obj, args->offset, args->size);

579
	ret = i915_gem_shmem_pread(dev, obj, args, file);
580

581
out:
582
	drm_gem_object_unreference(&obj->base);
583
unlock:
584
	mutex_unlock(&dev->struct_mutex);
585
	return ret;
586 587
}

588 589
/* This is the fast write path which cannot handle
 * page faults in the source data
590
 */
591 592 593 594 595 596

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
597
{
598 599
	void __iomem *vaddr_atomic;
	void *vaddr;
600
	unsigned long unwritten;
601

P
Peter Zijlstra 已提交
602
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
603 604 605
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
606
						      user_data, length);
P
Peter Zijlstra 已提交
607
	io_mapping_unmap_atomic(vaddr_atomic);
608
	return unwritten;
609 610
}

611 612 613 614
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
615
static int
616 617
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
618
			 struct drm_i915_gem_pwrite *args,
619
			 struct drm_file *file)
620
{
621
	struct drm_i915_private *dev_priv = dev->dev_private;
622
	ssize_t remain;
623
	loff_t offset, page_base;
624
	char __user *user_data;
D
Daniel Vetter 已提交
625 626
	int page_offset, page_length, ret;

627
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
D
Daniel Vetter 已提交
628 629 630 631 632 633 634 635 636 637
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
638

V
Ville Syrjälä 已提交
639
	user_data = to_user_ptr(args->data_ptr);
640 641
	remain = args->size;

642
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
643 644 645 646

	while (remain > 0) {
		/* Operation in this page
		 *
647 648 649
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
650
		 */
651 652
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
653 654 655 656 657
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
658 659
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
660
		 */
B
Ben Widawsky 已提交
661
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
662 663 664 665
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
666

667 668 669
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
670 671
	}

D
Daniel Vetter 已提交
672
out_unpin:
B
Ben Widawsky 已提交
673
	i915_gem_object_ggtt_unpin(obj);
D
Daniel Vetter 已提交
674
out:
675
	return ret;
676 677
}

678 679 680 681
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
682
static int
683 684 685 686 687
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
688
{
689
	char *vaddr;
690
	int ret;
691

692
	if (unlikely(page_do_bit17_swizzling))
693
		return -EINVAL;
694

695 696 697 698
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
699 700
	ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
					user_data, page_length);
701 702 703 704
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
705

706
	return ret ? -EFAULT : 0;
707 708
}

709 710
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
711
static int
712 713 714 715 716
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
717
{
718 719
	char *vaddr;
	int ret;
720

721
	vaddr = kmap(page);
722
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
723 724 725
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
726 727
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
728 729
						user_data,
						page_length);
730 731 732 733 734
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
735 736 737
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
738
	kunmap(page);
739

740
	return ret ? -EFAULT : 0;
741 742 743
}

static int
744 745 746 747
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
748 749
{
	ssize_t remain;
750 751
	loff_t offset;
	char __user *user_data;
752
	int shmem_page_offset, page_length, ret = 0;
753
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
754
	int hit_slowpath = 0;
755 756
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
757
	struct sg_page_iter sg_iter;
758

V
Ville Syrjälä 已提交
759
	user_data = to_user_ptr(args->data_ptr);
760 761
	remain = args->size;

762
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
763

764 765 766 767 768
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
769
		needs_clflush_after = cpu_write_needs_clflush(obj);
770 771 772
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
			return ret;
773 774

		i915_gem_object_retire(obj);
775
	}
776 777 778 779 780
	/* Same trick applies to invalidate partially written cachelines read
	 * before writing. */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
		needs_clflush_before =
			!cpu_cache_is_coherent(dev, obj->cache_level);
781

782 783 784 785 786 787
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

788
	offset = args->offset;
789
	obj->dirty = 1;
790

791 792
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
793
		struct page *page = sg_page_iter_page(&sg_iter);
794
		int partial_cacheline_write;
795

796 797 798
		if (remain <= 0)
			break;

799 800 801 802 803
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
804
		shmem_page_offset = offset_in_page(offset);
805 806 807 808 809

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

810 811 812 813 814 815 816
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

817 818 819
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

820 821 822 823 824 825
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
826 827 828

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
829 830 831 832
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
833

834
		mutex_lock(&dev->struct_mutex);
835 836

		if (ret)
837 838
			goto out;

839
next_page:
840
		remain -= page_length;
841
		user_data += page_length;
842
		offset += page_length;
843 844
	}

845
out:
846 847
	i915_gem_object_unpin_pages(obj);

848
	if (hit_slowpath) {
849 850 851 852 853 854 855
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
856 857
			if (i915_gem_clflush_object(obj, obj->pin_display))
				i915_gem_chipset_flush(dev);
858
		}
859
	}
860

861
	if (needs_clflush_after)
862
		i915_gem_chipset_flush(dev);
863

864
	return ret;
865 866 867 868 869 870 871 872 873
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
874
		      struct drm_file *file)
875 876
{
	struct drm_i915_gem_pwrite *args = data;
877
	struct drm_i915_gem_object *obj;
878 879 880 881 882 883
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
884
		       to_user_ptr(args->data_ptr),
885 886 887
		       args->size))
		return -EFAULT;

888
	if (likely(!i915.prefault_disable)) {
889 890 891 892 893
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
894

895
	ret = i915_mutex_lock_interruptible(dev);
896
	if (ret)
897
		return ret;
898

899
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
900
	if (&obj->base == NULL) {
901 902
		ret = -ENOENT;
		goto unlock;
903
	}
904

905
	/* Bounds check destination. */
906 907
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
908
		ret = -EINVAL;
909
		goto out;
C
Chris Wilson 已提交
910 911
	}

912 913 914 915 916 917 918 919
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
920 921
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
922
	ret = -EFAULT;
923 924 925 926 927 928
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
929
	if (obj->phys_obj) {
930
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
931 932 933
		goto out;
	}

934 935 936
	if (obj->tiling_mode == I915_TILING_NONE &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
	    cpu_write_needs_clflush(obj)) {
937
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
938 939 940
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
941
	}
942

943
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
944
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
945

946
out:
947
	drm_gem_object_unreference(&obj->base);
948
unlock:
949
	mutex_unlock(&dev->struct_mutex);
950 951 952
	return ret;
}

953
int
954
i915_gem_check_wedge(struct i915_gpu_error *error,
955 956
		     bool interruptible)
{
957
	if (i915_reset_in_progress(error)) {
958 959 960 961 962
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

963 964
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
985
	if (seqno == ring->outstanding_lazy_seqno)
986
		ret = i915_add_request(ring, NULL);
987 988 989 990

	return ret;
}

991 992 993 994 995 996 997 998 999 1000 1001
static void fake_irq(unsigned long data)
{
	wake_up_process((struct task_struct *)data);
}

static bool missed_irq(struct drm_i915_private *dev_priv,
		       struct intel_ring_buffer *ring)
{
	return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
}

1002 1003 1004 1005 1006 1007 1008 1009
static bool can_wait_boost(struct drm_i915_file_private *file_priv)
{
	if (file_priv == NULL)
		return true;

	return !atomic_xchg(&file_priv->rps_wait_boost, true);
}

1010 1011 1012 1013
/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
1014
 * @reset_counter: reset sequence associated with the given seqno
1015 1016 1017
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
1018 1019 1020 1021 1022 1023 1024
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
1025 1026 1027 1028
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1029
			unsigned reset_counter,
1030 1031 1032
			bool interruptible,
			struct timespec *timeout,
			struct drm_i915_file_private *file_priv)
1033
{
1034
	struct drm_device *dev = ring->dev;
1035
	struct drm_i915_private *dev_priv = dev->dev_private;
1036 1037
	const bool irq_test_in_progress =
		ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
1038 1039
	struct timespec before, now;
	DEFINE_WAIT(wait);
1040
	unsigned long timeout_expire;
1041 1042
	int ret;

1043
	WARN(dev_priv->pm.irqs_disabled, "IRQs disabled\n");
1044

1045 1046 1047
	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

1048
	timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
1049

1050
	if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
1051 1052 1053 1054 1055 1056 1057
		gen6_rps_boost(dev_priv);
		if (file_priv)
			mod_delayed_work(dev_priv->wq,
					 &file_priv->mm.idle_work,
					 msecs_to_jiffies(100));
	}

1058
	if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
1059 1060
		return -ENODEV;

1061 1062
	/* Record current time in case interrupted by signal, or wedged */
	trace_i915_gem_request_wait_begin(ring, seqno);
1063
	getrawmonotonic(&before);
1064 1065
	for (;;) {
		struct timer_list timer;
1066

1067 1068
		prepare_to_wait(&ring->irq_queue, &wait,
				interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1069

1070 1071
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
1072 1073 1074 1075 1076 1077 1078 1079
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
			/* ... but upgrade the -EAGAIN to an -EIO if the gpu
			 * is truely gone. */
			ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
			if (ret == 0)
				ret = -EAGAIN;
			break;
		}
1080

1081 1082 1083 1084
		if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
			ret = 0;
			break;
		}
1085

1086 1087 1088 1089 1090
		if (interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1091
		if (timeout && time_after_eq(jiffies, timeout_expire)) {
1092 1093 1094 1095 1096 1097
			ret = -ETIME;
			break;
		}

		timer.function = NULL;
		if (timeout || missed_irq(dev_priv, ring)) {
1098 1099
			unsigned long expire;

1100
			setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1101
			expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
1102 1103 1104
			mod_timer(&timer, expire);
		}

1105
		io_schedule();
1106 1107 1108 1109 1110 1111

		if (timer.function) {
			del_singleshot_timer_sync(&timer);
			destroy_timer_on_stack(&timer);
		}
	}
1112
	getrawmonotonic(&now);
1113
	trace_i915_gem_request_wait_end(ring, seqno);
1114

1115 1116
	if (!irq_test_in_progress)
		ring->irq_put(ring);
1117 1118

	finish_wait(&ring->irq_queue, &wait);
1119 1120 1121 1122

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1123 1124
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1125 1126
	}

1127
	return ret;
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1145
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1146 1147 1148 1149 1150 1151 1152
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1153 1154
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
1155
			    interruptible, NULL, NULL);
1156 1157
}

1158 1159 1160 1161
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
1162 1163
	if (!obj->active)
		return 0;
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;

	return 0;
}

1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1197
	return i915_gem_object_wait_rendering__tail(obj, ring);
1198 1199
}

1200 1201 1202 1203 1204
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1205
					    struct drm_i915_file_private *file_priv,
1206 1207 1208 1209 1210
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1211
	unsigned reset_counter;
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1222
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1223 1224 1225 1226 1227 1228 1229
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1230
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1231
	mutex_unlock(&dev->struct_mutex);
1232
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
1233
	mutex_lock(&dev->struct_mutex);
1234 1235
	if (ret)
		return ret;
1236

1237
	return i915_gem_object_wait_rendering__tail(obj, ring);
1238 1239
}

1240
/**
1241 1242
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1243 1244 1245
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1246
			  struct drm_file *file)
1247 1248
{
	struct drm_i915_gem_set_domain *args = data;
1249
	struct drm_i915_gem_object *obj;
1250 1251
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1252 1253
	int ret;

1254
	/* Only handle setting domains to types used by the CPU. */
1255
	if (write_domain & I915_GEM_GPU_DOMAINS)
1256 1257
		return -EINVAL;

1258
	if (read_domains & I915_GEM_GPU_DOMAINS)
1259 1260 1261 1262 1263 1264 1265 1266
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1267
	ret = i915_mutex_lock_interruptible(dev);
1268
	if (ret)
1269
		return ret;
1270

1271
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1272
	if (&obj->base == NULL) {
1273 1274
		ret = -ENOENT;
		goto unlock;
1275
	}
1276

1277 1278 1279 1280
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
1281 1282 1283
	ret = i915_gem_object_wait_rendering__nonblocking(obj,
							  file->driver_priv,
							  !write_domain);
1284 1285 1286
	if (ret)
		goto unref;

1287 1288
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1289 1290 1291 1292 1293 1294 1295

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1296
	} else {
1297
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1298 1299
	}

1300
unref:
1301
	drm_gem_object_unreference(&obj->base);
1302
unlock:
1303 1304 1305 1306 1307 1308 1309 1310 1311
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1312
			 struct drm_file *file)
1313 1314
{
	struct drm_i915_gem_sw_finish *args = data;
1315
	struct drm_i915_gem_object *obj;
1316 1317
	int ret = 0;

1318
	ret = i915_mutex_lock_interruptible(dev);
1319
	if (ret)
1320
		return ret;
1321

1322
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1323
	if (&obj->base == NULL) {
1324 1325
		ret = -ENOENT;
		goto unlock;
1326 1327 1328
	}

	/* Pinned buffers may be scanout, so flush the cache */
1329 1330
	if (obj->pin_display)
		i915_gem_object_flush_cpu_write_domain(obj, true);
1331

1332
	drm_gem_object_unreference(&obj->base);
1333
unlock:
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1347
		    struct drm_file *file)
1348 1349 1350 1351 1352
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1353
	obj = drm_gem_object_lookup(dev, file, args->handle);
1354
	if (obj == NULL)
1355
		return -ENOENT;
1356

1357 1358 1359 1360 1361 1362 1363 1364
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1365
	addr = vm_mmap(obj->filp, 0, args->size,
1366 1367
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1368
	drm_gem_object_unreference_unlocked(obj);
1369 1370 1371 1372 1373 1374 1375 1376
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1395 1396
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1397
	struct drm_i915_private *dev_priv = dev->dev_private;
1398 1399 1400
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1401
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1402

1403 1404
	intel_runtime_pm_get(dev_priv);

1405 1406 1407 1408
	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1409 1410 1411
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1412

C
Chris Wilson 已提交
1413 1414
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1415 1416 1417 1418 1419 1420 1421 1422 1423
	/* Try to flush the object off the GPU first without holding the lock.
	 * Upon reacquiring the lock, we will perform our sanity checks and then
	 * repeat the flush holding the lock in the normal manner to catch cases
	 * where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
	if (ret)
		goto unlock;

1424 1425 1426 1427 1428 1429
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1430
	/* Now bind it into the GTT if needed */
1431
	ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
1432 1433
	if (ret)
		goto unlock;
1434

1435 1436 1437
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1438

1439
	ret = i915_gem_object_get_fence(obj);
1440
	if (ret)
1441
		goto unpin;
1442

1443 1444
	obj->fault_mappable = true;

1445 1446 1447
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1448 1449 1450

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1451
unpin:
B
Ben Widawsky 已提交
1452
	i915_gem_object_ggtt_unpin(obj);
1453
unlock:
1454
	mutex_unlock(&dev->struct_mutex);
1455
out:
1456
	switch (ret) {
1457
	case -EIO:
1458 1459 1460
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1461 1462 1463 1464
		if (i915_terminally_wedged(&dev_priv->gpu_error)) {
			ret = VM_FAULT_SIGBUS;
			break;
		}
1465
	case -EAGAIN:
D
Daniel Vetter 已提交
1466 1467 1468 1469
		/*
		 * EAGAIN means the gpu is hung and we'll wait for the error
		 * handler to reset everything when re-faulting in
		 * i915_mutex_lock_interruptible.
1470
		 */
1471 1472
	case 0:
	case -ERESTARTSYS:
1473
	case -EINTR:
1474 1475 1476 1477 1478
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1479 1480
		ret = VM_FAULT_NOPAGE;
		break;
1481
	case -ENOMEM:
1482 1483
		ret = VM_FAULT_OOM;
		break;
1484
	case -ENOSPC:
1485
	case -EFAULT:
1486 1487
		ret = VM_FAULT_SIGBUS;
		break;
1488
	default:
1489
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1490 1491
		ret = VM_FAULT_SIGBUS;
		break;
1492
	}
1493 1494 1495

	intel_runtime_pm_put(dev_priv);
	return ret;
1496 1497
}

1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
{
	struct i915_vma *vma;

	/*
	 * Only the global gtt is relevant for gtt memory mappings, so restrict
	 * list traversal to objects bound into the global address space. Note
	 * that the active list should be empty, but better safe than sorry.
	 */
	WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
	list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
		i915_gem_release_mmap(vma->obj);
	list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
		i915_gem_release_mmap(vma->obj);
}

1514 1515 1516 1517
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1518
 * Preserve the reservation of the mmapping with the DRM core code, but
1519 1520 1521 1522 1523 1524 1525 1526 1527
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1528
void
1529
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1530
{
1531 1532
	if (!obj->fault_mappable)
		return;
1533

1534 1535
	drm_vma_node_unmap(&obj->base.vma_node,
			   obj->base.dev->anon_inode->i_mapping);
1536
	obj->fault_mappable = false;
1537 1538
}

1539
uint32_t
1540
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1541
{
1542
	uint32_t gtt_size;
1543 1544

	if (INTEL_INFO(dev)->gen >= 4 ||
1545 1546
	    tiling_mode == I915_TILING_NONE)
		return size;
1547 1548 1549

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1550
		gtt_size = 1024*1024;
1551
	else
1552
		gtt_size = 512*1024;
1553

1554 1555
	while (gtt_size < size)
		gtt_size <<= 1;
1556

1557
	return gtt_size;
1558 1559
}

1560 1561 1562 1563 1564
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1565
 * potential fence register mapping.
1566
 */
1567 1568 1569
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1570 1571 1572 1573 1574
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1575
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1576
	    tiling_mode == I915_TILING_NONE)
1577 1578
		return 4096;

1579 1580 1581 1582
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1583
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1584 1585
}

1586 1587 1588 1589 1590
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

1591
	if (drm_vma_node_has_offset(&obj->base.vma_node))
1592 1593
		return 0;

1594 1595
	dev_priv->mm.shrinker_no_lock_stealing = true;

1596 1597
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1598
		goto out;
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1610
		goto out;
1611 1612

	i915_gem_shrink_all(dev_priv);
1613 1614 1615 1616 1617
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1618 1619 1620 1621 1622 1623 1624
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	drm_gem_free_mmap_offset(&obj->base);
}

1625
int
1626 1627 1628 1629
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1630
{
1631
	struct drm_i915_private *dev_priv = dev->dev_private;
1632
	struct drm_i915_gem_object *obj;
1633 1634
	int ret;

1635
	ret = i915_mutex_lock_interruptible(dev);
1636
	if (ret)
1637
		return ret;
1638

1639
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1640
	if (&obj->base == NULL) {
1641 1642 1643
		ret = -ENOENT;
		goto unlock;
	}
1644

B
Ben Widawsky 已提交
1645
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1646
		ret = -E2BIG;
1647
		goto out;
1648 1649
	}

1650
	if (obj->madv != I915_MADV_WILLNEED) {
1651
		DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
1652
		ret = -EFAULT;
1653
		goto out;
1654 1655
	}

1656 1657 1658
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1659

1660
	*offset = drm_vma_node_offset_addr(&obj->base.vma_node);
1661

1662
out:
1663
	drm_gem_object_unreference(&obj->base);
1664
unlock:
1665
	mutex_unlock(&dev->struct_mutex);
1666
	return ret;
1667 1668
}

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

1693 1694 1695 1696 1697 1698
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
}

D
Daniel Vetter 已提交
1699 1700 1701
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1702
{
1703
	i915_gem_object_free_mmap_offset(obj);
1704

1705 1706
	if (obj->base.filp == NULL)
		return;
1707

D
Daniel Vetter 已提交
1708 1709 1710 1711 1712
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
1713
	shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
D
Daniel Vetter 已提交
1714 1715
	obj->madv = __I915_MADV_PURGED;
}
1716

1717 1718 1719
/* Try to discard unwanted pages */
static void
i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
D
Daniel Vetter 已提交
1720
{
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
	struct address_space *mapping;

	switch (obj->madv) {
	case I915_MADV_DONTNEED:
		i915_gem_object_truncate(obj);
	case __I915_MADV_PURGED:
		return;
	}

	if (obj->base.filp == NULL)
		return;

	mapping = file_inode(obj->base.filp)->i_mapping,
	invalidate_mapping_pages(mapping, 0, (loff_t)-1);
1735 1736
}

1737
static void
1738
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1739
{
1740 1741
	struct sg_page_iter sg_iter;
	int ret;
1742

1743
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1744

C
Chris Wilson 已提交
1745 1746 1747 1748 1749 1750
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
1751
		i915_gem_clflush_object(obj, true);
C
Chris Wilson 已提交
1752 1753 1754
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1755
	if (i915_gem_object_needs_bit17_swizzle(obj))
1756 1757
		i915_gem_object_save_bit_17_swizzle(obj);

1758 1759
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1760

1761
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1762
		struct page *page = sg_page_iter_page(&sg_iter);
1763

1764
		if (obj->dirty)
1765
			set_page_dirty(page);
1766

1767
		if (obj->madv == I915_MADV_WILLNEED)
1768
			mark_page_accessed(page);
1769

1770
		page_cache_release(page);
1771
	}
1772
	obj->dirty = 0;
1773

1774 1775
	sg_free_table(obj->pages);
	kfree(obj->pages);
1776
}
C
Chris Wilson 已提交
1777

1778
int
1779 1780 1781 1782
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1783
	if (obj->pages == NULL)
1784 1785
		return 0;

1786 1787 1788
	if (obj->pages_pin_count)
		return -EBUSY;

1789
	BUG_ON(i915_gem_obj_bound_any(obj));
B
Ben Widawsky 已提交
1790

1791 1792 1793
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1794
	list_del(&obj->global_list);
1795

1796
	ops->put_pages(obj);
1797
	obj->pages = NULL;
1798

1799
	i915_gem_object_invalidate(obj);
C
Chris Wilson 已提交
1800 1801 1802 1803

	return 0;
}

1804
static unsigned long
1805 1806
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1807
{
1808 1809
	struct list_head still_in_list;
	struct drm_i915_gem_object *obj;
1810
	unsigned long count = 0;
C
Chris Wilson 已提交
1811

1812
	/*
1813
	 * As we may completely rewrite the (un)bound list whilst unbinding
1814 1815 1816
	 * (due to retiring requests) we have to strictly process only
	 * one element of the list at the time, and recheck the list
	 * on every iteration.
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
	 *
	 * In particular, we must hold a reference whilst removing the
	 * object as we may end up waiting for and/or retiring the objects.
	 * This might release the final reference (held by the active list)
	 * and result in the object being freed from under us. This is
	 * similar to the precautions the eviction code must take whilst
	 * removing objects.
	 *
	 * Also note that although these lists do not hold a reference to
	 * the object we can safely grab one here: The final object
	 * unreferencing and the bound_list are both protected by the
	 * dev->struct_mutex and so we won't ever be able to observe an
	 * object on the bound_list with a reference count equals 0.
1830
	 */
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
	INIT_LIST_HEAD(&still_in_list);
	while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
		obj = list_first_entry(&dev_priv->mm.unbound_list,
				       typeof(*obj), global_list);
		list_move_tail(&obj->global_list, &still_in_list);

		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

		drm_gem_object_reference(&obj->base);

		if (i915_gem_object_put_pages(obj) == 0)
			count += obj->base.size >> PAGE_SHIFT;

		drm_gem_object_unreference(&obj->base);
	}
	list_splice(&still_in_list, &dev_priv->mm.unbound_list);

	INIT_LIST_HEAD(&still_in_list);
1850
	while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
1851
		struct i915_vma *vma, *v;
1852

1853 1854
		obj = list_first_entry(&dev_priv->mm.bound_list,
				       typeof(*obj), global_list);
1855
		list_move_tail(&obj->global_list, &still_in_list);
1856

1857 1858 1859
		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1860 1861
		drm_gem_object_reference(&obj->base);

1862 1863 1864
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1865

1866
		if (i915_gem_object_put_pages(obj) == 0)
C
Chris Wilson 已提交
1867
			count += obj->base.size >> PAGE_SHIFT;
1868 1869

		drm_gem_object_unreference(&obj->base);
C
Chris Wilson 已提交
1870
	}
1871
	list_splice(&still_in_list, &dev_priv->mm.bound_list);
C
Chris Wilson 已提交
1872 1873 1874 1875

	return count;
}

1876
static unsigned long
1877 1878 1879 1880 1881
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

1882
static unsigned long
C
Chris Wilson 已提交
1883 1884 1885
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	i915_gem_evict_everything(dev_priv->dev);
1886
	return __i915_gem_shrink(dev_priv, LONG_MAX, false);
D
Daniel Vetter 已提交
1887 1888
}

1889
static int
C
Chris Wilson 已提交
1890
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1891
{
C
Chris Wilson 已提交
1892
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1893 1894
	int page_count, i;
	struct address_space *mapping;
1895 1896
	struct sg_table *st;
	struct scatterlist *sg;
1897
	struct sg_page_iter sg_iter;
1898
	struct page *page;
1899
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1900
	gfp_t gfp;
1901

C
Chris Wilson 已提交
1902 1903 1904 1905 1906 1907 1908
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1909 1910 1911 1912
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1913
	page_count = obj->base.size / PAGE_SIZE;
1914 1915
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		kfree(st);
1916
		return -ENOMEM;
1917
	}
1918

1919 1920 1921 1922 1923
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1924
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1925
	gfp = mapping_gfp_mask(mapping);
1926
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1927
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1928 1929 1930
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1941
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1942 1943 1944 1945 1946 1947 1948
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1949
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1950 1951
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1952 1953 1954 1955 1956 1957 1958 1959
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1960 1961 1962 1963 1964 1965 1966 1967 1968
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1969 1970 1971

		/* Check that the i965g/gm workaround works. */
		WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
1972
	}
1973 1974 1975 1976
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1977 1978
	obj->pages = st;

1979
	if (i915_gem_object_needs_bit17_swizzle(obj))
1980 1981 1982 1983 1984
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1985 1986
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1987
		page_cache_release(sg_page_iter_page(&sg_iter));
1988 1989
	sg_free_table(st);
	kfree(st);
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002

	/* shmemfs first checks if there is enough memory to allocate the page
	 * and reports ENOSPC should there be insufficient, along with the usual
	 * ENOMEM for a genuine allocation failure.
	 *
	 * We use ENOSPC in our driver to mean that we have run out of aperture
	 * space and so want to translate the error from shmemfs back to our
	 * usual understanding of ENOMEM.
	 */
	if (PTR_ERR(page) == -ENOSPC)
		return -ENOMEM;
	else
		return PTR_ERR(page);
2003 2004
}

2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

2019
	if (obj->pages)
2020 2021
		return 0;

2022
	if (obj->madv != I915_MADV_WILLNEED) {
2023
		DRM_DEBUG("Attempting to obtain a purgeable object\n");
2024
		return -EFAULT;
2025 2026
	}

2027 2028
	BUG_ON(obj->pages_pin_count);

2029 2030 2031 2032
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

2033
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2034
	return 0;
2035 2036
}

B
Ben Widawsky 已提交
2037
static void
2038
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
2039
			       struct intel_ring_buffer *ring)
2040
{
2041
	struct drm_device *dev = obj->base.dev;
2042
	struct drm_i915_private *dev_priv = dev->dev_private;
2043
	u32 seqno = intel_ring_get_seqno(ring);
2044

2045
	BUG_ON(ring == NULL);
2046 2047 2048 2049
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
2050
	obj->ring = ring;
2051 2052

	/* Add a reference if we're newly entering the active list. */
2053 2054 2055
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
2056
	}
2057

2058
	list_move_tail(&obj->ring_list, &ring->active_list);
2059

2060
	obj->last_read_seqno = seqno;
2061

2062
	if (obj->fenced_gpu_access) {
2063 2064
		obj->last_fenced_seqno = seqno;

2065 2066 2067 2068 2069 2070 2071 2072
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
2073 2074 2075
	}
}

B
Ben Widawsky 已提交
2076 2077 2078 2079 2080 2081 2082
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring)
{
	list_move_tail(&vma->mm_list, &vma->vm->active_list);
	return i915_gem_object_move_to_active(vma->obj, ring);
}

2083 2084
static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2085
{
B
Ben Widawsky 已提交
2086
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2087 2088
	struct i915_address_space *vm;
	struct i915_vma *vma;
2089

2090
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
2091
	BUG_ON(!obj->active);
2092

2093 2094 2095 2096 2097
	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		vma = i915_gem_obj_to_vma(obj, vm);
		if (vma && !list_empty(&vma->mm_list))
			list_move_tail(&vma->mm_list, &vm->inactive_list);
	}
2098

2099
	list_del_init(&obj->ring_list);
2100 2101
	obj->ring = NULL;

2102 2103 2104 2105 2106
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
2107 2108 2109 2110 2111 2112
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
2113
}
2114

2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
static void
i915_gem_object_retire(struct drm_i915_gem_object *obj)
{
	struct intel_ring_buffer *ring = obj->ring;

	if (ring == NULL)
		return;

	if (i915_seqno_passed(ring->get_seqno(ring, true),
			      obj->last_read_seqno))
		i915_gem_object_move_to_inactive(obj);
}

2128
static int
2129
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2130
{
2131 2132 2133
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
2134

2135
	/* Carefully retire all requests without writing to the rings */
2136
	for_each_ring(ring, dev_priv, i) {
2137 2138 2139
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
2140 2141
	}
	i915_gem_retire_requests(dev);
2142 2143

	/* Finally reset hw state */
2144
	for_each_ring(ring, dev_priv, i) {
2145
		intel_ring_init_seqno(ring, seqno);
2146

2147 2148
		for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
			ring->semaphore.sync_seqno[j] = 0;
2149
	}
2150

2151
	return 0;
2152 2153
}

2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2180 2181
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2182
{
2183 2184 2185 2186
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2187
		int ret = i915_gem_init_seqno(dev, 0);
2188 2189
		if (ret)
			return ret;
2190

2191 2192
		dev_priv->next_seqno = 1;
	}
2193

2194
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2195
	return 0;
2196 2197
}

2198 2199
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2200
		       struct drm_i915_gem_object *obj,
2201
		       u32 *out_seqno)
2202
{
2203
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2204
	struct drm_i915_gem_request *request;
2205
	u32 request_ring_position, request_start;
2206 2207
	int ret;

2208
	request_start = intel_ring_get_tail(ring);
2209 2210 2211 2212 2213 2214 2215
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2216 2217 2218
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2219

2220 2221
	request = ring->preallocated_lazy_request;
	if (WARN_ON(request == NULL))
2222
		return -ENOMEM;
2223

2224 2225 2226 2227 2228 2229 2230
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2231
	ret = ring->add_request(ring);
2232
	if (ret)
2233
		return ret;
2234

2235
	request->seqno = intel_ring_get_seqno(ring);
2236
	request->ring = ring;
2237
	request->head = request_start;
2238
	request->tail = request_ring_position;
2239 2240 2241 2242 2243 2244 2245

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2246
	request->batch_obj = obj;
2247

2248 2249 2250 2251
	/* Hold a reference to the current context so that we can inspect
	 * it later in case a hangcheck error event fires.
	 */
	request->ctx = ring->last_context;
2252 2253 2254
	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2255
	request->emitted_jiffies = jiffies;
2256
	list_add_tail(&request->list, &ring->request_list);
2257
	request->file_priv = NULL;
2258

C
Chris Wilson 已提交
2259 2260 2261
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2262
		spin_lock(&file_priv->mm.lock);
2263
		request->file_priv = file_priv;
2264
		list_add_tail(&request->client_list,
2265
			      &file_priv->mm.request_list);
2266
		spin_unlock(&file_priv->mm.lock);
2267
	}
2268

2269
	trace_i915_gem_request_add(ring, request->seqno);
2270
	ring->outstanding_lazy_seqno = 0;
2271
	ring->preallocated_lazy_request = NULL;
C
Chris Wilson 已提交
2272

2273
	if (!dev_priv->ums.mm_suspended) {
2274 2275
		i915_queue_hangcheck(ring->dev);

2276 2277 2278 2279 2280
		cancel_delayed_work_sync(&dev_priv->mm.idle_work);
		queue_delayed_work(dev_priv->wq,
				   &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
		intel_mark_busy(dev_priv->dev);
B
Ben Gamari 已提交
2281
	}
2282

2283
	if (out_seqno)
2284
		*out_seqno = request->seqno;
2285
	return 0;
2286 2287
}

2288 2289
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2290
{
2291
	struct drm_i915_file_private *file_priv = request->file_priv;
2292

2293 2294
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2295

2296
	spin_lock(&file_priv->mm.lock);
2297 2298
	list_del(&request->client_list);
	request->file_priv = NULL;
2299
	spin_unlock(&file_priv->mm.lock);
2300 2301
}

2302
static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
2303
				   const struct i915_hw_context *ctx)
2304
{
2305
	unsigned long elapsed;
2306

2307 2308 2309
	elapsed = get_seconds() - ctx->hang_stats.guilty_ts;

	if (ctx->hang_stats.banned)
2310 2311 2312
		return true;

	if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2313
		if (!i915_gem_context_is_default(ctx)) {
2314
			DRM_DEBUG("context hanging too fast, banning!\n");
2315
			return true;
2316 2317 2318
		} else if (i915_stop_ring_allow_ban(dev_priv)) {
			if (i915_stop_ring_allow_warn(dev_priv))
				DRM_ERROR("gpu hanging too fast, banning!\n");
2319
			return true;
2320
		}
2321 2322 2323 2324 2325
	}

	return false;
}

2326 2327
static void i915_set_reset_status(struct drm_i915_private *dev_priv,
				  struct i915_hw_context *ctx,
2328
				  const bool guilty)
2329
{
2330 2331 2332 2333
	struct i915_ctx_hang_stats *hs;

	if (WARN_ON(!ctx))
		return;
2334

2335 2336 2337
	hs = &ctx->hang_stats;

	if (guilty) {
2338
		hs->banned = i915_context_is_banned(dev_priv, ctx);
2339 2340 2341 2342
		hs->batch_active++;
		hs->guilty_ts = get_seconds();
	} else {
		hs->batch_pending++;
2343 2344 2345
	}
}

2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2357 2358
struct drm_i915_gem_request *
i915_gem_find_active_request(struct intel_ring_buffer *ring)
2359
{
2360
	struct drm_i915_gem_request *request;
2361 2362 2363
	u32 completed_seqno;

	completed_seqno = ring->get_seqno(ring, false);
2364 2365 2366 2367

	list_for_each_entry(request, &ring->request_list, list) {
		if (i915_seqno_passed(completed_seqno, request->seqno))
			continue;
2368

2369
		return request;
2370
	}
2371 2372 2373 2374 2375 2376 2377 2378 2379 2380

	return NULL;
}

static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
				       struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_request *request;
	bool ring_hung;

2381
	request = i915_gem_find_active_request(ring);
2382 2383 2384 2385 2386 2387

	if (request == NULL)
		return;

	ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;

2388
	i915_set_reset_status(dev_priv, request->ctx, ring_hung);
2389 2390

	list_for_each_entry_continue(request, &ring->request_list, list)
2391
		i915_set_reset_status(dev_priv, request->ctx, false);
2392
}
2393

2394 2395 2396
static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
					struct intel_ring_buffer *ring)
{
2397
	while (!list_empty(&ring->active_list)) {
2398
		struct drm_i915_gem_object *obj;
2399

2400 2401 2402
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2403

2404
		i915_gem_object_move_to_inactive(obj);
2405
	}
2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422

	/*
	 * We must free the requests after all the corresponding objects have
	 * been moved off active lists. Which is the same order as the normal
	 * retire_requests function does. This is important if object hold
	 * implicit references on things like e.g. ppgtt address spaces through
	 * the request.
	 */
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);

		i915_gem_free_request(request);
	}
2423 2424 2425 2426 2427

	/* These may not have been flush before the reset, do so now */
	kfree(ring->preallocated_lazy_request);
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
2428 2429
}

2430
void i915_gem_restore_fences(struct drm_device *dev)
2431 2432 2433 2434
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2435
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2436
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2437

2438 2439 2440 2441 2442 2443 2444 2445 2446 2447
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2448 2449 2450
	}
}

2451
void i915_gem_reset(struct drm_device *dev)
2452
{
2453
	struct drm_i915_private *dev_priv = dev->dev_private;
2454
	struct intel_ring_buffer *ring;
2455
	int i;
2456

2457 2458 2459 2460 2461 2462 2463 2464
	/*
	 * Before we free the objects from the requests, we need to inspect
	 * them for finding the guilty party. As the requests only borrow
	 * their reference to the objects, the inspection must be done first.
	 */
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_status(dev_priv, ring);

2465
	for_each_ring(ring, dev_priv, i)
2466
		i915_gem_reset_ring_cleanup(dev_priv, ring);
2467

2468 2469
	i915_gem_context_reset(dev);

2470
	i915_gem_restore_fences(dev);
2471 2472 2473 2474 2475
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2476
void
C
Chris Wilson 已提交
2477
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2478 2479 2480
{
	uint32_t seqno;

C
Chris Wilson 已提交
2481
	if (list_empty(&ring->request_list))
2482 2483
		return;

C
Chris Wilson 已提交
2484
	WARN_ON(i915_verify_lists(ring->dev));
2485

2486
	seqno = ring->get_seqno(ring, true);
2487

2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate,
	 * before we free the context associated with the requests.
	 */
	while (!list_empty(&ring->active_list)) {
		struct drm_i915_gem_object *obj;

		obj = list_first_entry(&ring->active_list,
				      struct drm_i915_gem_object,
				      ring_list);

		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
			break;

		i915_gem_object_move_to_inactive(obj);
	}


2506
	while (!list_empty(&ring->request_list)) {
2507 2508
		struct drm_i915_gem_request *request;

2509
		request = list_first_entry(&ring->request_list,
2510 2511 2512
					   struct drm_i915_gem_request,
					   list);

2513
		if (!i915_seqno_passed(seqno, request->seqno))
2514 2515
			break;

C
Chris Wilson 已提交
2516
		trace_i915_gem_request_retire(ring, request->seqno);
2517 2518 2519 2520 2521 2522
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2523

2524
		i915_gem_free_request(request);
2525
	}
2526

C
Chris Wilson 已提交
2527 2528
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2529
		ring->irq_put(ring);
C
Chris Wilson 已提交
2530
		ring->trace_irq_seqno = 0;
2531
	}
2532

C
Chris Wilson 已提交
2533
	WARN_ON(i915_verify_lists(ring->dev));
2534 2535
}

2536
bool
2537 2538
i915_gem_retire_requests(struct drm_device *dev)
{
2539
	struct drm_i915_private *dev_priv = dev->dev_private;
2540
	struct intel_ring_buffer *ring;
2541
	bool idle = true;
2542
	int i;
2543

2544
	for_each_ring(ring, dev_priv, i) {
2545
		i915_gem_retire_requests_ring(ring);
2546 2547 2548 2549 2550 2551 2552 2553 2554
		idle &= list_empty(&ring->request_list);
	}

	if (idle)
		mod_delayed_work(dev_priv->wq,
				   &dev_priv->mm.idle_work,
				   msecs_to_jiffies(100));

	return idle;
2555 2556
}

2557
static void
2558 2559
i915_gem_retire_work_handler(struct work_struct *work)
{
2560 2561 2562
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.retire_work.work);
	struct drm_device *dev = dev_priv->dev;
2563
	bool idle;
2564

2565
	/* Come back later if the device is busy... */
2566 2567 2568 2569
	idle = false;
	if (mutex_trylock(&dev->struct_mutex)) {
		idle = i915_gem_retire_requests(dev);
		mutex_unlock(&dev->struct_mutex);
2570
	}
2571
	if (!idle)
2572 2573
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2574
}
2575

2576 2577 2578 2579 2580 2581 2582
static void
i915_gem_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), mm.idle_work.work);

	intel_mark_idle(dev_priv->dev);
2583 2584
}

2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2596
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2597 2598 2599 2600 2601 2602 2603 2604 2605
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2631
	struct drm_i915_private *dev_priv = dev->dev_private;
2632 2633 2634
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2635
	struct timespec timeout_stack, *timeout = NULL;
2636
	unsigned reset_counter;
2637 2638 2639
	u32 seqno = 0;
	int ret = 0;

2640 2641 2642 2643
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2655 2656
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2657 2658 2659 2660
	if (ret)
		goto out;

	if (obj->active) {
2661
		seqno = obj->last_read_seqno;
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2677
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2678 2679
	mutex_unlock(&dev->struct_mutex);

2680
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
2681
	if (timeout)
2682
		args->timeout_ns = timespec_to_ns(timeout);
2683 2684 2685 2686 2687 2688 2689 2690
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2714
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2715
		return i915_gem_object_wait_rendering(obj, false);
2716 2717 2718

	idx = intel_ring_sync_index(from, to);

2719
	seqno = obj->last_read_seqno;
2720
	if (seqno <= from->semaphore.sync_seqno[idx])
2721 2722
		return 0;

2723 2724 2725
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2726

2727
	trace_i915_gem_ring_sync_to(from, to, seqno);
2728
	ret = to->semaphore.sync_to(to, from, seqno);
2729
	if (!ret)
2730 2731 2732 2733
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
2734
		from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
2735

2736
	return ret;
2737 2738
}

2739 2740 2741 2742 2743 2744 2745
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2746 2747 2748
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2749 2750 2751
	/* Wait for any direct GTT access to complete */
	mb();

2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2763
int i915_vma_unbind(struct i915_vma *vma)
2764
{
2765
	struct drm_i915_gem_object *obj = vma->obj;
2766
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2767
	int ret;
2768

2769
	if (list_empty(&vma->vma_link))
2770 2771
		return 0;

2772 2773 2774 2775
	if (!drm_mm_node_allocated(&vma->node)) {
		i915_gem_vma_destroy(vma);
		return 0;
	}
2776

B
Ben Widawsky 已提交
2777
	if (vma->pin_count)
2778
		return -EBUSY;
2779

2780 2781
	BUG_ON(obj->pages == NULL);

2782
	ret = i915_gem_object_finish_gpu(obj);
2783
	if (ret)
2784 2785 2786 2787 2788 2789
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2790 2791
	if (i915_is_ggtt(vma->vm)) {
		i915_gem_object_finish_gtt(obj);
2792

2793 2794 2795 2796 2797
		/* release the fence reg _after_ flushing */
		ret = i915_gem_object_put_fence(obj);
		if (ret)
			return ret;
	}
2798

2799
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2800

2801 2802
	vma->unbind_vma(vma);

2803
	i915_gem_gtt_finish_object(obj);
2804

2805
	list_del_init(&vma->mm_list);
2806
	/* Avoid an unnecessary call to unbind on rebind. */
2807 2808
	if (i915_is_ggtt(vma->vm))
		obj->map_and_fenceable = true;
2809

B
Ben Widawsky 已提交
2810 2811 2812 2813
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
2814
	 * no more VMAs exist. */
B
Ben Widawsky 已提交
2815 2816
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2817

2818 2819 2820 2821 2822 2823
	/* And finally now the object is completely decoupled from this vma,
	 * we can drop its hold on the backing storage and allow it to be
	 * reaped by the shrinker.
	 */
	i915_gem_object_unpin_pages(obj);

2824
	return 0;
2825 2826
}

2827
int i915_gpu_idle(struct drm_device *dev)
2828
{
2829
	struct drm_i915_private *dev_priv = dev->dev_private;
2830
	struct intel_ring_buffer *ring;
2831
	int ret, i;
2832 2833

	/* Flush everything onto the inactive list. */
2834
	for_each_ring(ring, dev_priv, i) {
2835
		ret = i915_switch_context(ring, ring->default_context);
2836 2837 2838
		if (ret)
			return ret;

2839
		ret = intel_ring_idle(ring);
2840 2841 2842
		if (ret)
			return ret;
	}
2843

2844
	return 0;
2845 2846
}

2847 2848
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2849
{
2850
	struct drm_i915_private *dev_priv = dev->dev_private;
2851 2852
	int fence_reg;
	int fence_pitch_shift;
2853

2854 2855 2856 2857 2858 2859 2860 2861
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2876
	if (obj) {
2877
		u32 size = i915_gem_obj_ggtt_size(obj);
2878
		uint64_t val;
2879

2880
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2881
				 0xfffff000) << 32;
2882
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2883
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2884 2885 2886
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2887

2888 2889 2890 2891 2892 2893 2894 2895 2896
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2897 2898
}

2899 2900
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2901
{
2902
	struct drm_i915_private *dev_priv = dev->dev_private;
2903
	u32 val;
2904

2905
	if (obj) {
2906
		u32 size = i915_gem_obj_ggtt_size(obj);
2907 2908
		int pitch_val;
		int tile_width;
2909

2910
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2911
		     (size & -size) != size ||
2912 2913 2914
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2915

2916 2917 2918 2919 2920 2921 2922 2923 2924
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2925
		val = i915_gem_obj_ggtt_offset(obj);
2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2941 2942
}

2943 2944
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2945
{
2946
	struct drm_i915_private *dev_priv = dev->dev_private;
2947 2948
	uint32_t val;

2949
	if (obj) {
2950
		u32 size = i915_gem_obj_ggtt_size(obj);
2951
		uint32_t pitch_val;
2952

2953
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2954
		     (size & -size) != size ||
2955 2956 2957
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2958

2959 2960
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2961

2962
		val = i915_gem_obj_ggtt_offset(obj);
2963 2964 2965 2966 2967 2968 2969
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2970

2971 2972 2973 2974
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2975 2976 2977 2978 2979
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2980 2981 2982
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2983 2984 2985 2986 2987 2988 2989 2990
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2991 2992 2993 2994
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2995
	switch (INTEL_INFO(dev)->gen) {
2996
	case 8:
2997
	case 7:
2998
	case 6:
2999 3000 3001 3002
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
3003
	default: BUG();
3004
	}
3005 3006 3007 3008 3009 3010

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
3011 3012
}

3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
3023
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3024 3025 3026
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
3027 3028

	if (enable) {
3029
		obj->fence_reg = reg;
3030 3031 3032 3033 3034 3035 3036
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
3037
	obj->fence_dirty = false;
3038 3039
}

3040
static int
3041
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
3042
{
3043
	if (obj->last_fenced_seqno) {
3044
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
3045 3046
		if (ret)
			return ret;
3047 3048 3049 3050

		obj->last_fenced_seqno = 0;
	}

3051
	obj->fenced_gpu_access = false;
3052 3053 3054 3055 3056 3057
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
3058
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3059
	struct drm_i915_fence_reg *fence;
3060 3061
	int ret;

3062
	ret = i915_gem_object_wait_fence(obj);
3063 3064 3065
	if (ret)
		return ret;

3066 3067
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
3068

3069 3070
	fence = &dev_priv->fence_regs[obj->fence_reg];

3071 3072 3073
	if (WARN_ON(fence->pin_count))
		return -EBUSY;

3074
	i915_gem_object_fence_lost(obj);
3075
	i915_gem_object_update_fence(obj, fence, false);
3076 3077 3078 3079 3080

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
3081
i915_find_fence_reg(struct drm_device *dev)
3082 3083
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3084
	struct drm_i915_fence_reg *reg, *avail;
3085
	int i;
3086 3087

	/* First try to find a free reg */
3088
	avail = NULL;
3089 3090 3091
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
3092
			return reg;
3093

3094
		if (!reg->pin_count)
3095
			avail = reg;
3096 3097
	}

3098
	if (avail == NULL)
3099
		goto deadlock;
3100 3101

	/* None available, try to steal one or wait for a user to finish */
3102
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3103
		if (reg->pin_count)
3104 3105
			continue;

C
Chris Wilson 已提交
3106
		return reg;
3107 3108
	}

3109 3110 3111 3112 3113 3114
deadlock:
	/* Wait for completion of pending flips which consume fences */
	if (intel_has_pending_fb_unpin(dev))
		return ERR_PTR(-EAGAIN);

	return ERR_PTR(-EDEADLK);
3115 3116
}

3117
/**
3118
 * i915_gem_object_get_fence - set up fencing for an object
3119 3120 3121 3122 3123 3124 3125 3126 3127
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
3128 3129
 *
 * For an untiled surface, this removes any existing fence.
3130
 */
3131
int
3132
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3133
{
3134
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
3135
	struct drm_i915_private *dev_priv = dev->dev_private;
3136
	bool enable = obj->tiling_mode != I915_TILING_NONE;
3137
	struct drm_i915_fence_reg *reg;
3138
	int ret;
3139

3140 3141 3142
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
3143
	if (obj->fence_dirty) {
3144
		ret = i915_gem_object_wait_fence(obj);
3145 3146 3147
		if (ret)
			return ret;
	}
3148

3149
	/* Just update our place in the LRU if our fence is getting reused. */
3150 3151
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
3152
		if (!obj->fence_dirty) {
3153 3154 3155 3156 3157 3158
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
3159 3160
		if (IS_ERR(reg))
			return PTR_ERR(reg);
3161

3162 3163 3164
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3165
			ret = i915_gem_object_wait_fence(old);
3166 3167 3168
			if (ret)
				return ret;

3169
			i915_gem_object_fence_lost(old);
3170
		}
3171
	} else
3172 3173
		return 0;

3174 3175
	i915_gem_object_update_fence(obj, reg, enable);

3176
	return 0;
3177 3178
}

3179 3180 3181 3182 3183 3184 3185 3186
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3187
	 * crossing memory domains and dying.
3188 3189 3190 3191
	 */
	if (HAS_LLC(dev))
		return true;

3192
	if (!drm_mm_node_allocated(gtt_space))
3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3216
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3217 3218 3219 3220 3221 3222 3223 3224
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3225 3226
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3227 3228 3229 3230 3231 3232 3233 3234 3235 3236
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3237 3238
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3249 3250 3251
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
3252
static struct i915_vma *
3253 3254 3255
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
3256
			   unsigned flags)
3257
{
3258
	struct drm_device *dev = obj->base.dev;
3259
	struct drm_i915_private *dev_priv = dev->dev_private;
3260
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3261
	size_t gtt_max =
3262
		flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3263
	struct i915_vma *vma;
3264
	int ret;
3265

3266 3267 3268 3269 3270
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3271
						     obj->tiling_mode, true);
3272
	unfenced_alignment =
3273
		i915_gem_get_gtt_alignment(dev,
3274 3275
					   obj->base.size,
					   obj->tiling_mode, false);
3276

3277
	if (alignment == 0)
3278
		alignment = flags & PIN_MAPPABLE ? fence_alignment :
3279
						unfenced_alignment;
3280
	if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
3281
		DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
3282
		return ERR_PTR(-EINVAL);
3283 3284
	}

3285
	size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3286

3287 3288 3289
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3290
	if (obj->base.size > gtt_max) {
3291
		DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3292
			  obj->base.size,
3293
			  flags & PIN_MAPPABLE ? "mappable" : "total",
3294
			  gtt_max);
3295
		return ERR_PTR(-E2BIG);
3296 3297
	}

3298
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3299
	if (ret)
3300
		return ERR_PTR(ret);
C
Chris Wilson 已提交
3301

3302 3303
	i915_gem_object_pin_pages(obj);

3304
	vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
3305
	if (IS_ERR(vma))
3306
		goto err_unpin;
B
Ben Widawsky 已提交
3307

3308
search_free:
3309
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3310
						  size, alignment,
3311
						  obj->cache_level, 0, gtt_max,
3312 3313
						  DRM_MM_SEARCH_DEFAULT,
						  DRM_MM_CREATE_DEFAULT);
3314
	if (ret) {
3315
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3316
					       obj->cache_level, flags);
3317 3318
		if (ret == 0)
			goto search_free;
3319

3320
		goto err_free_vma;
3321
	}
B
Ben Widawsky 已提交
3322
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3323
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3324
		ret = -EINVAL;
3325
		goto err_remove_node;
3326 3327
	}

3328
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3329
	if (ret)
3330
		goto err_remove_node;
3331

3332
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
B
Ben Widawsky 已提交
3333
	list_add_tail(&vma->mm_list, &vm->inactive_list);
3334

3335 3336
	if (i915_is_ggtt(vm)) {
		bool mappable, fenceable;
3337

3338 3339
		fenceable = (vma->node.size == fence_size &&
			     (vma->node.start & (fence_alignment - 1)) == 0);
3340

3341 3342
		mappable = (vma->node.start + obj->base.size <=
			    dev_priv->gtt.mappable_end);
3343

3344
		obj->map_and_fenceable = mappable && fenceable;
3345
	}
3346

3347
	WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3348

3349
	trace_i915_vma_bind(vma, flags);
3350 3351 3352
	vma->bind_vma(vma, obj->cache_level,
		      flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);

3353
	i915_gem_verify_gtt(dev);
3354
	return vma;
B
Ben Widawsky 已提交
3355

3356
err_remove_node:
3357
	drm_mm_remove_node(&vma->node);
3358
err_free_vma:
B
Ben Widawsky 已提交
3359
	i915_gem_vma_destroy(vma);
3360
	vma = ERR_PTR(ret);
3361
err_unpin:
B
Ben Widawsky 已提交
3362
	i915_gem_object_unpin_pages(obj);
3363
	return vma;
3364 3365
}

3366
bool
3367 3368
i915_gem_clflush_object(struct drm_i915_gem_object *obj,
			bool force)
3369 3370 3371 3372 3373
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3374
	if (obj->pages == NULL)
3375
		return false;
3376

3377 3378 3379 3380 3381
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
3382
		return false;
3383

3384 3385 3386 3387 3388 3389 3390 3391
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
3392
	if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3393
		return false;
3394

C
Chris Wilson 已提交
3395
	trace_i915_gem_object_clflush(obj);
3396
	drm_clflush_sg(obj->pages);
3397 3398

	return true;
3399 3400 3401 3402
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3403
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3404
{
C
Chris Wilson 已提交
3405 3406
	uint32_t old_write_domain;

3407
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3408 3409
		return;

3410
	/* No actual flushing is required for the GTT write domain.  Writes
3411 3412
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3413 3414 3415 3416
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3417
	 */
3418 3419
	wmb();

3420 3421
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3422 3423

	trace_i915_gem_object_change_domain(obj,
3424
					    obj->base.read_domains,
C
Chris Wilson 已提交
3425
					    old_write_domain);
3426 3427 3428 3429
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3430 3431
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
				       bool force)
3432
{
C
Chris Wilson 已提交
3433
	uint32_t old_write_domain;
3434

3435
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3436 3437
		return;

3438 3439 3440
	if (i915_gem_clflush_object(obj, force))
		i915_gem_chipset_flush(obj->base.dev);

3441 3442
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3443 3444

	trace_i915_gem_object_change_domain(obj,
3445
					    obj->base.read_domains,
C
Chris Wilson 已提交
3446
					    old_write_domain);
3447 3448
}

3449 3450 3451 3452 3453 3454
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3455
int
3456
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3457
{
3458
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3459
	uint32_t old_write_domain, old_read_domains;
3460
	int ret;
3461

3462
	/* Not valid to be called on unbound objects. */
3463
	if (!i915_gem_obj_bound_any(obj))
3464 3465
		return -EINVAL;

3466 3467 3468
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3469
	ret = i915_gem_object_wait_rendering(obj, !write);
3470 3471 3472
	if (ret)
		return ret;

3473
	i915_gem_object_retire(obj);
3474
	i915_gem_object_flush_cpu_write_domain(obj, false);
C
Chris Wilson 已提交
3475

3476 3477 3478 3479 3480 3481 3482
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3483 3484
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3485

3486 3487 3488
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3489 3490
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3491
	if (write) {
3492 3493 3494
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3495 3496
	}

C
Chris Wilson 已提交
3497 3498 3499 3500
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3501
	/* And bump the LRU for this access */
B
Ben Widawsky 已提交
3502
	if (i915_gem_object_is_inactive(obj)) {
3503
		struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
B
Ben Widawsky 已提交
3504 3505 3506 3507 3508
		if (vma)
			list_move_tail(&vma->mm_list,
				       &dev_priv->gtt.base.inactive_list);

	}
3509

3510 3511 3512
	return 0;
}

3513 3514 3515
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3516
	struct drm_device *dev = obj->base.dev;
3517
	struct i915_vma *vma, *next;
3518 3519 3520 3521 3522
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

B
Ben Widawsky 已提交
3523
	if (i915_gem_obj_is_pinned(obj)) {
3524 3525 3526 3527
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3528
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
3529
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3530
			ret = i915_vma_unbind(vma);
3531 3532 3533
			if (ret)
				return ret;
		}
3534 3535
	}

3536
	if (i915_gem_obj_bound_any(obj)) {
3537 3538 3539 3540 3541 3542 3543 3544 3545 3546
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3547
		if (INTEL_INFO(dev)->gen < 6) {
3548 3549 3550 3551 3552
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3553
		list_for_each_entry(vma, &obj->vma_list, vma_link)
3554 3555 3556
			if (drm_mm_node_allocated(&vma->node))
				vma->bind_vma(vma, cache_level,
					      obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
3557 3558
	}

3559 3560 3561 3562 3563
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
	obj->cache_level = cache_level;

	if (cpu_write_needs_clflush(obj)) {
3564 3565 3566 3567 3568 3569 3570 3571
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
3572
		i915_gem_object_retire(obj);
3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3586
	i915_gem_verify_gtt(dev);
3587 3588 3589
	return 0;
}

B
Ben Widawsky 已提交
3590 3591
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3592
{
B
Ben Widawsky 已提交
3593
	struct drm_i915_gem_caching *args = data;
3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

3607 3608 3609 3610 3611 3612
	switch (obj->cache_level) {
	case I915_CACHE_LLC:
	case I915_CACHE_L3_LLC:
		args->caching = I915_CACHING_CACHED;
		break;

3613 3614 3615 3616
	case I915_CACHE_WT:
		args->caching = I915_CACHING_DISPLAY;
		break;

3617 3618 3619 3620
	default:
		args->caching = I915_CACHING_NONE;
		break;
	}
3621 3622 3623 3624 3625 3626 3627

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3628 3629
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3630
{
B
Ben Widawsky 已提交
3631
	struct drm_i915_gem_caching *args = data;
3632 3633 3634 3635
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3636 3637
	switch (args->caching) {
	case I915_CACHING_NONE:
3638 3639
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3640
	case I915_CACHING_CACHED:
3641 3642
		level = I915_CACHE_LLC;
		break;
3643 3644 3645
	case I915_CACHING_DISPLAY:
		level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
		break;
3646 3647 3648 3649
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3650 3651 3652 3653
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3668 3669
static bool is_pin_display(struct drm_i915_gem_object *obj)
{
3670 3671 3672 3673 3674 3675 3676 3677 3678
	struct i915_vma *vma;

	if (list_empty(&obj->vma_list))
		return false;

	vma = i915_gem_obj_to_ggtt(obj);
	if (!vma)
		return false;

3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689
	/* There are 3 sources that pin objects:
	 *   1. The display engine (scanouts, sprites, cursors);
	 *   2. Reservations for execbuffer;
	 *   3. The user.
	 *
	 * We can ignore reservations as we hold the struct_mutex and
	 * are only called outside of the reservation path.  The user
	 * can only increment pin_count once, and so if after
	 * subtracting the potential reference by the user, any pin_count
	 * remains, it must be due to another use by the display engine.
	 */
3690
	return vma->pin_count - !!obj->user_pin_count;
3691 3692
}

3693
/*
3694 3695 3696
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3697 3698
 */
int
3699 3700
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3701
				     struct intel_ring_buffer *pipelined)
3702
{
3703
	u32 old_read_domains, old_write_domain;
3704
	bool was_pin_display;
3705 3706
	int ret;

3707
	if (pipelined != obj->ring) {
3708 3709
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3710 3711 3712
			return ret;
	}

3713 3714 3715
	/* Mark the pin_display early so that we account for the
	 * display coherency whilst setting up the cache domains.
	 */
3716
	was_pin_display = obj->pin_display;
3717 3718
	obj->pin_display = true;

3719 3720 3721 3722 3723 3724 3725 3726 3727
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
3728 3729
	ret = i915_gem_object_set_cache_level(obj,
					      HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
3730
	if (ret)
3731
		goto err_unpin_display;
3732

3733 3734 3735 3736
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3737
	ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
3738
	if (ret)
3739
		goto err_unpin_display;
3740

3741
	i915_gem_object_flush_cpu_write_domain(obj, true);
3742

3743
	old_write_domain = obj->base.write_domain;
3744
	old_read_domains = obj->base.read_domains;
3745 3746 3747 3748

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3749
	obj->base.write_domain = 0;
3750
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3751 3752 3753

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3754
					    old_write_domain);
3755 3756

	return 0;
3757 3758

err_unpin_display:
3759 3760
	WARN_ON(was_pin_display != is_pin_display(obj));
	obj->pin_display = was_pin_display;
3761 3762 3763 3764 3765 3766
	return ret;
}

void
i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
3767
	i915_gem_object_ggtt_unpin(obj);
3768
	obj->pin_display = is_pin_display(obj);
3769 3770
}

3771
int
3772
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3773
{
3774 3775
	int ret;

3776
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3777 3778
		return 0;

3779
	ret = i915_gem_object_wait_rendering(obj, false);
3780 3781 3782
	if (ret)
		return ret;

3783 3784
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3785
	return 0;
3786 3787
}

3788 3789 3790 3791 3792 3793
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3794
int
3795
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3796
{
C
Chris Wilson 已提交
3797
	uint32_t old_write_domain, old_read_domains;
3798 3799
	int ret;

3800 3801 3802
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3803
	ret = i915_gem_object_wait_rendering(obj, !write);
3804 3805 3806
	if (ret)
		return ret;

3807
	i915_gem_object_retire(obj);
3808
	i915_gem_object_flush_gtt_write_domain(obj);
3809

3810 3811
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3812

3813
	/* Flush the CPU cache if it's still invalid. */
3814
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3815
		i915_gem_clflush_object(obj, false);
3816

3817
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3818 3819 3820 3821 3822
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3823
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3824 3825 3826 3827 3828

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3829 3830
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3831
	}
3832

C
Chris Wilson 已提交
3833 3834 3835 3836
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3837 3838 3839
	return 0;
}

3840 3841 3842
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3843 3844 3845 3846
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3847 3848 3849
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3850
static int
3851
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3852
{
3853 3854
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3855
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3856 3857
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3858
	unsigned reset_counter;
3859 3860
	u32 seqno = 0;
	int ret;
3861

3862 3863 3864 3865 3866 3867 3868
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3869

3870
	spin_lock(&file_priv->mm.lock);
3871
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3872 3873
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3874

3875 3876
		ring = request->ring;
		seqno = request->seqno;
3877
	}
3878
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3879
	spin_unlock(&file_priv->mm.lock);
3880

3881 3882
	if (seqno == 0)
		return 0;
3883

3884
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
3885 3886
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3887 3888 3889 3890

	return ret;
}

3891
int
3892
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3893
		    struct i915_address_space *vm,
3894
		    uint32_t alignment,
3895
		    unsigned flags)
3896
{
3897
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3898
	struct i915_vma *vma;
3899 3900
	int ret;

3901 3902 3903
	if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
		return -ENODEV;

3904
	if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
3905
		return -EINVAL;
3906 3907 3908

	vma = i915_gem_obj_to_vma(obj, vm);
	if (vma) {
B
Ben Widawsky 已提交
3909 3910 3911
		if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
			return -EBUSY;

3912 3913
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3914
		    (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
B
Ben Widawsky 已提交
3915
			WARN(vma->pin_count,
3916
			     "bo is already pinned with incorrect alignment:"
3917
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3918
			     " obj->map_and_fenceable=%d\n",
3919
			     i915_gem_obj_offset(obj, vm), alignment,
3920
			     flags & PIN_MAPPABLE,
3921
			     obj->map_and_fenceable);
3922
			ret = i915_vma_unbind(vma);
3923 3924
			if (ret)
				return ret;
3925 3926

			vma = NULL;
3927 3928 3929
		}
	}

3930
	if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
3931 3932 3933
		vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
		if (IS_ERR(vma))
			return PTR_ERR(vma);
3934
	}
J
Jesse Barnes 已提交
3935

3936 3937
	if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
		vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
3938

3939
	vma->pin_count++;
3940 3941
	if (flags & PIN_MAPPABLE)
		obj->pin_mappable |= true;
3942 3943 3944 3945 3946

	return 0;
}

void
B
Ben Widawsky 已提交
3947
i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3948
{
B
Ben Widawsky 已提交
3949
	struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
3950

B
Ben Widawsky 已提交
3951 3952 3953 3954 3955
	BUG_ON(!vma);
	BUG_ON(vma->pin_count == 0);
	BUG_ON(!i915_gem_obj_ggtt_bound(obj));

	if (--vma->pin_count == 0)
3956
		obj->pin_mappable = false;
3957 3958
}

3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984
bool
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);

		WARN_ON(!ggtt_vma ||
			dev_priv->fence_regs[obj->fence_reg].pin_count >
			ggtt_vma->pin_count);
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
		return true;
	} else
		return false;
}

void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

3985 3986
int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3987
		   struct drm_file *file)
3988 3989
{
	struct drm_i915_gem_pin *args = data;
3990
	struct drm_i915_gem_object *obj;
3991 3992
	int ret;

3993 3994 3995
	if (INTEL_INFO(dev)->gen >= 6)
		return -ENODEV;

3996 3997 3998
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3999

4000
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4001
	if (&obj->base == NULL) {
4002 4003
		ret = -ENOENT;
		goto unlock;
4004 4005
	}

4006
	if (obj->madv != I915_MADV_WILLNEED) {
4007
		DRM_DEBUG("Attempting to pin a purgeable buffer\n");
4008
		ret = -EFAULT;
4009
		goto out;
4010 4011
	}

4012
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
4013
		DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
4014
			  args->handle);
4015 4016
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4017 4018
	}

4019 4020 4021 4022 4023
	if (obj->user_pin_count == ULONG_MAX) {
		ret = -EBUSY;
		goto out;
	}

4024
	if (obj->user_pin_count == 0) {
4025
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
4026 4027
		if (ret)
			goto out;
4028 4029
	}

4030 4031 4032
	obj->user_pin_count++;
	obj->pin_filp = file;

4033
	args->offset = i915_gem_obj_ggtt_offset(obj);
4034
out:
4035
	drm_gem_object_unreference(&obj->base);
4036
unlock:
4037
	mutex_unlock(&dev->struct_mutex);
4038
	return ret;
4039 4040 4041 4042
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4043
		     struct drm_file *file)
4044 4045
{
	struct drm_i915_gem_pin *args = data;
4046
	struct drm_i915_gem_object *obj;
4047
	int ret;
4048

4049 4050 4051
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4052

4053
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4054
	if (&obj->base == NULL) {
4055 4056
		ret = -ENOENT;
		goto unlock;
4057
	}
4058

4059
	if (obj->pin_filp != file) {
4060
		DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
J
Jesse Barnes 已提交
4061
			  args->handle);
4062 4063
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4064
	}
4065 4066 4067
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
B
Ben Widawsky 已提交
4068
		i915_gem_object_ggtt_unpin(obj);
J
Jesse Barnes 已提交
4069
	}
4070

4071
out:
4072
	drm_gem_object_unreference(&obj->base);
4073
unlock:
4074
	mutex_unlock(&dev->struct_mutex);
4075
	return ret;
4076 4077 4078 4079
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4080
		    struct drm_file *file)
4081 4082
{
	struct drm_i915_gem_busy *args = data;
4083
	struct drm_i915_gem_object *obj;
4084 4085
	int ret;

4086
	ret = i915_mutex_lock_interruptible(dev);
4087
	if (ret)
4088
		return ret;
4089

4090
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4091
	if (&obj->base == NULL) {
4092 4093
		ret = -ENOENT;
		goto unlock;
4094
	}
4095

4096 4097 4098 4099
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4100
	 */
4101
	ret = i915_gem_object_flush_active(obj);
4102

4103
	args->busy = obj->active;
4104 4105 4106 4107
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
4108

4109
	drm_gem_object_unreference(&obj->base);
4110
unlock:
4111
	mutex_unlock(&dev->struct_mutex);
4112
	return ret;
4113 4114 4115 4116 4117 4118
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
4119
	return i915_gem_ring_throttle(dev, file_priv);
4120 4121
}

4122 4123 4124 4125 4126
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
4127
	struct drm_i915_gem_object *obj;
4128
	int ret;
4129 4130 4131 4132 4133 4134 4135 4136 4137

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4138 4139 4140 4141
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4142
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4143
	if (&obj->base == NULL) {
4144 4145
		ret = -ENOENT;
		goto unlock;
4146 4147
	}

B
Ben Widawsky 已提交
4148
	if (i915_gem_obj_is_pinned(obj)) {
4149 4150
		ret = -EINVAL;
		goto out;
4151 4152
	}

4153 4154
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
4155

C
Chris Wilson 已提交
4156 4157
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
4158 4159
		i915_gem_object_truncate(obj);

4160
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
4161

4162
out:
4163
	drm_gem_object_unreference(&obj->base);
4164
unlock:
4165
	mutex_unlock(&dev->struct_mutex);
4166
	return ret;
4167 4168
}

4169 4170
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
4171
{
4172
	INIT_LIST_HEAD(&obj->global_list);
4173
	INIT_LIST_HEAD(&obj->ring_list);
4174
	INIT_LIST_HEAD(&obj->obj_exec_link);
B
Ben Widawsky 已提交
4175
	INIT_LIST_HEAD(&obj->vma_list);
4176

4177 4178
	obj->ops = ops;

4179 4180 4181 4182 4183 4184 4185 4186
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

4187 4188 4189 4190 4191
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

4192 4193
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
4194
{
4195
	struct drm_i915_gem_object *obj;
4196
	struct address_space *mapping;
D
Daniel Vetter 已提交
4197
	gfp_t mask;
4198

4199
	obj = i915_gem_object_alloc(dev);
4200 4201
	if (obj == NULL)
		return NULL;
4202

4203
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4204
		i915_gem_object_free(obj);
4205 4206
		return NULL;
	}
4207

4208 4209 4210 4211 4212 4213 4214
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
4215
	mapping = file_inode(obj->base.filp)->i_mapping;
4216
	mapping_set_gfp_mask(mapping, mask);
4217

4218
	i915_gem_object_init(obj, &i915_gem_object_ops);
4219

4220 4221
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4222

4223 4224
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

4240 4241
	trace_i915_gem_object_create(obj);

4242
	return obj;
4243 4244
}

4245
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4246
{
4247
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4248
	struct drm_device *dev = obj->base.dev;
4249
	struct drm_i915_private *dev_priv = dev->dev_private;
4250
	struct i915_vma *vma, *next;
4251

4252 4253
	intel_runtime_pm_get(dev_priv);

4254 4255
	trace_i915_gem_object_destroy(obj);

4256 4257 4258
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

4259
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
B
Ben Widawsky 已提交
4260 4261 4262 4263
		int ret;

		vma->pin_count = 0;
		ret = i915_vma_unbind(vma);
4264 4265
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4266

4267 4268
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4269

4270
			WARN_ON(i915_vma_unbind(vma));
4271

4272 4273
			dev_priv->mm.interruptible = was_interruptible;
		}
4274 4275
	}

B
Ben Widawsky 已提交
4276 4277 4278 4279 4280
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4281 4282
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4283 4284
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = I915_MADV_DONTNEED;
4285
	i915_gem_object_put_pages(obj);
4286
	i915_gem_object_free_mmap_offset(obj);
4287
	i915_gem_object_release_stolen(obj);
4288

4289 4290
	BUG_ON(obj->pages);

4291 4292
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4293

4294 4295 4296
	if (obj->ops->release)
		obj->ops->release(obj);

4297 4298
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4299

4300
	kfree(obj->bit_17);
4301
	i915_gem_object_free(obj);
4302 4303

	intel_runtime_pm_put(dev_priv);
4304 4305
}

4306
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
4307
				     struct i915_address_space *vm)
4308 4309 4310 4311 4312 4313 4314 4315 4316
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}

B
Ben Widawsky 已提交
4317 4318 4319
void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
4320 4321 4322 4323 4324

	/* Keep the vma as a placeholder in the execbuffer reservation lists */
	if (!list_empty(&vma->exec_list))
		return;

4325
	list_del(&vma->vma_link);
4326

B
Ben Widawsky 已提交
4327 4328 4329
	kfree(vma);
}

4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340
static void
i915_gem_stop_ringbuffers(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		intel_stop_ring_buffer(ring);
}

4341
int
4342
i915_gem_suspend(struct drm_device *dev)
4343
{
4344
	struct drm_i915_private *dev_priv = dev->dev_private;
4345
	int ret = 0;
4346

4347
	mutex_lock(&dev->struct_mutex);
4348
	if (dev_priv->ums.mm_suspended)
4349
		goto err;
4350

4351
	ret = i915_gpu_idle(dev);
4352
	if (ret)
4353
		goto err;
4354

4355
	i915_gem_retire_requests(dev);
4356

4357
	/* Under UMS, be paranoid and evict. */
4358
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4359
		i915_gem_evict_everything(dev);
4360 4361

	i915_kernel_lost_context(dev);
4362
	i915_gem_stop_ringbuffers(dev);
4363

4364 4365 4366 4367 4368 4369 4370 4371 4372
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
							     DRIVER_MODESET);
	mutex_unlock(&dev->struct_mutex);

	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4373
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4374
	cancel_delayed_work_sync(&dev_priv->mm.idle_work);
4375

4376
	return 0;
4377 4378 4379 4380

err:
	mutex_unlock(&dev->struct_mutex);
	return ret;
4381 4382
}

4383
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
B
Ben Widawsky 已提交
4384
{
4385
	struct drm_device *dev = ring->dev;
4386
	struct drm_i915_private *dev_priv = dev->dev_private;
4387 4388
	u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
	u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4389
	int i, ret;
B
Ben Widawsky 已提交
4390

4391
	if (!HAS_L3_DPF(dev) || !remap_info)
4392
		return 0;
B
Ben Widawsky 已提交
4393

4394 4395 4396
	ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
	if (ret)
		return ret;
B
Ben Widawsky 已提交
4397

4398 4399 4400 4401 4402
	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
B
Ben Widawsky 已提交
4403
	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4404 4405 4406
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(ring, reg_base + i);
		intel_ring_emit(ring, remap_info[i/4]);
B
Ben Widawsky 已提交
4407 4408
	}

4409
	intel_ring_advance(ring);
B
Ben Widawsky 已提交
4410

4411
	return ret;
B
Ben Widawsky 已提交
4412 4413
}

4414 4415
void i915_gem_init_swizzling(struct drm_device *dev)
{
4416
	struct drm_i915_private *dev_priv = dev->dev_private;
4417

4418
	if (INTEL_INFO(dev)->gen < 5 ||
4419 4420 4421 4422 4423 4424
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4425 4426 4427
	if (IS_GEN5(dev))
		return;

4428 4429
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4430
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4431
	else if (IS_GEN7(dev))
4432
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
B
Ben Widawsky 已提交
4433 4434
	else if (IS_GEN8(dev))
		I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4435 4436
	else
		BUG();
4437
}
D
Daniel Vetter 已提交
4438

4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4455
static int i915_gem_init_rings(struct drm_device *dev)
4456
{
4457
	struct drm_i915_private *dev_priv = dev->dev_private;
4458
	int ret;
4459

4460
	ret = intel_init_render_ring_buffer(dev);
4461
	if (ret)
4462
		return ret;
4463 4464

	if (HAS_BSD(dev)) {
4465
		ret = intel_init_bsd_ring_buffer(dev);
4466 4467
		if (ret)
			goto cleanup_render_ring;
4468
	}
4469

4470
	if (intel_enable_blt(dev)) {
4471 4472 4473 4474 4475
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4476 4477 4478 4479 4480 4481
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}

4482 4483 4484 4485 4486
	if (HAS_BSD2(dev)) {
		ret = intel_init_bsd2_ring_buffer(dev);
		if (ret)
			goto cleanup_vebox_ring;
	}
B
Ben Widawsky 已提交
4487

4488
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4489
	if (ret)
4490
		goto cleanup_bsd2_ring;
4491 4492 4493

	return 0;

4494 4495
cleanup_bsd2_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
B
Ben Widawsky 已提交
4496 4497
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
4511
	struct drm_i915_private *dev_priv = dev->dev_private;
4512
	int ret, i;
4513 4514 4515 4516

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4517
	if (dev_priv->ellc_size)
4518
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4519

4520 4521 4522
	if (IS_HASWELL(dev))
		I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
			   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4523

4524
	if (HAS_PCH_NOP(dev)) {
4525 4526 4527 4528 4529 4530 4531 4532 4533
		if (IS_IVYBRIDGE(dev)) {
			u32 temp = I915_READ(GEN7_MSG_CTL);
			temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
			I915_WRITE(GEN7_MSG_CTL, temp);
		} else if (INTEL_INFO(dev)->gen >= 7) {
			u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
			temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
			I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
		}
4534 4535
	}

4536 4537 4538
	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4539 4540 4541
	if (ret)
		return ret;

4542 4543 4544
	for (i = 0; i < NUM_L3_SLICES(dev); i++)
		i915_gem_l3_remap(&dev_priv->ring[RCS], i);

4545
	/*
4546 4547 4548 4549 4550
	 * XXX: Contexts should only be initialized once. Doing a switch to the
	 * default context switch however is something we'd like to do after
	 * reset or thaw (the latter may not actually be necessary for HW, but
	 * goes with our code better). Context switching requires rings (for
	 * the do_switch), but before enabling PPGTT. So don't move this.
4551
	 */
4552
	ret = i915_gem_context_enable(dev_priv);
4553
	if (ret && ret != -EIO) {
4554
		DRM_ERROR("Context enable failed %d\n", ret);
4555
		i915_gem_cleanup_ringbuffer(dev);
4556
	}
D
Daniel Vetter 已提交
4557

4558
	return ret;
4559 4560
}

4561 4562 4563 4564 4565 4566
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4567 4568 4569

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
4570 4571 4572
		I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
			      VLV_GTLC_ALLOWWAKEACK), 10))
4573 4574 4575
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4576
	i915_gem_init_userptr(dev);
4577
	i915_gem_init_global_gtt(dev);
4578

4579
	ret = i915_gem_context_init(dev);
4580 4581
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4582
		return ret;
4583
	}
4584

4585
	ret = i915_gem_init_hw(dev);
4586 4587 4588 4589 4590 4591 4592 4593
	if (ret == -EIO) {
		/* Allow ring initialisation to fail by marking the GPU as
		 * wedged. But we only want to do this where the GPU is angry,
		 * for all other failure, such as an allocation failure, bail.
		 */
		DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
		atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
		ret = 0;
4594
	}
4595
	mutex_unlock(&dev->struct_mutex);
4596

4597 4598 4599
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4600
	return ret;
4601 4602
}

4603 4604 4605
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
4606
	struct drm_i915_private *dev_priv = dev->dev_private;
4607
	struct intel_ring_buffer *ring;
4608
	int i;
4609

4610 4611
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4612 4613
}

4614 4615 4616 4617
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4618
	struct drm_i915_private *dev_priv = dev->dev_private;
4619
	int ret;
4620

J
Jesse Barnes 已提交
4621 4622 4623
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4624
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4625
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4626
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4627 4628 4629
	}

	mutex_lock(&dev->struct_mutex);
4630
	dev_priv->ums.mm_suspended = 0;
4631

4632
	ret = i915_gem_init_hw(dev);
4633 4634
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4635
		return ret;
4636
	}
4637

4638
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4639

4640
	ret = drm_irq_install(dev, dev->pdev->irq);
4641 4642
	if (ret)
		goto cleanup_ringbuffer;
4643
	mutex_unlock(&dev->struct_mutex);
4644

4645
	return 0;
4646 4647 4648

cleanup_ringbuffer:
	i915_gem_cleanup_ringbuffer(dev);
4649
	dev_priv->ums.mm_suspended = 1;
4650 4651 4652
	mutex_unlock(&dev->struct_mutex);

	return ret;
4653 4654 4655 4656 4657 4658
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4659 4660 4661
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4662
	mutex_lock(&dev->struct_mutex);
4663
	drm_irq_uninstall(dev);
4664
	mutex_unlock(&dev->struct_mutex);
4665

4666
	return i915_gem_suspend(dev);
4667 4668 4669 4670 4671 4672 4673
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4674 4675 4676
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4677
	ret = i915_gem_suspend(dev);
4678 4679
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4680 4681
}

4682 4683 4684 4685 4686 4687 4688
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4689 4690
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm)
B
Ben Widawsky 已提交
4691
{
4692 4693
	if (!i915_is_ggtt(vm))
		drm_mm_init(&vm->mm, vm->start, vm->total);
B
Ben Widawsky 已提交
4694 4695 4696 4697
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
4698
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
B
Ben Widawsky 已提交
4699 4700
}

4701 4702 4703
void
i915_gem_load(struct drm_device *dev)
{
4704
	struct drm_i915_private *dev_priv = dev->dev_private;
4705 4706 4707 4708 4709 4710 4711
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4712

B
Ben Widawsky 已提交
4713 4714 4715
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

4716
	INIT_LIST_HEAD(&dev_priv->context_list);
C
Chris Wilson 已提交
4717 4718
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4719
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4720 4721
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4722
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4723
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4724 4725
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4726 4727
	INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
			  i915_gem_idle_work_handler);
4728
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4729

4730 4731
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4732 4733
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4734 4735
	}

4736 4737
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4738
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4739 4740
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4741

4742 4743 4744
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4745 4746 4747 4748
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4749
	/* Initialize fence registers to zero */
4750 4751
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4752

4753
	i915_gem_detect_bit_6_swizzle(dev);
4754
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4755

4756 4757
	dev_priv->mm.interruptible = true;

4758 4759 4760 4761
	dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
	dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
	dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.shrinker);
4762
}
4763 4764 4765 4766 4767

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4768 4769
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4770
{
4771
	struct drm_i915_private *dev_priv = dev->dev_private;
4772 4773 4774 4775 4776 4777
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4778
	phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
4779 4780 4781 4782 4783
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4784
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4797
	kfree(phys_obj);
4798 4799 4800
	return ret;
}

4801
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4802
{
4803
	struct drm_i915_private *dev_priv = dev->dev_private;
4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4826
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4827 4828 4829 4830
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4831
				 struct drm_i915_gem_object *obj)
4832
{
A
Al Viro 已提交
4833
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4834
	char *vaddr;
4835 4836 4837
	int i;
	int page_count;

4838
	if (!obj->phys_obj)
4839
		return;
4840
	vaddr = obj->phys_obj->handle->vaddr;
4841

4842
	page_count = obj->base.size / PAGE_SIZE;
4843
	for (i = 0; i < page_count; i++) {
4844
		struct page *page = shmem_read_mapping_page(mapping, i);
4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4856
	}
4857
	i915_gem_chipset_flush(dev);
4858

4859 4860
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4861 4862 4863 4864
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4865
			    struct drm_i915_gem_object *obj,
4866 4867
			    int id,
			    int align)
4868
{
A
Al Viro 已提交
4869
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4870
	struct drm_i915_private *dev_priv = dev->dev_private;
4871 4872 4873 4874 4875 4876 4877
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4878 4879
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4880 4881 4882 4883 4884 4885 4886
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4887
						obj->base.size, align);
4888
		if (ret) {
4889 4890
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4891
			return ret;
4892 4893 4894 4895
		}
	}

	/* bind to the object */
4896 4897
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4898

4899
	page_count = obj->base.size / PAGE_SIZE;
4900 4901

	for (i = 0; i < page_count; i++) {
4902 4903 4904
		struct page *page;
		char *dst, *src;

4905
		page = shmem_read_mapping_page(mapping, i);
4906 4907
		if (IS_ERR(page))
			return PTR_ERR(page);
4908

4909
		src = kmap_atomic(page);
4910
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4911
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4912
		kunmap_atomic(src);
4913

4914 4915 4916
		mark_page_accessed(page);
		page_cache_release(page);
	}
4917

4918 4919 4920 4921
	return 0;
}

static int
4922 4923
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4924 4925 4926
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4927
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4928
	char __user *user_data = to_user_ptr(args->data_ptr);
4929

4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4943

4944
	i915_gem_chipset_flush(dev);
4945 4946
	return 0;
}
4947

4948
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4949
{
4950
	struct drm_i915_file_private *file_priv = file->driver_priv;
4951

4952 4953
	cancel_delayed_work_sync(&file_priv->mm.idle_work);

4954 4955 4956 4957
	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4958
	spin_lock(&file_priv->mm.lock);
4959 4960 4961 4962 4963 4964 4965 4966 4967
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4968
	spin_unlock(&file_priv->mm.lock);
4969
}
4970

4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982
static void
i915_gem_file_idle_work_handler(struct work_struct *work)
{
	struct drm_i915_file_private *file_priv =
		container_of(work, typeof(*file_priv), mm.idle_work.work);

	atomic_set(&file_priv->rps_wait_boost, false);
}

int i915_gem_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv;
4983
	int ret;
4984 4985 4986 4987 4988 4989 4990 4991 4992

	DRM_DEBUG_DRIVER("\n");

	file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
		return -ENOMEM;

	file->driver_priv = file_priv;
	file_priv->dev_priv = dev->dev_private;
4993
	file_priv->file = file;
4994 4995 4996 4997 4998 4999

	spin_lock_init(&file_priv->mm.lock);
	INIT_LIST_HEAD(&file_priv->mm.request_list);
	INIT_DELAYED_WORK(&file_priv->mm.idle_work,
			  i915_gem_file_idle_work_handler);

5000 5001 5002
	ret = i915_gem_context_open(dev, file);
	if (ret)
		kfree(file_priv);
5003

5004
	return ret;
5005 5006
}

5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035
static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
{
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return false;

		if (to_i915(dev)->mm.shrinker_no_lock_stealing)
			return false;

		*unlock = false;
	} else
		*unlock = true;

	return true;
}

5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047
static int num_vma_bound(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;
	int count = 0;

	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
			count++;

	return count;
}

5048
static unsigned long
5049
i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
5050
{
5051
	struct drm_i915_private *dev_priv =
5052
		container_of(shrinker, struct drm_i915_private, mm.shrinker);
5053
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
5054
	struct drm_i915_gem_object *obj;
5055
	unsigned long count;
5056
	bool unlock;
5057

5058 5059
	if (!i915_gem_shrinker_lock(dev, &unlock))
		return 0;
5060

5061
	count = 0;
5062
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
5063
		if (obj->pages_pin_count == 0)
5064
			count += obj->base.size >> PAGE_SHIFT;
5065 5066

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5067 5068
		if (!i915_gem_obj_is_pinned(obj) &&
		    obj->pages_pin_count == num_vma_bound(obj))
5069
			count += obj->base.size >> PAGE_SHIFT;
5070
	}
5071

5072 5073
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5074

5075
	return count;
5076
}
5077 5078 5079 5080 5081 5082 5083 5084

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5085 5086
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
5104
		if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5105 5106 5107 5108 5109 5110 5111
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
5112
	struct i915_vma *vma;
5113

5114 5115
	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (drm_mm_node_allocated(&vma->node))
5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

5127 5128
	if (!dev_priv->mm.aliasing_ppgtt ||
	    vm == &dev_priv->mm.aliasing_ppgtt->base)
5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

5140
static unsigned long
5141
i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
5142 5143
{
	struct drm_i915_private *dev_priv =
5144
		container_of(shrinker, struct drm_i915_private, mm.shrinker);
5145 5146
	struct drm_device *dev = dev_priv->dev;
	unsigned long freed;
5147
	bool unlock;
5148

5149 5150
	if (!i915_gem_shrinker_lock(dev, &unlock))
		return SHRINK_STOP;
5151

5152 5153 5154 5155 5156 5157
	freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
	if (freed < sc->nr_to_scan)
		freed += __i915_gem_shrink(dev_priv,
					   sc->nr_to_scan - freed,
					   false);
	if (freed < sc->nr_to_scan)
5158 5159 5160 5161
		freed += i915_gem_shrink_all(dev_priv);

	if (unlock)
		mutex_unlock(&dev->struct_mutex);
5162

5163 5164
	return freed;
}
5165 5166 5167 5168 5169

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	struct i915_vma *vma;

5170 5171 5172
	/* This WARN has probably outlived its usefulness (callers already
	 * WARN if they don't find the GGTT vma they expect). When removing,
	 * remember to remove the pre-check in is_pin_display() as well */
5173 5174 5175 5176
	if (WARN_ON(list_empty(&obj->vma_list)))
		return NULL;

	vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5177
	if (vma->vm != obj_to_ggtt(obj))
5178 5179 5180 5181
		return NULL;

	return vma;
}