i915_drv.h 117.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/reservation.h>
47 48 49 50 51 52
#include <linux/shmem_fs.h>

#include <drm/drmP.h>
#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56 57 58

#include "i915_params.h"
#include "i915_reg.h"
59
#include "i915_utils.h"
60 61

#include "intel_bios.h"
62
#include "intel_device_info.h"
63
#include "intel_display.h"
64
#include "intel_dpll_mgr.h"
65
#include "intel_lrc.h"
66
#include "intel_opregion.h"
67
#include "intel_ringbuffer.h"
68
#include "intel_uncore.h"
69
#include "intel_wopcm.h"
70
#include "intel_uc.h"
71

72
#include "i915_gem.h"
73
#include "i915_gem_context.h"
J
Joonas Lahtinen 已提交
74 75
#include "i915_gem_fence_reg.h"
#include "i915_gem_object.h"
76
#include "i915_gem_gtt.h"
77
#include "i915_gpu_error.h"
78
#include "i915_request.h"
79
#include "i915_scheduler.h"
80
#include "i915_timeline.h"
J
Joonas Lahtinen 已提交
81 82
#include "i915_vma.h"

83 84
#include "intel_gvt.h"

L
Linus Torvalds 已提交
85 86 87 88 89
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
90
#define DRIVER_DATE		"20180921"
91
#define DRIVER_TIMESTAMP	1537521997
L
Linus Torvalds 已提交
92

R
Rob Clark 已提交
93 94 95 96 97 98 99 100 101
/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 * which may not necessarily be a user visible problem.  This will either
 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 * enable distros and users to tailor their preferred amount of i915 abrt
 * spam.
 */
#define I915_STATE_WARN(condition, format...) ({			\
	int __ret_warn_on = !!(condition);				\
102
	if (unlikely(__ret_warn_on))					\
103
		if (!WARN(i915_modparams.verbose_state_checks, format))	\
R
Rob Clark 已提交
104 105 106 107
			DRM_ERROR(format);				\
	unlikely(__ret_warn_on);					\
})

108 109
#define I915_STATE_WARN_ON(x)						\
	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
110

111
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
112

113 114 115
bool __i915_inject_load_failure(const char *func, int line);
#define i915_inject_load_failure() \
	__i915_inject_load_failure(__func__, __LINE__)
116 117 118

bool i915_error_injected(void);

119
#else
120

121
#define i915_inject_load_failure() false
122 123
#define i915_error_injected() false

124
#endif
125

126 127 128 129
#define i915_load_error(i915, fmt, ...)					 \
	__i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
		      fmt, ##__VA_ARGS__)

130 131 132 133 134 135 136 137 138 139
typedef struct {
	uint32_t val;
} uint_fixed_16_16_t;

#define FP_16_16_MAX ({ \
	uint_fixed_16_16_t fp; \
	fp.val = UINT_MAX; \
	fp; \
})

140 141 142 143 144 145 146
static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
{
	if (val.val == 0)
		return true;
	return false;
}

147
static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
148 149 150
{
	uint_fixed_16_16_t fp;

151
	WARN_ON(val > U16_MAX);
152 153 154 155 156

	fp.val = val << 16;
	return fp;
}

157
static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
158 159 160 161
{
	return DIV_ROUND_UP(fp.val, 1 << 16);
}

162
static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
163 164 165 166
{
	return fp.val >> 16;
}

167
static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
168 169 170 171 172 173 174 175
						 uint_fixed_16_16_t min2)
{
	uint_fixed_16_16_t min;

	min.val = min(min1.val, min2.val);
	return min;
}

176
static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
177 178 179 180 181 182 183 184
						 uint_fixed_16_16_t max2)
{
	uint_fixed_16_16_t max;

	max.val = max(max1.val, max2.val);
	return max;
}

185 186 187
static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
{
	uint_fixed_16_16_t fp;
188 189
	WARN_ON(val > U32_MAX);
	fp.val = (uint32_t) val;
190 191 192
	return fp;
}

193 194 195 196 197 198 199 200 201 202 203 204 205
static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
					    uint_fixed_16_16_t d)
{
	return DIV_ROUND_UP(val.val, d.val);
}

static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
						uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;

	intermediate_val = (uint64_t) val * mul.val;
	intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
206 207
	WARN_ON(intermediate_val > U32_MAX);
	return (uint32_t) intermediate_val;
208 209 210 211 212 213 214 215 216
}

static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
					     uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;

	intermediate_val = (uint64_t) val.val * mul.val;
	intermediate_val = intermediate_val >> 16;
217
	return clamp_u64_to_fixed16(intermediate_val);
218 219
}

220
static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
221 222 223 224 225
{
	uint64_t interm_val;

	interm_val = (uint64_t)val << 16;
	interm_val = DIV_ROUND_UP_ULL(interm_val, d);
226
	return clamp_u64_to_fixed16(interm_val);
227 228
}

229 230 231 232 233 234 235
static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
						uint_fixed_16_16_t d)
{
	uint64_t interm_val;

	interm_val = (uint64_t)val << 16;
	interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
236 237
	WARN_ON(interm_val > U32_MAX);
	return (uint32_t) interm_val;
238 239
}

240
static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
241 242 243 244 245
						     uint_fixed_16_16_t mul)
{
	uint64_t intermediate_val;

	intermediate_val = (uint64_t) val * mul.val;
246
	return clamp_u64_to_fixed16(intermediate_val);
247 248
}

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
					     uint_fixed_16_16_t add2)
{
	uint64_t interm_sum;

	interm_sum = (uint64_t) add1.val + add2.val;
	return clamp_u64_to_fixed16(interm_sum);
}

static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
						 uint32_t add2)
{
	uint64_t interm_sum;
	uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);

	interm_sum = (uint64_t) add1.val + interm_add2.val;
	return clamp_u64_to_fixed16(interm_sum);
}

268 269 270 271 272 273
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
274
	HPD_PORT_A,
275 276 277
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
278
	HPD_PORT_E,
279
	HPD_PORT_F,
280 281 282
	HPD_NUM_PINS
};

283 284 285
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

L
Lyude 已提交
286 287
#define HPD_STORM_DEFAULT_THRESHOLD 5

288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
struct i915_hotplug {
	struct work_struct hotplug_work;

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

307 308 309
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
310 311
	unsigned int hpd_storm_threshold;

312 313 314 315 316 317 318 319 320 321
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

322 323 324 325 326 327
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
328

329
struct drm_i915_private;
330
struct i915_mm_struct;
331
struct i915_mmu_object;
332

333 334 335 336 337 338 339
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
340 341 342 343 344 345
/* 20ms is a fairly arbitrary limit (greater than the average frame time)
 * chosen to prevent the CPU getting more than a frame ahead of the GPU
 * (when using lax throttling for the frontbuffer). We also use it to
 * offer free GPU waitboosts for severely congested workloads.
 */
#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
346 347 348
	} mm;
	struct idr context_idr;

349
	struct intel_rps_client {
350
		atomic_t boosts;
351
	} rps_client;
352

353
	unsigned int bsd_engine;
354

355 356 357 358 359 360 361
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
362
 */
363 364 365 366 367 368 369
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
370 371
};

L
Linus Torvalds 已提交
372 373 374
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
375 376
 * 1.2: Add Power Management
 * 1.3: Add vblank support
377
 * 1.4: Fix cmdbuffer path, add heap destroy
378
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
379 380
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
381 382
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
383
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
384 385
#define DRIVER_PATCHLEVEL	0

386 387 388
struct intel_overlay;
struct intel_overlay_error_state;

389
struct sdvo_device_mapping {
C
Chris Wilson 已提交
390
	u8 initialized;
391 392 393
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
394
	u8 i2c_pin;
395
	u8 ddc_pin;
396 397
};

398
struct intel_connector;
399
struct intel_encoder;
400
struct intel_atomic_state;
401
struct intel_crtc_state;
402
struct intel_initial_plane_config;
403
struct intel_crtc;
404 405
struct intel_limit;
struct dpll;
406
struct intel_cdclk_state;
407

408
struct drm_i915_display_funcs {
409 410
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
411 412
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
			  const struct intel_cdclk_state *cdclk_state);
413 414
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
415
	int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
416 417 418
	int (*compute_intermediate_wm)(struct drm_device *dev,
				       struct intel_crtc *intel_crtc,
				       struct intel_crtc_state *newstate);
419 420 421 422 423 424
	void (*initial_watermarks)(struct intel_atomic_state *state,
				   struct intel_crtc_state *cstate);
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
					 struct intel_crtc_state *cstate);
	void (*optimize_watermarks)(struct intel_atomic_state *state,
				    struct intel_crtc_state *cstate);
425
	int (*compute_global_watermarks)(struct drm_atomic_state *state);
426
	void (*update_wm)(struct intel_crtc *crtc);
427
	int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
428 429 430
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
431
				struct intel_crtc_state *);
432 433
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
434 435
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
436 437 438 439
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
			    struct drm_atomic_state *old_state);
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
			     struct drm_atomic_state *old_state);
440
	void (*update_crtcs)(struct drm_atomic_state *state);
441 442 443 444 445 446
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
447 448
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
449
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
450
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
451 452 453 454 455
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
456

457 458
	void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
	void (*load_luts)(struct drm_crtc_state *crtc_state);
459 460
};

461 462 463 464
#define CSR_VERSION(major, minor)	((major) << 16 | (minor))
#define CSR_VERSION_MAJOR(version)	((version) >> 16)
#define CSR_VERSION_MINOR(version)	((version) & 0xffff)

465
struct intel_csr {
466
	struct work_struct work;
467
	const char *fw_path;
468
	uint32_t required_version;
469
	uint32_t max_fw_size; /* bytes */
470
	uint32_t *dmc_payload;
471
	uint32_t dmc_fw_size; /* dwords */
472
	uint32_t version;
473
	uint32_t mmio_count;
474
	i915_reg_t mmioaddr[8];
475
	uint32_t mmiodata[8];
476
	uint32_t dc_state;
477
	uint32_t allowed_dc_mask;
478 479
};

480 481
enum i915_cache_level {
	I915_CACHE_NONE = 0,
482 483 484 485 486
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
487
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
488 489
};

490 491
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

492 493 494 495 496
enum fb_op_origin {
	ORIGIN_GTT,
	ORIGIN_CPU,
	ORIGIN_CS,
	ORIGIN_FLIP,
497
	ORIGIN_DIRTYFB,
498 499
};

500
struct intel_fbc {
P
Paulo Zanoni 已提交
501 502 503
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
504
	unsigned threshold;
505 506
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
507
	unsigned int visible_pipes_mask;
508
	struct intel_crtc *crtc;
509

510
	struct drm_mm_node compressed_fb;
511 512
	struct drm_mm_node *compressed_llb;

513 514
	bool false_color;

515
	bool enabled;
516
	bool active;
517
	bool flip_pending;
518

519 520 521
	bool underrun_detected;
	struct work_struct underrun_work;

522 523 524 525 526
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
527
	struct intel_fbc_state_cache {
528
		struct i915_vma *vma;
529
		unsigned long flags;
530

531 532 533 534 535 536 537 538 539 540
		struct {
			unsigned int mode_flags;
			uint32_t hsw_bdw_pixel_rate;
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
541 542 543 544 545 546 547 548
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
549 550

			int y;
551 552 553
		} plane;

		struct {
554
			const struct drm_format_info *format;
555 556 557 558
			unsigned int stride;
		} fb;
	} state_cache;

559 560 561 562 563 564 565
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
566
	struct intel_fbc_reg_params {
567
		struct i915_vma *vma;
568
		unsigned long flags;
569

570 571
		struct {
			enum pipe pipe;
572
			enum i9xx_plane_id i9xx_plane;
573 574 575 576
			unsigned int fence_y_offset;
		} crtc;

		struct {
577
			const struct drm_format_info *format;
578 579 580 581
			unsigned int stride;
		} fb;

		int cfb_size;
582
		unsigned int gen9_wa_cfb_stride;
583 584
	} params;

585
	const char *no_fbc_reason;
586 587
};

588
/*
589 590 591 592 593 594 595 596 597 598 599 600 601 602
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
603 604
};

605
struct intel_dp;
606 607 608 609 610 611 612 613 614
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
615
struct i915_psr {
616
	struct mutex lock;
617 618 619 620 621

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
622
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
623 624 625
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
626
	bool sink_support;
627 628
	bool prepared, enabled;
	struct intel_dp *dp;
629
	bool active;
630
	struct work_struct work;
631
	unsigned busy_frontbuffer_bits;
632
	bool sink_psr2_support;
633
	bool link_standby;
634
	bool colorimetry_support;
635
	bool alpm;
636
	bool psr2_enabled;
637
	u8 sink_sync_latency;
638 639
	ktime_t last_entry_attempt;
	ktime_t last_exit;
640
};
641

642
enum intel_pch {
643
	PCH_NONE = 0,	/* No PCH present */
644
	PCH_IBX,	/* Ibexpeak PCH */
645 646
	PCH_CPT,	/* Cougarpoint/Pantherpoint PCH */
	PCH_LPT,	/* Lynxpoint/Wildcatpoint PCH */
647
	PCH_SPT,        /* Sunrisepoint PCH */
648 649
	PCH_KBP,        /* Kaby Lake PCH */
	PCH_CNP,        /* Cannon Lake PCH */
650
	PCH_ICP,	/* Ice Lake PCH */
L
Lucas De Marchi 已提交
651
	PCH_NOP,	/* PCH without south display */
652 653
};

654 655 656 657 658
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

659
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
660
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
661
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
662
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
663
#define QUIRK_INCREASE_T12_DELAY (1<<6)
664
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
665

666
struct intel_fbdev;
667
struct intel_fbc_work;
668

669 670
struct intel_gmbus {
	struct i2c_adapter adapter;
671
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
672
	u32 force_bit;
673
	u32 reg0;
674
	i915_reg_t gpio_reg;
675
	struct i2c_algo_bit_data bit_algo;
676 677 678
	struct drm_i915_private *dev_priv;
};

679
struct i915_suspend_saved_registers {
680
	u32 saveDSPARB;
J
Jesse Barnes 已提交
681
	u32 saveFBC_CONTROL;
682 683
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
684 685
	u32 saveSWF0[16];
	u32 saveSWF1[16];
686
	u32 saveSWF3[3];
687
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
688
	u32 savePCH_PORT_HOTPLUG;
689
	u16 saveGCDGMBUS;
690
};
691

692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
750
	u32 pcbr;
751 752 753
	u32 clock_gate_dis2;
};

754
struct intel_rps_ei {
755
	ktime_t ktime;
756 757
	u32 render_c0;
	u32 media_c0;
758 759
};

760
struct intel_rps {
I
Imre Deak 已提交
761 762 763 764
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
765
	struct work_struct work;
I
Imre Deak 已提交
766
	bool interrupts_enabled;
767
	u32 pm_iir;
768

769
	/* PM interrupt bits that should never be masked */
770
	u32 pm_intrmsk_mbz;
771

772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
787
	u8 boost_freq;		/* Frequency to request when wait boosting */
788
	u8 idle_freq;		/* Frequency to request when we are idle */
789 790 791
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
792
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
793

794
	int last_adj;
C
Chris Wilson 已提交
795 796 797 798 799 800 801 802 803 804

	struct {
		struct mutex mutex;

		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
		unsigned int interactive;

		u8 up_threshold; /* Current %busy required to uplock */
		u8 down_threshold; /* Current %busy required to downclock */
	} power;
805

806
	bool enabled;
807 808
	atomic_t num_waiters;
	atomic_t boosts;
809

810
	/* manual wa residency calculations */
811
	struct intel_rps_ei ei;
812 813
};

814 815
struct intel_rc6 {
	bool enabled;
816 817
	u64 prev_hw_residency[4];
	u64 cur_residency[4];
818 819 820 821 822 823
};

struct intel_llc_pstate {
	bool enabled;
};

824 825
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
826 827
	struct intel_rc6 rc6;
	struct intel_llc_pstate llc_pstate;
828 829
};

D
Daniel Vetter 已提交
830 831 832
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

833 834 835 836 837 838 839 840 841 842 843
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
844
	u64 last_time2;
845 846 847 848 849 850 851
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

882 883 884 885 886 887 888
struct i915_power_well_regs {
	i915_reg_t bios;
	i915_reg_t driver;
	i915_reg_t kvmr;
	i915_reg_t debug;
};

889
/* Power well structure for haswell */
890
struct i915_power_well_desc {
891
	const char *name;
892
	bool always_on;
893
	u64 domains;
894
	/* unique identifier for this power well */
I
Imre Deak 已提交
895
	enum i915_power_well_id id;
896 897 898 899
	/*
	 * Arbitraty data associated with this power well. Platform and power
	 * well specific.
	 */
900
	union {
901 902 903 904 905 906 907
		struct {
			/*
			 * request/status flag index in the PUNIT power well
			 * control/status registers.
			 */
			u8 idx;
		} vlv;
908 909 910
		struct {
			enum dpio_phy phy;
		} bxt;
911
		struct {
912 913 914 915 916 917
			const struct i915_power_well_regs *regs;
			/*
			 * request/status flag index in the power well
			 * constrol/status registers.
			 */
			u8 idx;
918 919 920 921
			/* Mask of pipes whose IRQ logic is backed by the pw */
			u8 irq_pipe_mask;
			/* The pw is backing the VGA functionality */
			bool has_vga:1;
922
			bool has_fuses:1;
923
		} hsw;
924
	};
925
	const struct i915_power_well_ops *ops;
926 927
};

928 929 930 931 932 933 934 935
struct i915_power_well {
	const struct i915_power_well_desc *desc;
	/* power well enable/disable usage count */
	int count;
	/* cached hw enabled state */
	bool hw_enabled;
};

936
struct i915_power_domains {
937 938 939 940
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
941
	bool initializing;
942
	bool display_core_suspended;
943
	int power_well_count;
944

945
	struct mutex lock;
946
	int domain_use_count[POWER_DOMAIN_NUM];
947
	struct i915_power_well *power_wells;
948 949
};

950
#define MAX_L3_SLICES 2
951
struct intel_l3_parity {
952
	u32 *remap_info[MAX_L3_SLICES];
953
	struct work_struct error_work;
954
	int which_slice;
955 956
};

957 958 959
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
960 961 962 963
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

964 965 966
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

967 968 969 970 971
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
972 973
	 * are idle and not used by the GPU). These objects may or may
	 * not actually have any pages attached.
974 975 976
	 */
	struct list_head unbound_list;

977 978 979 980 981
	/** List of all objects in gtt_space, currently mmaped by userspace.
	 * All objects within this list must also be on bound_list.
	 */
	struct list_head userfault_list;

982 983 984 985 986
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
987
	spinlock_t free_lock;
988 989 990 991 992
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
993

994 995 996
	/**
	 * Small stash of WC pages
	 */
997
	struct pagestash wc_stash;
998

M
Matthew Auld 已提交
999 1000 1001 1002 1003
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

1004 1005 1006
	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

1007
	struct notifier_block oom_notifier;
1008
	struct notifier_block vmap_notifier;
1009
	struct shrinker shrinker;
1010 1011 1012 1013

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

1014 1015 1016 1017 1018 1019 1020
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

1021 1022
	u64 unordered_timeline;

1023
	/* the indicator for dispatch video commands on two BSD rings */
1024
	atomic_t bsd_engine_dispatch_index;
1025

1026 1027 1028 1029 1030 1031
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
1032
	spinlock_t object_stat_lock;
1033
	u64 object_memory;
1034 1035 1036
	u32 object_count;
};

1037 1038
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

1039 1040 1041
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

1042 1043 1044
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

1045 1046
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

1047 1048 1049 1050
#define DP_AUX_A 0x40
#define DP_AUX_B 0x10
#define DP_AUX_C 0x20
#define DP_AUX_D 0x30
1051
#define DP_AUX_E 0x50
R
Rodrigo Vivi 已提交
1052
#define DP_AUX_F 0x60
1053

X
Xiong Zhang 已提交
1054 1055 1056 1057
#define DDC_PIN_B  0x05
#define DDC_PIN_C  0x04
#define DDC_PIN_D  0x06

1058
struct ddi_vbt_port_info {
1059 1060
	int max_tmds_clock;

1061 1062 1063 1064 1065 1066
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
1067
	uint8_t hdmi_level_shift;
1068 1069 1070 1071

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1072
	uint8_t supports_edp:1;
1073 1074

	uint8_t alternate_aux_channel;
X
Xiong Zhang 已提交
1075
	uint8_t alternate_ddc_pin;
1076 1077 1078

	uint8_t dp_boost_level;
	uint8_t hdmi_boost_level;
1079
	int dp_max_link_rate;		/* 0 for not limited by VBT */
1080 1081
};

R
Rodrigo Vivi 已提交
1082 1083 1084 1085 1086
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
1087 1088
};

1089 1090 1091 1092 1093 1094 1095 1096 1097
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
1098
	unsigned int int_lvds_support:1;
1099 1100
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
1101
	unsigned int panel_type:4;
1102 1103 1104
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1105 1106
	enum drrs_support_type drrs_type;

1107 1108 1109 1110 1111
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
1112
		bool low_vswing;
1113 1114 1115 1116
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
1117

R
Rodrigo Vivi 已提交
1118
	struct {
1119
		bool enable;
R
Rodrigo Vivi 已提交
1120 1121 1122 1123
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
1124 1125
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
1126 1127
	} psr;

1128 1129
	struct {
		u16 pwm_freq_hz;
1130
		bool present;
1131
		bool active_low_pwm;
1132
		u8 min_brightness;	/* min_brightness/255 of max */
1133
		u8 controller;		/* brightness controller number */
1134
		enum intel_backlight_type type;
1135 1136
	} backlight;

1137 1138 1139
	/* MIPI DSI */
	struct {
		u16 panel_id;
1140 1141
		struct mipi_config *config;
		struct mipi_pps_data *pps;
1142 1143
		u16 bl_ports;
		u16 cabc_ports;
1144 1145 1146
		u8 seq_version;
		u32 size;
		u8 *data;
1147
		const u8 *sequence[MIPI_SEQ_MAX];
1148
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
1149 1150
	} dsi;

1151 1152 1153
	int crt_ddc_pin;

	int child_dev_num;
1154
	struct child_device_config *child_dev;
1155 1156

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1157
	struct sdvo_device_mapping sdvo_mappings[2];
1158 1159
};

1160 1161 1162 1163 1164
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1165 1166 1167 1168 1169 1170 1171 1172
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1173
struct ilk_wm_values {
1174 1175 1176 1177 1178 1179 1180 1181
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1182
struct g4x_pipe_wm {
1183
	uint16_t plane[I915_MAX_PLANES];
1184
	uint16_t fbc;
1185
};
1186

1187
struct g4x_sr_wm {
1188
	uint16_t plane;
1189
	uint16_t cursor;
1190
	uint16_t fbc;
1191 1192 1193 1194
};

struct vlv_wm_ddl_values {
	uint8_t plane[I915_MAX_PLANES];
1195
};
1196

1197
struct vlv_wm_values {
1198 1199
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
1200
	struct vlv_wm_ddl_values ddl[3];
1201 1202
	uint8_t level;
	bool cxsr;
1203 1204
};

1205 1206 1207 1208 1209 1210 1211 1212 1213
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

1214
struct skl_ddb_entry {
1215
	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1216 1217 1218 1219
};

static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
{
1220
	return entry->end - entry->start;
1221 1222
}

1223 1224 1225 1226 1227 1228 1229 1230 1231
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1232
struct skl_ddb_allocation {
1233 1234 1235
	/* packed/y */
	struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
	struct skl_ddb_entry uv_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1236
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
1237 1238
};

1239
struct skl_ddb_values {
1240
	unsigned dirty_pipes;
1241
	struct skl_ddb_allocation ddb;
1242 1243 1244
};

struct skl_wm_level {
L
Lyude 已提交
1245 1246 1247
	bool plane_en;
	uint16_t plane_res_b;
	uint8_t plane_res_l;
1248 1249
};

1250 1251 1252 1253
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
1254
	bool is_planar;
1255 1256 1257 1258 1259 1260 1261 1262
	uint32_t width;
	uint8_t cpp;
	uint32_t plane_pixel_rate;
	uint32_t y_min_scanlines;
	uint32_t plane_bytes_per_line;
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
	uint32_t linetime_us;
1263
	uint32_t dbuf_block_size;
1264 1265
};

1266
/*
1267 1268 1269 1270
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1271
 *
1272 1273 1274
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1275
 *
1276 1277
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1278
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1279
 * it can be changed with the standard runtime PM files from sysfs.
1280 1281 1282 1283 1284
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1285
 * case it happens.
1286
 *
1287
 * For more, read the Documentation/power/runtime_pm.txt.
1288
 */
1289
struct i915_runtime_pm {
1290
	atomic_t wakeref_count;
1291
	bool suspended;
1292
	bool irqs_enabled;
1293 1294
};

1295 1296 1297 1298 1299
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1300
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1301 1302 1303 1304 1305
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1306
	INTEL_PIPE_CRC_SOURCE_AUTO,
1307 1308 1309
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1310
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1311
struct intel_pipe_crc {
1312
	spinlock_t lock;
T
Tomeu Vizoso 已提交
1313
	int skipped;
1314
	enum intel_pipe_crc_source source;
1315 1316
};

1317
struct i915_frontbuffer_tracking {
1318
	spinlock_t lock;
1319 1320 1321 1322 1323 1324 1325 1326 1327

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1328
struct i915_wa_reg {
1329
	u32 addr;
1330 1331 1332 1333 1334
	u32 value;
	/* bitmask representing WA bits */
	u32 mask;
};

1335
#define I915_MAX_WA_REGS 16
1336 1337 1338 1339 1340 1341

struct i915_workarounds {
	struct i915_wa_reg reg[I915_MAX_WA_REGS];
	u32 count;
};

1342 1343
struct i915_virtual_gpu {
	bool active;
1344
	u32 caps;
1345 1346
};

1347 1348 1349 1350 1351 1352 1353
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1354 1355 1356 1357 1358
struct i915_oa_format {
	u32 format;
	int size;
};

1359 1360 1361 1362 1363
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
struct i915_oa_config {
	char uuid[UUID_STRING_LEN + 1];
	int id;

	const struct i915_oa_reg *mux_regs;
	u32 mux_regs_len;
	const struct i915_oa_reg *b_counter_regs;
	u32 b_counter_regs_len;
	const struct i915_oa_reg *flex_regs;
	u32 flex_regs_len;

	struct attribute_group sysfs_metric;
	struct attribute *attrs[2];
	struct device_attribute sysfs_metric_id;
1378 1379

	atomic_t ref_count;
1380 1381
};

1382 1383
struct i915_perf_stream;

1384 1385 1386
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1387
struct i915_perf_stream_ops {
1388 1389 1390 1391
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1392 1393 1394
	 */
	void (*enable)(struct i915_perf_stream *stream);

1395 1396 1397 1398
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1399 1400 1401
	 */
	void (*disable)(struct i915_perf_stream *stream);

1402 1403
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1404 1405 1406 1407 1408 1409
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1410 1411 1412
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1413
	 * wait queue that would be passed to poll_wait().
1414 1415 1416
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1417 1418 1419 1420 1421 1422 1423
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1424
	 *
1425 1426
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1427
	 *
1428 1429
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1430
	 *
1431 1432 1433
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1434 1435 1436 1437 1438 1439
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1440 1441
	/**
	 * @destroy: Cleanup any stream specific resources.
1442 1443 1444 1445 1446 1447
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1448 1449 1450
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1451
struct i915_perf_stream {
1452 1453 1454
	/**
	 * @dev_priv: i915 drm device
	 */
1455 1456
	struct drm_i915_private *dev_priv;

1457 1458 1459
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1460 1461
	struct list_head link;

1462 1463 1464 1465 1466
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1467
	u32 sample_flags;
1468 1469 1470 1471 1472 1473

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1474
	int sample_size;
1475

1476 1477 1478 1479
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1480
	struct i915_gem_context *ctx;
1481 1482 1483 1484 1485 1486

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1487 1488
	bool enabled;

1489 1490 1491 1492
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1493
	const struct i915_perf_stream_ops *ops;
1494 1495 1496 1497 1498

	/**
	 * @oa_config: The OA configuration used by the stream.
	 */
	struct i915_oa_config *oa_config;
1499 1500
};

1501 1502 1503
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1504
struct i915_oa_ops {
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	/**
	 * @is_valid_b_counter_reg: Validates register's address for
	 * programming boolean counters for a particular platform.
	 */
	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
				       u32 addr);

	/**
	 * @is_valid_mux_reg: Validates register's address for programming mux
	 * for a particular platform.
	 */
	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);

	/**
	 * @is_valid_flex_reg: Validates register's address for programming
	 * flex EU filtering for a particular platform.
	 */
	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
	/**
	 * @init_oa_buffer: Resets the head and tail pointers of the
	 * circular buffer for periodic OA reports.
	 *
	 * Called when first opening a stream for OA metrics, but also may be
	 * called in response to an OA buffer overflow or other error
	 * condition.
	 *
	 * Note it may be necessary to clear the full OA buffer here as part of
	 * maintaining the invariable that new reports must be written to
	 * zeroed memory for us to be able to reliable detect if an expected
	 * report has not yet landed in memory.  (At least on Haswell the OA
	 * buffer tail pointer is not synchronized with reports being visible
	 * to the CPU)
	 */
1539
	void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
1540

1541 1542 1543 1544
	/**
	 * @enable_metric_set: Selects and applies any MUX configuration to set
	 * up the Boolean and Custom (B/C) counters that are part of the
	 * counter reports being sampled. May apply system constraints such as
1545 1546
	 * disabling EU clock gating as required.
	 */
1547 1548
	int (*enable_metric_set)(struct drm_i915_private *dev_priv,
				 const struct i915_oa_config *oa_config);
1549 1550 1551 1552 1553

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
1554
	void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1555 1556 1557 1558

	/**
	 * @oa_enable: Enable periodic sampling
	 */
1559
	void (*oa_enable)(struct drm_i915_private *dev_priv);
1560 1561 1562 1563

	/**
	 * @oa_disable: Disable periodic sampling
	 */
1564
	void (*oa_disable)(struct drm_i915_private *dev_priv);
1565 1566 1567 1568 1569

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
1570 1571 1572 1573
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
1574 1575

	/**
1576
	 * @oa_hw_tail_read: read the OA tail pointer register
1577
	 *
1578 1579 1580
	 * In particular this enables us to share all the fiddly code for
	 * handling the OA unit tail pointer race that affects multiple
	 * generations.
1581
	 */
1582
	u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
1583 1584
};

1585
struct intel_cdclk_state {
1586
	unsigned int cdclk, vco, ref, bypass;
1587
	u8 voltage_level;
1588 1589
};

1590
struct drm_i915_private {
1591 1592
	struct drm_device drm;

1593
	struct kmem_cache *objects;
1594
	struct kmem_cache *vmas;
1595
	struct kmem_cache *luts;
1596
	struct kmem_cache *requests;
1597
	struct kmem_cache *dependencies;
1598
	struct kmem_cache *priorities;
1599

1600
	const struct intel_device_info info;
1601
	struct intel_driver_caps caps;
1602

1603 1604 1605
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
1606
	 * backed by stolen memory. Note that stolen_usable_size tells us
1607 1608 1609 1610
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1611 1612 1613 1614
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1615

1616 1617 1618 1619 1620 1621 1622 1623 1624
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1625
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1626

1627 1628
	void __iomem *regs;

1629
	struct intel_uncore uncore;
1630

1631 1632
	struct i915_virtual_gpu vgpu;

1633
	struct intel_gvt *gvt;
1634

1635 1636
	struct intel_wopcm wopcm;

1637
	struct intel_huc huc;
1638 1639
	struct intel_guc guc;

1640 1641
	struct intel_csr csr;

1642
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1643

1644 1645 1646 1647 1648
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
1649 1650
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
1651 1652 1653
	 */
	uint32_t gpio_mmio_base;

1654 1655 1656
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1657 1658
	uint32_t psr_mmio_base;

1659 1660
	uint32_t pps_mmio_base;

1661 1662
	wait_queue_head_t gmbus_wait_queue;

1663
	struct pci_dev *bridge_dev;
1664
	struct intel_engine_cs *engine[I915_NUM_ENGINES];
1665 1666 1667 1668
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
	/* Context only to be used for injecting preemption commands */
	struct i915_gem_context *preempt_context;
1669 1670
	struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
					    [MAX_ENGINE_INSTANCE + 1];
1671 1672 1673 1674 1675 1676

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1677 1678
	bool display_irqs_enabled;

1679 1680 1681
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1682 1683
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1684 1685

	/** Cached value of IMR to avoid reads in updating the bitfield */
1686 1687 1688 1689
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1690
	u32 gt_irq_mask;
1691 1692
	u32 pm_imr;
	u32 pm_ier;
1693
	u32 pm_rps_events;
1694
	u32 pm_guc_events;
1695
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1696

1697
	struct i915_hotplug hotplug;
1698
	struct intel_fbc fbc;
1699
	struct i915_drrs drrs;
1700
	struct intel_opregion opregion;
1701
	struct intel_vbt_data vbt;
1702

1703 1704
	bool preserve_bios_swizzle;

1705 1706 1707
	/* overlay */
	struct intel_overlay *overlay;

1708
	/* backlight registers and fields in struct intel_panel */
1709
	struct mutex backlight_lock;
1710

1711 1712 1713
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1714 1715 1716
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1717 1718 1719 1720
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1721
	unsigned int skl_preferred_vco_freq;
1722
	unsigned int max_cdclk_freq;
1723

M
Mika Kahola 已提交
1724
	unsigned int max_dotclk_freq;
1725
	unsigned int rawclk_freq;
1726
	unsigned int hpll_freq;
1727
	unsigned int fdi_pll_freq;
1728
	unsigned int czclk_freq;
1729

1730
	struct {
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1745 1746
		struct intel_cdclk_state hw;
	} cdclk;
1747

1748 1749 1750 1751 1752 1753 1754
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1755 1756
	struct workqueue_struct *wq;

1757 1758 1759
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;

1760 1761 1762 1763 1764
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1765
	unsigned short pch_id;
1766 1767 1768

	unsigned long quirks;

1769
	struct drm_atomic_state *modeset_restore_state;
1770
	struct drm_modeset_acquire_ctx reset_ctx;
1771

1772
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1773

1774
	struct i915_gem_mm mm;
1775 1776
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1777

1778 1779
	struct intel_ppat ppat;

1780 1781
	/* Kernel Modesetting */

1782 1783
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1784

1785 1786 1787 1788
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1789
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1790 1791
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1792
	const struct intel_dpll_mgr *dpll_mgr;
1793

1794 1795 1796 1797 1798 1799 1800
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1801
	unsigned int active_crtcs;
1802 1803
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1804 1805
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1806

1807
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1808

1809
	struct i915_workarounds workarounds;
1810

1811 1812
	struct i915_frontbuffer_tracking fb_tracking;

1813 1814 1815 1816 1817
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1818
	u16 orig_clock;
1819

1820
	bool mchbar_need_disable;
1821

1822 1823
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1824
	/* Cannot be determined by PCIID. You must always read a register. */
1825
	u32 edram_cap;
B
Ben Widawsky 已提交
1826

1827 1828 1829 1830 1831 1832 1833 1834
	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested. Note that
	 * this lock may be held for long periods of time when
	 * talking to hw - so only take it when talking to hw!
	 */
	struct mutex pcu_lock;

1835 1836
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1837

1838 1839
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1840
	struct intel_ilk_power_mgmt ips;
1841

1842
	struct i915_power_domains power_domains;
1843

R
Rodrigo Vivi 已提交
1844
	struct i915_psr psr;
1845

1846
	struct i915_gpu_error gpu_error;
1847

1848 1849
	struct drm_i915_gem_object *vlv_pctx;

1850 1851
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1852
	struct work_struct fbdev_suspend_work;
1853 1854

	struct drm_property *broadcast_rgb_property;
1855
	struct drm_property *force_audio_property;
1856

I
Imre Deak 已提交
1857
	/* hda/i915 audio component */
1858
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1859
	bool audio_component_registered;
1860 1861 1862 1863 1864
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
I
Imre Deak 已提交
1865

1866
	struct {
1867
		struct mutex mutex;
1868
		struct list_head list;
1869 1870
		struct llist_head free_list;
		struct work_struct free_work;
1871 1872 1873 1874 1875 1876 1877

		/* The hw wants to have a stable context identifier for the
		 * lifetime of the context (for OA, PASID, faults, etc).
		 * This is limited in execlists to 21 bits.
		 */
		struct ida hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1878
#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1879
#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1880
		struct list_head hw_id_list;
1881
	} contexts;
1882

1883
	u32 fdi_rx_config;
1884

1885
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1886
	u32 chv_phy_control;
1887 1888 1889 1890 1891 1892
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1893
	u32 bxt_phy_grc;
1894

1895
	u32 suspend_count;
1896
	bool power_domains_suspended;
1897
	struct i915_suspend_saved_registers regfile;
1898
	struct vlv_s0ix_state vlv_s0ix_state;
1899

1900
	enum {
1901 1902 1903 1904 1905
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1906

1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1919 1920 1921 1922 1923 1924
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
		uint16_t skl_latency[8];
1925 1926

		/* current hardware state */
1927 1928
		union {
			struct ilk_wm_values hw;
1929
			struct skl_ddb_values skl_hw;
1930
			struct vlv_wm_values vlv;
1931
			struct g4x_wm_values g4x;
1932
		};
1933 1934

		uint8_t max_level;
1935 1936 1937 1938 1939 1940 1941

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
		 * cstate->wm.need_postvbl_update.
		 */
		struct mutex wm_mutex;
1942 1943 1944 1945 1946 1947 1948

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1949 1950
	} wm;

1951 1952
	struct dram_info {
		bool valid;
1953 1954
		bool valid_dimm;
		bool is_16gb_dimm;
1955 1956 1957 1958 1959 1960 1961
		u8 num_channels;
		enum dram_rank {
			I915_DRAM_RANK_INVALID = 0,
			I915_DRAM_RANK_SINGLE,
			I915_DRAM_RANK_DUAL
		} rank;
		u32 bandwidth_kbps;
1962
		bool symmetric_memory;
1963 1964
	} dram_info;

1965
	struct i915_runtime_pm runtime_pm;
1966

1967 1968
	struct {
		bool initialized;
1969

1970
		struct kobject *metrics_kobj;
1971
		struct ctl_table_header *sysctl_header;
1972

1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
		/*
		 * Lock associated with adding/modifying/removing OA configs
		 * in dev_priv->perf.metrics_idr.
		 */
		struct mutex metrics_lock;

		/*
		 * List of dynamic configurations, you need to hold
		 * dev_priv->perf.metrics_lock to access it.
		 */
		struct idr metrics_idr;

		/*
		 * Lock associated with anything below within this structure
		 * except exclusive_stream.
		 */
1989 1990
		struct mutex lock;
		struct list_head streams;
1991 1992

		struct {
1993 1994 1995 1996 1997 1998
			/*
			 * The stream currently using the OA unit. If accessed
			 * outside a syscall associated to its file
			 * descriptor, you need to hold
			 * dev_priv->drm.struct_mutex.
			 */
1999 2000
			struct i915_perf_stream *exclusive_stream;

2001
			struct intel_context *pinned_ctx;
2002
			u32 specific_ctx_id;
2003
			u32 specific_ctx_id_mask;
2004 2005 2006 2007 2008

			struct hrtimer poll_check_timer;
			wait_queue_head_t poll_wq;
			bool pollin;

2009 2010 2011 2012 2013 2014
			/**
			 * For rate limiting any notifications of spurious
			 * invalid OA reports
			 */
			struct ratelimit_state spurious_report_rs;

2015 2016 2017
			bool periodic;
			int period_exponent;

2018
			struct i915_oa_config test_config;
2019 2020 2021 2022

			struct {
				struct i915_vma *vma;
				u8 *vaddr;
2023
				u32 last_ctx_id;
2024 2025
				int format;
				int format_size;
2026

2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
				/**
				 * Locks reads and writes to all head/tail state
				 *
				 * Consider: the head and tail pointer state
				 * needs to be read consistently from a hrtimer
				 * callback (atomic context) and read() fop
				 * (user context) with tail pointer updates
				 * happening in atomic context and head updates
				 * in user context and the (unlikely)
				 * possibility of read() errors needing to
				 * reset all head/tail state.
				 *
				 * Note: Contention or performance aren't
				 * currently a significant concern here
				 * considering the relatively low frequency of
				 * hrtimer callbacks (5ms period) and that
				 * reads typically only happen in response to a
				 * hrtimer event and likely complete before the
				 * next callback.
				 *
				 * Note: This lock is not held *while* reading
				 * and copying data to userspace so the value
				 * of head observed in htrimer callbacks won't
				 * represent any partial consumption of data.
				 */
				spinlock_t ptr_lock;

				/**
				 * One 'aging' tail pointer and one 'aged'
				 * tail pointer ready to used for reading.
				 *
				 * Initial values of 0xffffffff are invalid
				 * and imply that an update is required
				 * (and should be ignored by an attempted
				 * read)
				 */
				struct {
					u32 offset;
				} tails[2];

				/**
				 * Index for the aged tail ready to read()
				 * data up to.
				 */
				unsigned int aged_tail_idx;

				/**
				 * A monotonic timestamp for when the current
				 * aging tail pointer was read; used to
				 * determine when it is old enough to trust.
				 */
				u64 aging_timestamp;

2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
				/**
				 * Although we can always read back the head
				 * pointer register, we prefer to avoid
				 * trusting the HW state, just to avoid any
				 * risk that some hardware condition could
				 * somehow bump the head pointer unpredictably
				 * and cause us to forward the wrong OA buffer
				 * data to userspace.
				 */
				u32 head;
2090 2091 2092
			} oa_buffer;

			u32 gen7_latched_oastatus1;
2093 2094 2095 2096 2097 2098 2099 2100 2101
			u32 ctx_oactxctrl_offset;
			u32 ctx_flexeu0_offset;

			/**
			 * The RPT_ID/reason field for Gen8+ includes a bit
			 * to determine if the CTX ID in the report is valid
			 * but the specific bit differs between Gen 8 and 9
			 */
			u32 gen8_valid_ctx_bit;
2102 2103 2104

			struct i915_oa_ops ops;
			const struct i915_oa_format *oa_formats;
2105
		} oa;
2106 2107
	} perf;

2108 2109
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
2110
		void (*resume)(struct drm_i915_private *);
2111
		void (*cleanup_engine)(struct intel_engine_cs *engine);
2112

2113
		struct list_head timelines;
2114 2115

		struct list_head active_rings;
2116
		struct list_head closed_vma;
2117
		u32 active_requests;
2118
		u32 request_serial;
2119

2120 2121 2122 2123 2124 2125 2126 2127 2128
		/**
		 * Is the GPU currently considered idle, or busy executing
		 * userspace requests? Whilst idle, we allow runtime power
		 * management to power down the hardware and display clocks.
		 * In order to reduce the effect on performance, there
		 * is a slight delay before we do so.
		 */
		bool awake;

2129 2130 2131 2132 2133 2134
		/**
		 * The number of times we have woken up.
		 */
		unsigned int epoch;
#define I915_EPOCH_INVALID 0

2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
		struct delayed_work idle_work;
2152 2153

		ktime_t last_init_time;
2154 2155
	} gt;

2156 2157 2158
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
2159 2160
	bool ipc_enabled;

2161 2162
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2163

2164 2165 2166 2167 2168 2169
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

2170 2171
	struct i915_pmu pmu;

2172 2173 2174 2175
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
2176
};
L
Linus Torvalds 已提交
2177

2178 2179 2180 2181 2182 2183
struct dram_channel_info {
	struct info {
		u8 size, width;
		enum dram_rank rank;
	} l_info, s_info;
	enum dram_rank rank;
2184
	bool is_16gb_dimm;
2185 2186
};

2187 2188
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
2189
	return container_of(dev, struct drm_i915_private, drm);
2190 2191
}

2192
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
2193
{
2194
	return to_i915(dev_get_drvdata(kdev));
I
Imre Deak 已提交
2195 2196
}

2197 2198 2199 2200 2201
static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
{
	return container_of(wopcm, struct drm_i915_private, wopcm);
}

2202 2203 2204 2205 2206
static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
{
	return container_of(guc, struct drm_i915_private, guc);
}

A
Arkadiusz Hiler 已提交
2207 2208 2209 2210 2211
static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
{
	return container_of(huc, struct drm_i915_private, huc);
}

2212
/* Simple iterator over all initialised engines */
2213 2214 2215 2216 2217
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2218 2219

/* Iterator over subset of engines selected by mask */
2220
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2221 2222 2223 2224
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
2225

2226 2227 2228 2229 2230 2231 2232
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

2233
#define I915_GTT_OFFSET_NONE ((u32)-1)
2234

2235 2236
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2237
 * considered to be the frontbuffer for the given plane interface-wise. This
2238 2239 2240 2241 2242
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
2243
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2244 2245 2246 2247 2248
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
2249
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2250
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2251
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2252 2253
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2254

2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
/*
 * Optimised SGL iterator for GEM objects
 */
static __always_inline struct sgt_iter {
	struct scatterlist *sgp;
	union {
		unsigned long pfn;
		dma_addr_t dma;
	};
	unsigned int curr;
	unsigned int max;
} __sgt_iter(struct scatterlist *sgl, bool dma) {
	struct sgt_iter s = { .sgp = sgl };

	if (s.sgp) {
		s.max = s.curr = s.sgp->offset;
		s.max += s.sgp->length;
		if (dma)
			s.dma = sg_dma_address(s.sgp);
		else
			s.pfn = page_to_pfn(sg_page(s.sgp));
	}

	return s;
}

2281 2282 2283 2284 2285 2286 2287 2288
static inline struct scatterlist *____sg_next(struct scatterlist *sg)
{
	++sg;
	if (unlikely(sg_is_chain(sg)))
		sg = sg_chain_ptr(sg);
	return sg;
}

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
/**
 * __sg_next - return the next scatterlist entry in a list
 * @sg:		The current sg entry
 *
 * Description:
 *   If the entry is the last, return NULL; otherwise, step to the next
 *   element in the array (@sg@+1). If that's a chain pointer, follow it;
 *   otherwise just return the pointer to the current element.
 **/
static inline struct scatterlist *__sg_next(struct scatterlist *sg)
{
2300
	return sg_is_last(sg) ? NULL : ____sg_next(sg);
2301 2302
}

2303 2304 2305 2306 2307 2308 2309 2310 2311
/**
 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
 * @__dmap:	DMA address (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_dma(__dmap, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, true);			\
	     ((__dmap) = (__iter).dma + (__iter).curr);			\
2312
	     (((__iter).curr += I915_GTT_PAGE_SIZE) >= (__iter).max) ?	\
2313
	     (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324

/**
 * for_each_sgt_page - iterate over the pages of the given sg_table
 * @__pp:	page pointer (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_page(__pp, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, false);		\
	     ((__pp) = (__iter).pfn == 0 ? NULL :			\
	      pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2325 2326
	     (((__iter).curr += PAGE_SIZE) >= (__iter).max) ?		\
	     (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
2327

2328 2329
bool i915_sg_trim(struct sg_table *orig_st);

2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
{
	unsigned int page_sizes;

	page_sizes = 0;
	while (sg) {
		GEM_BUG_ON(sg->offset);
		GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
		page_sizes |= sg->length;
		sg = __sg_next(sg);
	}

	return page_sizes;
}

2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359
static inline unsigned int i915_sg_segment_size(void)
{
	unsigned int size = swiotlb_max_segment();

	if (size == 0)
		return SCATTERLIST_MAX_SEGMENT;

	size = rounddown(size, PAGE_SIZE);
	/* swiotlb_max_segment_size can return 1 byte when it means one page. */
	if (size < PAGE_SIZE)
		size = PAGE_SIZE;

	return size;
}

2360 2361 2362 2363 2364 2365 2366
static inline const struct intel_device_info *
intel_info(const struct drm_i915_private *dev_priv)
{
	return &dev_priv->info;
}

#define INTEL_INFO(dev_priv)	intel_info((dev_priv))
2367
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
2368

2369
#define INTEL_GEN(dev_priv)	((dev_priv)->info.gen)
2370
#define INTEL_DEVID(dev_priv)	((dev_priv)->info.device_id)
2371

2372
#define REVID_FOREVER		0xff
2373
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
2374 2375

#define GEN_FOREVER (0)
2376 2377 2378 2379 2380 2381 2382 2383

#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
	GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
		(s) != GEN_FOREVER ? (s) - 1 : 0) \
)

2384 2385 2386 2387 2388
/*
 * Returns true if Gen is in inclusive range [Start, End].
 *
 * Use GEN_FOREVER for unbound start and or end.
 */
2389 2390
#define IS_GEN(dev_priv, s, e) \
	(!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
2391

2392 2393 2394 2395 2396 2397 2398 2399
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

2400
#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
T
Tvrtko Ursulin 已提交
2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413

#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
2414
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
2415 2416
#define IS_PINEVIEW_G(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa001)
#define IS_PINEVIEW_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa011)
T
Tvrtko Ursulin 已提交
2417 2418
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
2419
#define IS_IRONLAKE_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0046)
T
Tvrtko Ursulin 已提交
2420
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2421 2422
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
				 (dev_priv)->info.gt == 1)
T
Tvrtko Ursulin 已提交
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2433
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2434
#define IS_MOBILE(dev_priv)	((dev_priv)->info.is_mobile)
2435 2436 2437 2438 2439 2440
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
#define IS_BDW_ULT(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||	\
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
V
Ville Syrjälä 已提交
2441
/* ULX machines are also considered ULT. */
2442 2443 2444
#define IS_BDW_ULX(dev_priv)	(IS_BROADWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2445
				 (dev_priv)->info.gt == 3)
2446 2447 2448
#define IS_HSW_ULT(dev_priv)	(IS_HASWELL(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2449
				 (dev_priv)->info.gt == 3)
2450
/* ULX machines are also considered ULT. */
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
#define IS_HSW_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0A0E || \
				 INTEL_DEVID(dev_priv) == 0x0A1E)
#define IS_SKL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x1906 || \
				 INTEL_DEVID(dev_priv) == 0x1913 || \
				 INTEL_DEVID(dev_priv) == 0x1916 || \
				 INTEL_DEVID(dev_priv) == 0x1921 || \
				 INTEL_DEVID(dev_priv) == 0x1926)
#define IS_SKL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x190E || \
				 INTEL_DEVID(dev_priv) == 0x1915 || \
				 INTEL_DEVID(dev_priv) == 0x191E)
#define IS_KBL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x5906 || \
				 INTEL_DEVID(dev_priv) == 0x5913 || \
				 INTEL_DEVID(dev_priv) == 0x5916 || \
				 INTEL_DEVID(dev_priv) == 0x5921 || \
				 INTEL_DEVID(dev_priv) == 0x5926)
#define IS_KBL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x590E || \
				 INTEL_DEVID(dev_priv) == 0x5915 || \
				 INTEL_DEVID(dev_priv) == 0x591E)
2469
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2470
				 (dev_priv)->info.gt == 2)
2471
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2472
				 (dev_priv)->info.gt == 3)
2473
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2474
				 (dev_priv)->info.gt == 4)
2475
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2476
				 (dev_priv)->info.gt == 2)
2477
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2478
				 (dev_priv)->info.gt == 3)
2479 2480
#define IS_CFL_ULT(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
2481 2482
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (dev_priv)->info.gt == 2)
2483 2484
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
				 (dev_priv)->info.gt == 3)
2485 2486
#define IS_CNL_WITH_PORT_F(dev_priv)   (IS_CANNONLAKE(dev_priv) && \
					(INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
2487

2488
#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2489

2490 2491 2492 2493 2494 2495
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2496 2497
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2498

2499 2500
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2501
#define BXT_REVID_A0		0x0
2502
#define BXT_REVID_A1		0x1
2503
#define BXT_REVID_B0		0x3
2504
#define BXT_REVID_B_LAST	0x8
2505
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2506

2507 2508
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2509

M
Mika Kuoppala 已提交
2510 2511
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2512 2513 2514
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2515

2516 2517
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2518

2519 2520 2521 2522 2523 2524
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2525 2526
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
2527
#define CNL_REVID_C0		0x2
2528 2529 2530 2531

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

2532 2533 2534 2535 2536 2537 2538 2539 2540
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

2541 2542 2543 2544 2545 2546
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
2547 2548 2549 2550 2551 2552 2553 2554
#define IS_GEN2(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(1)))
#define IS_GEN3(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(2)))
#define IS_GEN4(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(3)))
#define IS_GEN5(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(4)))
#define IS_GEN6(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(5)))
#define IS_GEN7(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(6)))
#define IS_GEN8(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(7)))
#define IS_GEN9(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(8)))
2555
#define IS_GEN10(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(9)))
2556
#define IS_GEN11(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(10)))
2557

2558
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2559 2560
#define IS_GEN9_LP(dev_priv)	(IS_GEN9(dev_priv) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN9(dev_priv) && !IS_LP(dev_priv))
2561

2562 2563 2564 2565 2566 2567
#define ENGINE_MASK(id)	BIT(id)
#define RENDER_RING	ENGINE_MASK(RCS)
#define BSD_RING	ENGINE_MASK(VCS)
#define BLT_RING	ENGINE_MASK(BCS)
#define VEBOX_RING	ENGINE_MASK(VECS)
#define BSD2_RING	ENGINE_MASK(VCS2)
2568 2569 2570
#define BSD3_RING	ENGINE_MASK(VCS3)
#define BSD4_RING	ENGINE_MASK(VCS4)
#define VEBOX2_RING	ENGINE_MASK(VECS2)
2571 2572 2573
#define ALL_ENGINES	(~0)

#define HAS_ENGINE(dev_priv, id) \
2574
	(!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2575 2576 2577 2578 2579 2580

#define HAS_BSD(dev_priv)	HAS_ENGINE(dev_priv, VCS)
#define HAS_BSD2(dev_priv)	HAS_ENGINE(dev_priv, VCS2)
#define HAS_BLT(dev_priv)	HAS_ENGINE(dev_priv, BCS)
#define HAS_VEBOX(dev_priv)	HAS_ENGINE(dev_priv, VECS)

2581 2582
#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)

2583 2584 2585
#define HAS_LLC(dev_priv)	((dev_priv)->info.has_llc)
#define HAS_SNOOP(dev_priv)	((dev_priv)->info.has_snoop)
#define HAS_EDRAM(dev_priv)	(!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2586 2587
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2588

2589
#define HWS_NEEDS_PHYSICAL(dev_priv)	((dev_priv)->info.hws_needs_physical)
2590

2591 2592
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
		((dev_priv)->info.has_logical_ring_contexts)
2593 2594
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
		((dev_priv)->info.has_logical_ring_elsq)
2595 2596
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
		((dev_priv)->info.has_logical_ring_preemption)
2597 2598 2599

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

2600 2601 2602 2603 2604 2605 2606 2607
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt)
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
#define HAS_FULL_48BIT_PPGTT(dev_priv)	\
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL_4LVL)

2608 2609 2610 2611
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
	((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
})
2612 2613 2614 2615

#define HAS_OVERLAY(dev_priv)		 ((dev_priv)->info.has_overlay)
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
		((dev_priv)->info.overlay_needs_physical)
2616

2617
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2618
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2619

2620
/* WaRsDisableCoarsePowerGating:skl,cnl */
2621
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2622 2623
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2624

2625
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
2626 2627 2628
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
2629

2630 2631 2632
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2633 2634 2635
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2636 2637
#define SUPPORTS_TV(dev_priv)		((dev_priv)->info.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	((dev_priv)->info.has_hotplug)
2638

2639 2640
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
#define HAS_FBC(dev_priv)	((dev_priv)->info.has_fbc)
2641
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2642

2643
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2644

2645
#define HAS_DP_MST(dev_priv)	((dev_priv)->info.has_dp_mst)
2646

2647 2648 2649
#define HAS_DDI(dev_priv)		 ((dev_priv)->info.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
#define HAS_PSR(dev_priv)		 ((dev_priv)->info.has_psr)
2650

2651 2652
#define HAS_RC6(dev_priv)		 ((dev_priv)->info.has_rc6)
#define HAS_RC6p(dev_priv)		 ((dev_priv)->info.has_rc6p)
2653
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
2654

2655
#define HAS_CSR(dev_priv)	((dev_priv)->info.has_csr)
2656

2657
#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2658 2659
#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)

2660 2661
#define HAS_IPC(dev_priv)		 ((dev_priv)->info.has_ipc)

2662 2663 2664 2665 2666
/*
 * For now, anything with a GuC requires uCode loading, and then supports
 * command submission once loaded. But these are logically independent
 * properties, so we have separate macros to test them.
 */
2667
#define HAS_GUC(dev_priv)	((dev_priv)->info.has_guc)
2668
#define HAS_GUC_CT(dev_priv)	((dev_priv)->info.has_guc_ct)
2669 2670
#define HAS_GUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
#define HAS_GUC_SCHED(dev_priv)	(HAS_GUC(dev_priv))
2671 2672 2673

/* For now, anything with a GuC has also HuC */
#define HAS_HUC(dev_priv)	(HAS_GUC(dev_priv))
2674
#define HAS_HUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
2675

2676
/* Having a GuC is not the same as using a GuC */
2677 2678 2679
#define USES_GUC(dev_priv)		intel_uc_is_using_guc()
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_is_using_guc_submission()
#define USES_HUC(dev_priv)		intel_uc_is_using_huc()
2680

2681
#define HAS_POOLED_EU(dev_priv)	((dev_priv)->info.has_pooled_eu)
2682

2683
#define INTEL_PCH_DEVICE_ID_MASK		0xff80
2684 2685 2686 2687 2688
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2689 2690
#define INTEL_PCH_WPT_DEVICE_ID_TYPE		0x8c80
#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE		0x9c80
2691 2692
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2693
#define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA280
2694
#define INTEL_PCH_CNP_DEVICE_ID_TYPE		0xA300
2695
#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE		0x9D80
2696
#define INTEL_PCH_ICP_DEVICE_ID_TYPE		0x3480
2697
#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2698
#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2699
#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2700

2701
#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2702
#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
2703
#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
2704
#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
2705
#define HAS_PCH_CNP_LP(dev_priv) \
2706
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
2707 2708 2709
#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2710
#define HAS_PCH_LPT_LP(dev_priv) \
2711 2712
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
2713
#define HAS_PCH_LPT_H(dev_priv) \
2714 2715
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
2716 2717 2718 2719
#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2720

2721
#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2722

2723
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2724

2725
/* DPF == dynamic parity feature */
2726
#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2727 2728
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2729

2730
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2731
#define GEN9_FREQ_SCALER 3
2732

2733 2734
#include "i915_trace.h"

2735
static inline bool intel_vtd_active(void)
2736 2737
{
#ifdef CONFIG_INTEL_IOMMU
2738
	if (intel_iommu_gfx_mapped)
2739 2740 2741 2742 2743
		return true;
#endif
	return false;
}

2744 2745 2746 2747 2748
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

2749 2750 2751
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
2752
	return IS_BROXTON(dev_priv) && intel_vtd_active();
2753 2754
}

2755
/* i915_drv.c */
2756 2757 2758 2759 2760 2761 2762
void __printf(3, 4)
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...);

#define i915_report_error(dev_priv, fmt, ...)				   \
	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)

2763
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2764 2765
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2766 2767
#else
#define i915_compat_ioctl NULL
2768
#endif
2769 2770 2771 2772 2773
extern const struct dev_pm_ops i915_pm_ops;

extern int i915_driver_load(struct pci_dev *pdev,
			    const struct pci_device_id *ent);
extern void i915_driver_unload(struct drm_device *dev);
2774 2775
extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2776

2777 2778 2779 2780 2781
extern void i915_reset(struct drm_i915_private *i915,
		       unsigned int stalled_mask,
		       const char *reason);
extern int i915_reset_engine(struct intel_engine_cs *engine,
			     const char *reason);
2782

2783
extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
2784
extern int intel_reset_guc(struct drm_i915_private *dev_priv);
2785 2786
extern int intel_guc_reset_engine(struct intel_guc *guc,
				  struct intel_engine_cs *engine);
2787
extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2788
extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2789 2790 2791 2792
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2793
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2794

2795
int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
2796 2797
int intel_engines_init(struct drm_i915_private *dev_priv);

2798 2799
u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);

2800
/* intel_hotplug.c */
2801 2802
void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
			   u32 pin_mask, u32 long_mask);
2803 2804 2805
void intel_hpd_init(struct drm_i915_private *dev_priv);
void intel_hpd_init_work(struct drm_i915_private *dev_priv);
void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2806 2807
enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
				   enum port port);
2808 2809
bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2810

L
Linus Torvalds 已提交
2811
/* i915_irq.c */
2812 2813 2814 2815
static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
{
	unsigned long delay;

2816
	if (unlikely(!i915_modparams.enable_hangcheck))
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
		return;

	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
	queue_delayed_work(system_long_wq,
			   &dev_priv->gpu_error.hangcheck_work, delay);
}

2829
__printf(4, 5)
2830 2831
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2832
		       unsigned long flags,
2833
		       const char *fmt, ...);
2834
#define I915_ERROR_CAPTURE BIT(0)
L
Linus Torvalds 已提交
2835

2836
extern void intel_irq_init(struct drm_i915_private *dev_priv);
2837
extern void intel_irq_fini(struct drm_i915_private *dev_priv);
2838 2839
int intel_irq_install(struct drm_i915_private *dev_priv);
void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2840

2841 2842
void i915_clear_error_registers(struct drm_i915_private *dev_priv);

2843 2844
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
2845
	return dev_priv->gvt;
2846 2847
}

2848
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2849
{
2850
	return dev_priv->vgpu.active;
2851
}
2852

2853 2854
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe);
2855
void
2856
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2857
		     u32 status_mask);
2858 2859

void
2860
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2861
		      u32 status_mask);
2862

2863 2864
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2865 2866 2867
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits);
2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask);
static inline void
ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, bits);
}
static inline void
ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, 0);
}
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask);
static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
				       enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
}
static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
					enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
}
2895 2896 2897
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask);
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
static inline void
ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, bits);
}
static inline void
ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, 0);
}

2909 2910 2911 2912 2913 2914 2915 2916 2917
/* i915_gem.c */
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2918 2919
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2920 2921 2922 2923
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
2924 2925 2926 2927
int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file_priv);
2928 2929
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2930 2931 2932 2933
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2934 2935
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2936 2937
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2938 2939 2940 2941
int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
2942 2943
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2944 2945
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
2946 2947
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2948 2949
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2950
void i915_gem_sanitize(struct drm_i915_private *i915);
2951 2952
int i915_gem_init_early(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2953
void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
2954
int i915_gem_freeze(struct drm_i915_private *dev_priv);
2955 2956
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

2957
void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
2958
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2959 2960
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2961 2962 2963 2964 2965
struct drm_i915_gem_object *
i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
struct drm_i915_gem_object *
i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
				 const void *data, size_t size);
2966
void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
2967
void i915_gem_free_object(struct drm_gem_object *obj);
2968

2969 2970
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
2971 2972 2973
	if (!atomic_read(&i915->mm.free_count))
		return;

2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
	/* A single pass should suffice to release all the freed objects (along
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
	do {
		rcu_barrier();
	} while (flush_work(&i915->mm.free_work));
}

2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
	 * than 2 passes to catch all recursive RCU delayed work.
	 *
	 */
	int pass = 2;
	do {
		rcu_barrier();
		drain_workqueue(i915->wq);
	} while (--pass);
}

C
Chris Wilson 已提交
3005
struct i915_vma * __must_check
3006 3007
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
3008
			 u64 size,
3009 3010
			 u64 alignment,
			 u64 flags);
3011

3012
int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
3013
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3014

3015 3016
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

C
Chris Wilson 已提交
3017
static inline int __sg_page_count(const struct scatterlist *sg)
3018
{
3019 3020
	return sg->length >> PAGE_SHIFT;
}
3021

3022 3023 3024
struct scatterlist *
i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
		       unsigned int n, unsigned int *offset);
3025

3026 3027 3028
struct page *
i915_gem_object_get_page(struct drm_i915_gem_object *obj,
			 unsigned int n);
3029

3030 3031 3032
struct page *
i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
			       unsigned int n);
3033

3034 3035 3036
dma_addr_t
i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
				unsigned long n);
3037

3038
void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3039
				 struct sg_table *pages,
M
Matthew Auld 已提交
3040
				 unsigned int sg_page_sizes);
C
Chris Wilson 已提交
3041 3042 3043 3044 3045
int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);

static inline int __must_check
i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
3046
	might_lock(&obj->mm.lock);
C
Chris Wilson 已提交
3047

3048
	if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
C
Chris Wilson 已提交
3049 3050 3051 3052 3053
		return 0;

	return __i915_gem_object_get_pages(obj);
}

3054 3055 3056 3057 3058 3059
static inline bool
i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
{
	return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
}

C
Chris Wilson 已提交
3060 3061
static inline void
__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3062
{
3063
	GEM_BUG_ON(!i915_gem_object_has_pages(obj));
C
Chris Wilson 已提交
3064

3065
	atomic_inc(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
3066 3067 3068 3069 3070
}

static inline bool
i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
{
3071
	return atomic_read(&obj->mm.pages_pin_count);
C
Chris Wilson 已提交
3072 3073 3074 3075 3076
}

static inline void
__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
3077
	GEM_BUG_ON(!i915_gem_object_has_pages(obj));
C
Chris Wilson 已提交
3078 3079
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));

3080
	atomic_dec(&obj->mm.pages_pin_count);
3081
}
3082

3083 3084
static inline void
i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3085
{
C
Chris Wilson 已提交
3086
	__i915_gem_object_unpin_pages(obj);
3087 3088
}

3089 3090 3091 3092 3093 3094 3095
enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
	I915_MM_NORMAL = 0,
	I915_MM_SHRINKER
};

void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
				 enum i915_mm_subclass subclass);
3096
void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
C
Chris Wilson 已提交
3097

3098 3099 3100
enum i915_map_type {
	I915_MAP_WB = 0,
	I915_MAP_WC,
3101 3102 3103
#define I915_MAP_OVERRIDE BIT(31)
	I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
	I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
3104 3105
};

3106 3107 3108 3109 3110 3111
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

3112 3113
/**
 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3114 3115
 * @obj: the object to map into kernel address space
 * @type: the type of mapping, used to select pgprot_t
3116 3117 3118
 *
 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
 * pages and then returns a contiguous mapping of the backing storage into
3119 3120
 * the kernel address space. Based on the @type of mapping, the PTE will be
 * set to either WriteBack or WriteCombine (via pgprot_t).
3121
 *
3122 3123
 * The caller is responsible for calling i915_gem_object_unpin_map() when the
 * mapping is no longer required.
3124
 *
3125 3126
 * Returns the pointer through which to access the mapped object, or an
 * ERR_PTR() on error.
3127
 */
3128 3129
void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
					   enum i915_map_type type);
3130 3131 3132

/**
 * i915_gem_object_unpin_map - releases an earlier mapping
3133
 * @obj: the object to unmap
3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144
 *
 * After pinning the object and mapping its pages, once you are finished
 * with your access, call i915_gem_object_unpin_map() to release the pin
 * upon the mapping. Once the pin count reaches zero, that mapping may be
 * removed.
 */
static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

3145 3146 3147 3148
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    unsigned int *needs_clflush);
int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
				     unsigned int *needs_clflush);
3149 3150 3151
#define CLFLUSH_BEFORE	BIT(0)
#define CLFLUSH_AFTER	BIT(1)
#define CLFLUSH_FLAGS	(CLFLUSH_BEFORE | CLFLUSH_AFTER)
3152 3153 3154 3155 3156 3157 3158

static inline void
i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_pages(obj);
}

3159
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3160 3161 3162
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
3163 3164
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
3165
int i915_gem_mmap_gtt_version(void);
3166 3167 3168 3169 3170

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

3171
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3172

3173
struct i915_request *
3174
i915_gem_find_active_request(struct intel_engine_cs *engine);
3175

3176 3177 3178 3179 3180 3181
static inline bool i915_reset_backoff(struct i915_gpu_error *error)
{
	return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
}

static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3182
{
3183
	return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
3184 3185
}

3186
static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3187
{
3188
	return unlikely(test_bit(I915_WEDGED, &error->flags));
3189 3190
}

3191
static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
3192
{
3193
	return i915_reset_backoff(error) | i915_terminally_wedged(error);
M
Mika Kuoppala 已提交
3194 3195 3196 3197
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
3198
	return READ_ONCE(error->reset_count);
3199
}
3200

3201 3202 3203 3204 3205 3206
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
	return READ_ONCE(error->reset_engine_count[engine->id]);
}

3207
struct i915_request *
3208
i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
3209
int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3210 3211
void i915_gem_reset(struct drm_i915_private *dev_priv,
		    unsigned int stalled_mask);
3212
void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
3213
void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3214
void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3215
bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
3216
void i915_gem_reset_engine(struct intel_engine_cs *engine,
3217 3218
			   struct i915_request *request,
			   bool stalled);
3219

3220
void i915_gem_init_mmio(struct drm_i915_private *i915);
3221 3222
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3223
void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3224
void i915_gem_fini(struct drm_i915_private *dev_priv);
3225
void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3226
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3227
			   unsigned int flags, long timeout);
3228
int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3229
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
3230
void i915_gem_resume(struct drm_i915_private *dev_priv);
3231
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
3232 3233 3234 3235
int i915_gem_object_wait(struct drm_i915_gem_object *obj,
			 unsigned int flags,
			 long timeout,
			 struct intel_rps_client *rps);
3236 3237
int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
				  unsigned int flags,
3238
				  const struct i915_sched_attr *attr);
3239 3240
#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX

3241
int __must_check
3242 3243 3244
i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
3245
int __must_check
3246
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
C
Chris Wilson 已提交
3247
struct i915_vma * __must_check
3248 3249
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3250 3251
				     const struct i915_ggtt_view *view,
				     unsigned int flags);
C
Chris Wilson 已提交
3252
void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3253
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3254
				int align);
3255
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
3256
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3257

3258 3259 3260
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

3261 3262 3263 3264 3265 3266
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

3267 3268 3269
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
3270
	return container_of(vm, struct i915_hw_ppgtt, vm);
3271 3272
}

J
Joonas Lahtinen 已提交
3273
/* i915_gem_fence_reg.c */
3274 3275 3276
struct drm_i915_fence_reg *
i915_reserve_fence(struct drm_i915_private *dev_priv);
void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
3277

3278
void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3279
void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3280

3281
void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3282 3283 3284 3285
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
				       struct sg_table *pages);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
					 struct sg_table *pages);
3286

3287 3288 3289 3290 3291 3292
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

3293 3294 3295 3296 3297
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

3298 3299 3300 3301 3302
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
3303 3304 3305 3306

	return ctx;
}

3307 3308
int i915_perf_open_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file);
3309 3310 3311 3312
int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
3313 3314 3315
void i915_oa_init_reg_state(struct intel_engine_cs *engine,
			    struct i915_gem_context *ctx,
			    uint32_t *reg_state);
3316

3317
/* i915_gem_evict.c */
3318
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3319
					  u64 min_size, u64 alignment,
3320
					  unsigned cache_level,
3321
					  u64 start, u64 end,
3322
					  unsigned flags);
3323 3324 3325
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
3326
int i915_gem_evict_vm(struct i915_address_space *vm);
3327

3328 3329
void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);

3330
/* belongs in i915_gem_gtt.h */
3331
static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3332
{
3333
	wmb();
3334
	if (INTEL_GEN(dev_priv) < 6)
3335 3336
		intel_gtt_chipset_flush();
}
3337

3338
/* i915_gem_stolen.c */
3339 3340 3341
int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
				struct drm_mm_node *node, u64 size,
				unsigned alignment);
3342 3343 3344 3345
int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
					 struct drm_mm_node *node, u64 size,
					 unsigned alignment, u64 start,
					 u64 end);
3346 3347
void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
				 struct drm_mm_node *node);
3348
int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3349
void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
3350
struct drm_i915_gem_object *
3351 3352
i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
			      resource_size_t size);
3353
struct drm_i915_gem_object *
3354
i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3355 3356 3357
					       resource_size_t stolen_offset,
					       resource_size_t gtt_offset,
					       resource_size_t size);
3358

3359 3360 3361
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3362
				phys_addr_t size);
3363

3364
/* i915_gem_shrinker.c */
3365
unsigned long i915_gem_shrink(struct drm_i915_private *i915,
3366
			      unsigned long target,
3367
			      unsigned long *nr_scanned,
3368 3369 3370 3371
			      unsigned flags);
#define I915_SHRINK_PURGEABLE 0x1
#define I915_SHRINK_UNBOUND 0x2
#define I915_SHRINK_BOUND 0x4
3372
#define I915_SHRINK_ACTIVE 0x8
3373
#define I915_SHRINK_VMAPS 0x10
3374 3375 3376
unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
void i915_gem_shrinker_register(struct drm_i915_private *i915);
void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
3377
void i915_gem_shrinker_taints_mutex(struct mutex *mutex);
3378

3379
/* i915_gem_tiling.c */
3380
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3381
{
3382
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3383 3384

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3385
		i915_gem_object_is_tiled(obj);
3386 3387
}

3388 3389 3390 3391 3392
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

3393
/* i915_debugfs.c */
3394
#ifdef CONFIG_DEBUG_FS
3395
int i915_debugfs_register(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3396
int i915_debugfs_connector_add(struct drm_connector *connector);
3397
void intel_display_crc_init(struct drm_i915_private *dev_priv);
3398
#else
3399
static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3400 3401
static inline int i915_debugfs_connector_add(struct drm_connector *connector)
{ return 0; }
3402
static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3403
#endif
3404

3405
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3406

3407
/* i915_cmd_parser.c */
3408
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3409
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3410 3411 3412 3413 3414 3415 3416
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
3417

3418 3419 3420
/* i915_perf.c */
extern void i915_perf_init(struct drm_i915_private *dev_priv);
extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3421 3422
extern void i915_perf_register(struct drm_i915_private *dev_priv);
extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3423

3424
/* i915_suspend.c */
3425 3426
extern int i915_save_state(struct drm_i915_private *dev_priv);
extern int i915_restore_state(struct drm_i915_private *dev_priv);
3427

B
Ben Widawsky 已提交
3428
/* i915_sysfs.c */
D
David Weinehall 已提交
3429 3430
void i915_setup_sysfs(struct drm_i915_private *dev_priv);
void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
3431

3432 3433 3434 3435
/* intel_lpe_audio.c */
int  intel_lpe_audio_init(struct drm_i915_private *dev_priv);
void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
3436
void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
3437 3438
			    enum pipe pipe, enum port port,
			    const void *eld, int ls_clock, bool dp_output);
3439

3440
/* intel_i2c.c */
3441 3442
extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3443 3444
extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
				     unsigned int pin);
3445
extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
3446

3447 3448
extern struct i2c_adapter *
intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
C
Chris Wilson 已提交
3449 3450
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3451
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3452 3453 3454
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
3455
extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3456

3457
/* intel_bios.c */
3458
void intel_bios_init(struct drm_i915_private *dev_priv);
3459
void intel_bios_cleanup(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3460
bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3461
bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3462
bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3463
bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3464
bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3465
bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3466
bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3467 3468
bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
				     enum port port);
3469 3470 3471
bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
				enum port port);

J
Jesse Barnes 已提交
3472 3473 3474 3475 3476 3477 3478 3479 3480
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

3481 3482 3483 3484 3485 3486 3487
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
	return (struct intel_device_info *)&dev_priv->info;
}

J
Jesse Barnes 已提交
3488
/* modesetting */
3489
extern void intel_modeset_init_hw(struct drm_device *dev);
3490
extern int intel_modeset_init(struct drm_device *dev);
J
Jesse Barnes 已提交
3491
extern void intel_modeset_cleanup(struct drm_device *dev);
3492
extern int intel_connector_register(struct drm_connector *);
3493
extern void intel_connector_unregister(struct drm_connector *);
3494 3495
extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
				       bool state);
3496
extern void intel_display_resume(struct drm_device *dev);
3497 3498
extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3499
extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3500
extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3501
extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
C
Chris Wilson 已提交
3502 3503
extern void intel_rps_mark_interactive(struct drm_i915_private *i915,
				       bool interactive);
3504
extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3505
				  bool enable);
3506

B
Ben Widawsky 已提交
3507 3508
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
3509

3510
/* overlay */
3511 3512
extern struct intel_overlay_error_state *
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3513 3514
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
3515

3516 3517
extern struct intel_display_error_state *
intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3518
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3519
					    struct intel_display_error_state *error);
3520

3521
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3522
int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
3523 3524
				    u32 val, int fast_timeout_us,
				    int slow_timeout_ms);
3525
#define sandybridge_pcode_write(dev_priv, mbox, val)	\
3526
	sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
3527

3528 3529
int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
		      u32 reply_mask, u32 reply, int timeout_base_ms);
3530 3531

/* intel_sideband.c */
3532
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3533
int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3534
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3535 3536
u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3537 3538 3539 3540
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3541 3542
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3543 3544
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3545 3546 3547 3548
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
3549 3550
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3551

3552
/* intel_dpio_phy.c */
3553
void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3554
			     enum dpio_phy *phy, enum dpio_channel *ch);
3555 3556 3557
void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
				  enum port port, u32 margin, u32 scale,
				  u32 enable, u32 deemphasis);
3558 3559 3560 3561 3562 3563
void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
			    enum dpio_phy phy);
bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
			      enum dpio_phy phy);
3564
uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
3565 3566 3567 3568
void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
				     uint8_t lane_lat_optim_mask);
uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);

3569 3570 3571
void chv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 deemph_reg_value, u32 margin_reg_value,
			      bool uniq_trans_scale);
3572
void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3573
			      const struct intel_crtc_state *crtc_state,
3574
			      bool reset);
3575 3576 3577 3578
void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state);
void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state);
3579
void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3580 3581
void chv_phy_post_pll_disable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *old_crtc_state);
3582

3583 3584 3585
void vlv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 demph_reg_value, u32 preemph_reg_value,
			      u32 uniqtranscale_reg_value, u32 tx3_demph);
3586 3587 3588 3589 3590 3591
void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state);
void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state);
void vlv_phy_reset_lanes(struct intel_encoder *encoder,
			 const struct intel_crtc_state *old_crtc_state);
3592

3593 3594
int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3595
u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
3596
			   const i915_reg_t reg);
3597

T
Tvrtko Ursulin 已提交
3598 3599
u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);

3600 3601 3602 3603 3604 3605
static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
					 const i915_reg_t reg)
{
	return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
}

3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

3619 3620 3621 3622
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
3623 3624 3625 3626 3627 3628 3629 3630 3631
 * machine death. For this reason we do not support I915_WRITE64, or
 * dev_priv->uncore.funcs.mmio_writeq.
 *
 * When reading a 64-bit value as two 32-bit values, the delay may cause
 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
 * occasionally a 64-bit register does not actualy support a full readq
 * and must be read using two 32-bit reads.
 *
 * You have been warned.
3632
 */
3633
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3634

3635
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
3636 3637
	u32 upper, lower, old_upper, loop = 0;				\
	upper = I915_READ(upper_reg);					\
3638
	do {								\
3639
		old_upper = upper;					\
3640
		lower = I915_READ(lower_reg);				\
3641 3642
		upper = I915_READ(upper_reg);				\
	} while (upper != old_upper && loop++ < 2);			\
3643
	(u64)upper << 32 | lower; })
3644

3645 3646 3647
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

3648
#define __raw_read(x, s) \
3649
static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
3650
					     i915_reg_t reg) \
3651
{ \
3652
	return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3653 3654 3655
}

#define __raw_write(x, s) \
3656
static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
3657
				       i915_reg_t reg, uint##x##_t val) \
3658
{ \
3659
	write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673
}
__raw_read(8, b)
__raw_read(16, w)
__raw_read(32, l)
__raw_read(64, q)

__raw_write(8, b)
__raw_write(16, w)
__raw_write(32, l)
__raw_write(64, q)

#undef __raw_read
#undef __raw_write

3674
/* These are untraced mmio-accessors that are only valid to be used inside
3675
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3676
 * controlled.
3677
 *
3678
 * Think twice, and think again, before using these.
3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
3699
 */
3700 3701
#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3702
#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3703 3704
#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)

3705 3706 3707 3708
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
3709

3710
static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3711
{
3712
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3713
		return VLV_VGACNTRL;
3714
	else if (INTEL_GEN(dev_priv) >= 5)
3715
		return CPU_VGACNTRL;
3716 3717 3718 3719
	else
		return VGACNTRL;
}

3720 3721 3722 3723 3724 3725 3726
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3727 3728
static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
{
3729 3730 3731 3732 3733
	/* nsecs_to_jiffies64() does not guard against overflow */
	if (NSEC_PER_SEC % HZ &&
	    div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
		return MAX_JIFFY_OFFSET;

3734 3735 3736
        return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
}

3737 3738 3739 3740 3741 3742 3743 3744 3745
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
3746
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3747 3748 3749 3750 3751 3752 3753 3754 3755 3756

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
3757 3758 3759 3760
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
3761 3762
	}
}
3763 3764

static inline bool
3765
__i915_request_irq_complete(const struct i915_request *rq)
3766
{
3767
	struct intel_engine_cs *engine = rq->engine;
3768
	u32 seqno;
3769

3770 3771 3772 3773 3774 3775
	/* Note that the engine may have wrapped around the seqno, and
	 * so our request->global_seqno will be ahead of the hardware,
	 * even though it completed the request before wrapping. We catch
	 * this by kicking all the waiters before resetting the seqno
	 * in hardware, and also signal the fence.
	 */
3776
	if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
3777 3778
		return true;

3779 3780 3781 3782 3783 3784
	/* The request was dequeued before we were awoken. We check after
	 * inspecting the hw to confirm that this was the same request
	 * that generated the HWS update. The memory barriers within
	 * the request execution are sufficient to ensure that a check
	 * after reading the value from hw matches this request.
	 */
3785
	seqno = i915_request_global_seqno(rq);
3786 3787 3788
	if (!seqno)
		return false;

3789 3790 3791
	/* Before we do the heavier coherent read of the seqno,
	 * check the value (hopefully) in the CPU cacheline.
	 */
3792
	if (__i915_request_completed(rq, seqno))
3793 3794
		return true;

3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805
	/* Ensure our read of the seqno is coherent so that we
	 * do not "miss an interrupt" (i.e. if this is the last
	 * request and the seqno write from the GPU is not visible
	 * by the time the interrupt fires, we will see that the
	 * request is incomplete and go back to sleep awaiting
	 * another interrupt that will never come.)
	 *
	 * Strictly, we only need to do this once after an interrupt,
	 * but it is easier and safer to do it every time the waiter
	 * is woken.
	 */
3806
	if (engine->irq_seqno_barrier &&
3807
	    test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
3808
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
3809

3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821
		/* The ordering of irq_posted versus applying the barrier
		 * is crucial. The clearing of the current irq_posted must
		 * be visible before we perform the barrier operation,
		 * such that if a subsequent interrupt arrives, irq_posted
		 * is reasserted and our task rewoken (which causes us to
		 * do another __i915_request_irq_complete() immediately
		 * and reapply the barrier). Conversely, if the clear
		 * occurs after the barrier, then an interrupt that arrived
		 * whilst we waited on the barrier would not trigger a
		 * barrier on the next pass, and the read may not see the
		 * seqno update.
		 */
3822
		engine->irq_seqno_barrier(engine);
3823 3824 3825 3826 3827 3828 3829

		/* If we consume the irq, but we are no longer the bottom-half,
		 * the real bottom-half may not have serialised their own
		 * seqno check with the irq-barrier (i.e. may have inspected
		 * the seqno before we believe it coherent since they see
		 * irq_posted == false but we are still running).
		 */
3830
		spin_lock_irq(&b->irq_lock);
3831
		if (b->irq_wait && b->irq_wait->tsk != current)
3832 3833 3834 3835 3836 3837
			/* Note that if the bottom-half is changed as we
			 * are sending the wake-up, the new bottom-half will
			 * be woken by whomever made the change. We only have
			 * to worry about when we steal the irq-posted for
			 * ourself.
			 */
3838
			wake_up_process(b->irq_wait->tsk);
3839
		spin_unlock_irq(&b->irq_lock);
3840

3841
		if (__i915_request_completed(rq, seqno))
3842 3843
			return true;
	}
3844 3845 3846 3847

	return false;
}

3848 3849 3850
void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);

3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
 * perform the operation. To check beforehand, pass in the parameters to
 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
 * you only need to pass in the minor offsets, page-aligned pointers are
 * always valid.
 *
 * For just checking for SSE4.1, in the foreknowledge that the future use
 * will be correctly aligned, just use i915_has_memcpy_from_wc().
 */
#define i915_can_memcpy_from_wc(dst, src, len) \
	i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)

#define i915_has_memcpy_from_wc() \
	i915_memcpy_from_wc(NULL, NULL, 0)

3867 3868 3869 3870 3871
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

3872 3873 3874 3875 3876 3877 3878 3879
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

L
Linus Torvalds 已提交
3880
#endif