ep0.c 26.1 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
F
Felipe Balbi 已提交
2
/*
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 */

#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
23
#include <linux/usb/composite.h>
24 25

#include "core.h"
26
#include "debug.h"
27 28 29
#include "gadget.h"
#include "io.h"

30
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
31 32
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req);
33

34
static void dwc3_ep0_prepare_one_trb(struct dwc3_ep *dep,
35
		dma_addr_t buf_dma, u32 len, u32 type, bool chain)
36
{
37
	struct dwc3_trb			*trb;
38
	struct dwc3			*dwc;
39

40
	dwc = dep->dwc;
41
	trb = &dwc->ep0_trb[dep->trb_enqueue];
42 43

	if (chain)
44
		dep->trb_enqueue++;
45

46 47 48 49
	trb->bpl = lower_32_bits(buf_dma);
	trb->bph = upper_32_bits(buf_dma);
	trb->size = len;
	trb->ctrl = type;
50

51 52
	trb->ctrl |= (DWC3_TRB_CTRL_HWO
			| DWC3_TRB_CTRL_ISP_IMI);
53

54 55 56 57 58 59
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;
	else
		trb->ctrl |= (DWC3_TRB_CTRL_IOC
				| DWC3_TRB_CTRL_LST);

60 61 62
	trace_dwc3_prepare_trb(dep, trb);
}

63
static int dwc3_ep0_start_trans(struct dwc3_ep *dep)
64 65
{
	struct dwc3_gadget_ep_cmd_params params;
66
	struct dwc3			*dwc;
67 68
	int				ret;

69
	if (dep->flags & DWC3_EP_TRANSFER_STARTED)
70 71
		return 0;

72 73
	dwc = dep->dwc;

74
	memset(&params, 0, sizeof(params));
75 76
	params.param0 = upper_32_bits(dwc->ep0_trb_addr);
	params.param1 = lower_32_bits(dwc->ep0_trb_addr);
77

78
	ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_STARTTRANSFER, &params);
79
	if (ret < 0)
80 81
		return ret;

82 83
	dwc->ep0_next_event = DWC3_EP0_COMPLETE;

84 85 86 87 88 89
	return 0;
}

static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
		struct dwc3_request *req)
{
90
	struct dwc3		*dwc = dep->dwc;
91 92 93 94 95

	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->epnum		= dep->number;

96
	list_add_tail(&req->list, &dep->pending_list);
97

98 99 100 101 102 103 104 105 106 107 108 109 110 111
	/*
	 * Gadget driver might not be quick enough to queue a request
	 * before we get a Transfer Not Ready event on this endpoint.
	 *
	 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
	 * flag is set, it's telling us that as soon as Gadget queues the
	 * required request, we should kick the transfer here because the
	 * IRQ we were waiting for is long gone.
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
		unsigned	direction;

		direction = !!(dep->flags & DWC3_EP0_DIR_IN);

112 113
		if (dwc->ep0state != EP0_DATA_PHASE) {
			dev_WARN(dwc->dev, "Unexpected pending request\n");
114 115
			return 0;
		}
116

117 118
		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

119 120
		dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
				DWC3_EP0_DIR_IN);
121 122 123 124 125 126 127 128 129

		return 0;
	}

	/*
	 * In case gadget driver asked us to delay the STATUS phase,
	 * handle it here.
	 */
	if (dwc->delayed_status) {
130 131 132
		unsigned	direction;

		direction = !dwc->ep0_expect_in;
133
		dwc->delayed_status = false;
134
		usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
135 136

		if (dwc->ep0state == EP0_STATUS_PHASE)
137
			__dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
138 139

		return 0;
140 141
	}

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
	/*
	 * Unfortunately we have uncovered a limitation wrt the Data Phase.
	 *
	 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
	 * come before issueing Start Transfer command, but if we do, we will
	 * miss situations where the host starts another SETUP phase instead of
	 * the DATA phase.  Such cases happen at least on TD.7.6 of the Link
	 * Layer Compliance Suite.
	 *
	 * The problem surfaces due to the fact that in case of back-to-back
	 * SETUP packets there will be no XferNotReady(DATA) generated and we
	 * will be stuck waiting for XferNotReady(DATA) forever.
	 *
	 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
	 * it tells us to start Data Phase right away. It also mentions that if
	 * we receive a SETUP phase instead of the DATA phase, core will issue
	 * XferComplete for the DATA phase, before actually initiating it in
	 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
	 * can only be used to print some debugging logs, as the core expects
	 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
	 * just so it completes right away, without transferring anything and,
	 * only then, we can go back to the SETUP phase.
	 *
	 * Because of this scenario, SNPS decided to change the programming
	 * model of control transfers and support on-demand transfers only for
	 * the STATUS phase. To fix the issue we have now, we will always wait
	 * for gadget driver to queue the DATA phase's struct usb_request, then
	 * start it right away.
	 *
	 * If we're actually in a 2-stage transfer, we will wait for
	 * XferNotReady(STATUS).
	 */
	if (dwc->three_stage_setup) {
		unsigned        direction;

		direction = dwc->ep0_expect_in;
		dwc->ep0state = EP0_DATA_PHASE;

		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

		dep->flags &= ~DWC3_EP0_DIR_IN;
	}

185
	return 0;
186 187 188 189 190 191 192 193 194 195 196 197 198 199
}

int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
		gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
200
	if (!dep->endpoint.desc) {
201 202
		dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
				dep->name);
203 204 205 206 207
		ret = -ESHUTDOWN;
		goto out;
	}

	/* we share one TRB for ep0/1 */
208
	if (!list_empty(&dep->pending_list)) {
209 210 211 212 213 214 215 216 217 218 219 220 221 222
		ret = -EBUSY;
		goto out;
	}

	ret = __dwc3_gadget_ep0_queue(dep, req);

out:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
{
223 224 225 226 227
	struct dwc3_ep		*dep;

	/* reinitialize physical ep1 */
	dep = dwc->eps[1];
	dep->flags = DWC3_EP_ENABLED;
228

229
	/* stall is always issued on EP0 */
230
	dep = dwc->eps[0];
231
	__dwc3_gadget_ep_set_halt(dep, 1, false);
232
	dep->flags = DWC3_EP_ENABLED;
233
	dwc->delayed_status = false;
234

235
	if (!list_empty(&dep->pending_list)) {
236 237
		struct dwc3_request	*req;

238
		req = next_request(&dep->pending_list);
239 240 241
		dwc3_gadget_giveback(dep, req, -ECONNRESET);
	}

242
	dwc->ep0state = EP0_SETUP_PHASE;
243 244 245
	dwc3_ep0_out_start(dwc);
}

246
int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
247 248 249 250 251 252 253 254 255
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	dwc3_ep0_stall_and_restart(dwc);

	return 0;
}

256 257 258 259 260 261 262 263 264 265 266 267 268 269
int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep0_set_halt(ep, value);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

270 271
void dwc3_ep0_out_start(struct dwc3 *dwc)
{
272
	struct dwc3_ep			*dep;
273 274
	int				ret;

275 276
	complete(&dwc->ep0_in_setup);

277 278
	dep = dwc->eps[0];
	dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 8,
279
			DWC3_TRBCTL_CONTROL_SETUP, false);
280
	ret = dwc3_ep0_start_trans(dep);
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
	WARN_ON(ret < 0);
}

static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
{
	struct dwc3_ep		*dep;
	u32			windex = le16_to_cpu(wIndex_le);
	u32			epnum;

	epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
	if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
		epnum |= 1;

	dep = dwc->eps[epnum];
	if (dep->flags & DWC3_EP_ENABLED)
		return dep;

	return NULL;
}

301
static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
302 303 304 305 306
{
}
/*
 * ch 9.4.5
 */
307 308
static int dwc3_ep0_handle_status(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl)
309 310 311
{
	struct dwc3_ep		*dep;
	u32			recip;
312
	u32			value;
313
	u32			reg;
314 315 316
	u16			usb_status = 0;
	__le16			*response_pkt;

317 318 319 320 321
	/* We don't support PTM_STATUS */
	value = le16_to_cpu(ctrl->wValue);
	if (value != 0)
		return -EINVAL;

322 323 324 325
	recip = ctrl->bRequestType & USB_RECIP_MASK;
	switch (recip) {
	case USB_RECIP_DEVICE:
		/*
326
		 * LTM will be set once we know how to set this in HW.
327
		 */
328
		usb_status |= dwc->gadget.is_selfpowered;
329

330 331
		if ((dwc->speed == DWC3_DSTS_SUPERSPEED) ||
		    (dwc->speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
332 333 334 335 336 337 338
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (reg & DWC3_DCTL_INITU1ENA)
				usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
			if (reg & DWC3_DCTL_INITU2ENA)
				usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
		}

339 340 341 342 343 344 345 346 347 348 349 350
		break;

	case USB_RECIP_INTERFACE:
		/*
		 * Function Remote Wake Capable	D0
		 * Function Remote Wakeup	D1
		 */
		break;

	case USB_RECIP_ENDPOINT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
351
			return -EINVAL;
352 353 354 355 356 357

		if (dep->flags & DWC3_EP_STALL)
			usb_status = 1 << USB_ENDPOINT_HALT;
		break;
	default:
		return -EINVAL;
J
Joe Perches 已提交
358
	}
359 360 361

	response_pkt = (__le16 *) dwc->setup_buf;
	*response_pkt = cpu_to_le16(usb_status);
362 363 364

	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
365
	dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
366
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
367
	dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
368 369

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
370 371
}

372 373 374 375 376 377 378 379 380 381
static int dwc3_ep0_handle_u1(struct dwc3 *dwc, enum usb_device_state state,
		int set)
{
	u32 reg;

	if (state != USB_STATE_CONFIGURED)
		return -EINVAL;
	if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			(dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
		return -EINVAL;
382 383
	if (set && dwc->dis_u1_entry_quirk)
		return -EINVAL;
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (set)
		reg |= DWC3_DCTL_INITU1ENA;
	else
		reg &= ~DWC3_DCTL_INITU1ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

static int dwc3_ep0_handle_u2(struct dwc3 *dwc, enum usb_device_state state,
		int set)
{
	u32 reg;


	if (state != USB_STATE_CONFIGURED)
		return -EINVAL;
	if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			(dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
		return -EINVAL;
406 407
	if (set && dwc->dis_u2_entry_quirk)
		return -EINVAL;
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (set)
		reg |= DWC3_DCTL_INITU2ENA;
	else
		reg &= ~DWC3_DCTL_INITU2ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

static int dwc3_ep0_handle_test(struct dwc3 *dwc, enum usb_device_state state,
		u32 wIndex, int set)
{
	if ((wIndex & 0xff) != 0)
		return -EINVAL;
	if (!set)
		return -EINVAL;

	switch (wIndex >> 8) {
	case TEST_J:
	case TEST_K:
	case TEST_SE0_NAK:
	case TEST_PACKET:
	case TEST_FORCE_EN:
		dwc->test_mode_nr = wIndex >> 8;
		dwc->test_mode = true;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static int dwc3_ep0_handle_device(struct dwc3 *dwc,
444 445
		struct usb_ctrlrequest *ctrl, int set)
{
446
	enum usb_device_state	state;
447 448
	u32			wValue;
	u32			wIndex;
449
	int			ret = 0;
450 451 452

	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
453 454
	state = dwc->gadget.state;

455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
	switch (wValue) {
	case USB_DEVICE_REMOTE_WAKEUP:
		break;
	/*
	 * 9.4.1 says only only for SS, in AddressState only for
	 * default control pipe
	 */
	case USB_DEVICE_U1_ENABLE:
		ret = dwc3_ep0_handle_u1(dwc, state, set);
		break;
	case USB_DEVICE_U2_ENABLE:
		ret = dwc3_ep0_handle_u2(dwc, state, set);
		break;
	case USB_DEVICE_LTM_ENABLE:
		ret = -EINVAL;
		break;
	case USB_DEVICE_TEST_MODE:
		ret = dwc3_ep0_handle_test(dwc, state, wIndex, set);
		break;
	default:
		ret = -EINVAL;
	}
477

478 479
	return ret;
}
480

481 482 483 484 485
static int dwc3_ep0_handle_intf(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	u32			wValue;
	int			ret = 0;
486

487
	wValue = le16_to_cpu(ctrl->wValue);
488

489 490
	switch (wValue) {
	case USB_INTRF_FUNC_SUSPEND:
491 492 493 494 495 496 497
		/*
		 * REVISIT: Ideally we would enable some low power mode here,
		 * however it's unclear what we should be doing here.
		 *
		 * For now, we're not doing anything, just making sure we return
		 * 0 so USB Command Verifier tests pass without any errors.
		 */
498 499 500 501
		break;
	default:
		ret = -EINVAL;
	}
502

503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
	return ret;
}

static int dwc3_ep0_handle_endpoint(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	struct dwc3_ep		*dep;
	u32			wValue;
	int			ret;

	wValue = le16_to_cpu(ctrl->wValue);

	switch (wValue) {
	case USB_ENDPOINT_HALT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
519
			return -EINVAL;
520

521
		if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
522
			break;
523 524 525

		ret = __dwc3_gadget_ep_set_halt(dep, set, true);
		if (ret)
526
			return -EINVAL;
527
		break;
528 529 530 531 532 533 534 535 536 537 538 539 540 541
	default:
		return -EINVAL;
	}

	return 0;
}

static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	u32			recip;
	int			ret;

	recip = ctrl->bRequestType & USB_RECIP_MASK;
542

543 544 545 546
	switch (recip) {
	case USB_RECIP_DEVICE:
		ret = dwc3_ep0_handle_device(dwc, ctrl, set);
		break;
547
	case USB_RECIP_INTERFACE:
548
		ret = dwc3_ep0_handle_intf(dwc, ctrl, set);
549 550
		break;
	case USB_RECIP_ENDPOINT:
551
		ret = dwc3_ep0_handle_endpoint(dwc, ctrl, set);
552 553
		break;
	default:
554
		ret = -EINVAL;
J
Joe Perches 已提交
555
	}
556

557
	return ret;
558 559 560 561
}

static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
562
	enum usb_device_state state = dwc->gadget.state;
563 564 565 566
	u32 addr;
	u32 reg;

	addr = le16_to_cpu(ctrl->wValue);
567
	if (addr > 127) {
568
		dev_err(dwc->dev, "invalid device address %d\n", addr);
569
		return -EINVAL;
570 571
	}

572
	if (state == USB_STATE_CONFIGURED) {
573
		dev_err(dwc->dev, "can't SetAddress() from Configured State\n");
574 575
		return -EINVAL;
	}
576

577 578 579 580
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	reg |= DWC3_DCFG_DEVADDR(addr);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
581

582
	if (addr)
583
		usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
584
	else
585
		usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
586

587
	return 0;
588 589 590 591 592 593 594 595 596 597 598 599 600 601
}

static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	spin_unlock(&dwc->lock);
	ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
	spin_lock(&dwc->lock);
	return ret;
}

static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
602
	enum usb_device_state state = dwc->gadget.state;
603 604
	u32 cfg;
	int ret;
605
	u32 reg;
606 607 608

	cfg = le16_to_cpu(ctrl->wValue);

609 610
	switch (state) {
	case USB_STATE_DEFAULT:
611 612
		return -EINVAL;

613
	case USB_STATE_ADDRESS:
614 615
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		/* if the cfg matches and the cfg is non zero */
616
		if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
617 618 619 620 621 622 623 624 625 626

			/*
			 * only change state if set_config has already
			 * been processed. If gadget driver returns
			 * USB_GADGET_DELAYED_STATUS, we will wait
			 * to change the state on the next usb_ep_queue()
			 */
			if (ret == 0)
				usb_gadget_set_state(&dwc->gadget,
						USB_STATE_CONFIGURED);
627

628 629 630 631 632
			/*
			 * Enable transition to U1/U2 state when
			 * nothing is pending from application.
			 */
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
633 634 635 636
			if (!dwc->dis_u1_entry_quirk)
				reg |= DWC3_DCTL_ACCEPTU1ENA;
			if (!dwc->dis_u2_entry_quirk)
				reg |= DWC3_DCTL_ACCEPTU2ENA;
637
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
638
		}
639 640
		break;

641
	case USB_STATE_CONFIGURED:
642
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
643
		if (!cfg && !ret)
644 645
			usb_gadget_set_state(&dwc->gadget,
					USB_STATE_ADDRESS);
646
		break;
647 648
	default:
		ret = -EINVAL;
649
	}
650
	return ret;
651 652
}

653 654 655 656 657 658 659 660 661 662 663
static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
{
	struct dwc3_ep	*dep = to_dwc3_ep(ep);
	struct dwc3	*dwc = dep->dwc;

	u32		param = 0;
	u32		reg;

	struct timing {
		u8	u1sel;
		u8	u1pel;
664 665
		__le16	u2sel;
		__le16	u2pel;
666 667 668 669 670 671 672 673
	} __packed timing;

	int		ret;

	memcpy(&timing, req->buf, sizeof(timing));

	dwc->u1sel = timing.u1sel;
	dwc->u1pel = timing.u1pel;
674 675
	dwc->u2sel = le16_to_cpu(timing.u2sel);
	dwc->u2pel = le16_to_cpu(timing.u2pel);
676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (reg & DWC3_DCTL_INITU2ENA)
		param = dwc->u2pel;
	if (reg & DWC3_DCTL_INITU1ENA)
		param = dwc->u1pel;

	/*
	 * According to Synopsys Databook, if parameter is
	 * greater than 125, a value of zero should be
	 * programmed in the register.
	 */
	if (param > 125)
		param = 0;

	/* now that we have the time, issue DGCMD Set Sel */
	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_PERIODIC_PAR, param);
	WARN_ON(ret < 0);
}

static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	struct dwc3_ep	*dep;
700
	enum usb_device_state state = dwc->gadget.state;
701 702
	u16		wLength;

703
	if (state == USB_STATE_DEFAULT)
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
		return -EINVAL;

	wLength = le16_to_cpu(ctrl->wLength);

	if (wLength != 6) {
		dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
				wLength);
		return -EINVAL;
	}

	/*
	 * To handle Set SEL we need to receive 6 bytes from Host. So let's
	 * queue a usb_request for 6 bytes.
	 *
	 * Remember, though, this controller can't handle non-wMaxPacketSize
	 * aligned transfers on the OUT direction, so we queue a request for
	 * wMaxPacketSize instead.
	 */
	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
	dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
	dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
}

731 732 733 734 735 736 737 738 739 740 741 742 743
static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	u16		wLength;
	u16		wValue;
	u16		wIndex;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);
	wIndex = le16_to_cpu(ctrl->wIndex);

	if (wIndex || wLength)
		return -EINVAL;

744
	dwc->gadget.isoch_delay = wValue;
745 746 747 748

	return 0;
}

749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	switch (ctrl->bRequest) {
	case USB_REQ_GET_STATUS:
		ret = dwc3_ep0_handle_status(dwc, ctrl);
		break;
	case USB_REQ_CLEAR_FEATURE:
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
		break;
	case USB_REQ_SET_FEATURE:
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
		break;
	case USB_REQ_SET_ADDRESS:
		ret = dwc3_ep0_set_address(dwc, ctrl);
		break;
	case USB_REQ_SET_CONFIGURATION:
		ret = dwc3_ep0_set_config(dwc, ctrl);
		break;
769 770 771
	case USB_REQ_SET_SEL:
		ret = dwc3_ep0_set_sel(dwc, ctrl);
		break;
772 773 774
	case USB_REQ_SET_ISOCH_DELAY:
		ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
		break;
775 776 777
	default:
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		break;
J
Joe Perches 已提交
778
	}
779 780 781 782 783 784 785

	return ret;
}

static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
786
	struct usb_ctrlrequest *ctrl = (void *) dwc->ep0_trb;
787
	int ret = -EINVAL;
788 789 790
	u32 len;

	if (!dwc->gadget_driver)
791
		goto out;
792

793 794
	trace_dwc3_ctrl_req(ctrl);

795
	len = le16_to_cpu(ctrl->wLength);
796
	if (!len) {
797 798
		dwc->three_stage_setup = false;
		dwc->ep0_expect_in = false;
799 800
		dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
	} else {
801 802
		dwc->three_stage_setup = true;
		dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
803 804
		dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
	}
805 806 807 808 809 810

	if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
		ret = dwc3_ep0_std_request(dwc, ctrl);
	else
		ret = dwc3_ep0_delegate_req(dwc, ctrl);

811 812 813
	if (ret == USB_GADGET_DELAYED_STATUS)
		dwc->delayed_status = true;

814 815 816
out:
	if (ret < 0)
		dwc3_ep0_stall_and_restart(dwc);
817 818 819 820 821
}

static void dwc3_ep0_complete_data(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
822
	struct dwc3_request	*r;
823
	struct usb_request	*ur;
824
	struct dwc3_trb		*trb;
825
	struct dwc3_ep		*ep0;
826
	u32			transferred = 0;
827
	u32			status;
828
	u32			length;
829 830 831
	u8			epnum;

	epnum = event->endpoint_number;
832
	ep0 = dwc->eps[0];
833

834
	dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
835
	trb = dwc->ep0_trb;
F
Felipe Balbi 已提交
836 837
	trace_dwc3_complete_trb(ep0, trb);

838
	r = next_request(&ep0->pending_list);
F
Felipe Balbi 已提交
839 840 841
	if (!r)
		return;

842 843
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
844
		dwc->setup_packet_pending = true;
845 846 847 848 849 850
		if (r)
			dwc3_gadget_giveback(ep0, r, -ECONNRESET);

		return;
	}

851 852
	ur = &r->request;

853
	length = trb->size & DWC3_TRB_SIZE_MASK;
854 855
	transferred = ur->length - length;
	ur->actual += transferred;
856

F
Felipe Balbi 已提交
857 858
	if ((IS_ALIGNED(ur->length, ep0->endpoint.maxpacket) &&
	     ur->length && ur->zero) || dwc->ep0_bounced) {
859 860
		trb++;
		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
F
Felipe Balbi 已提交
861
		trace_dwc3_complete_trb(ep0, trb);
862 863 864 865 866 867

		if (r->direction)
			dwc->eps[1]->trb_enqueue = 0;
		else
			dwc->eps[0]->trb_enqueue = 0;

868
		dwc->ep0_bounced = false;
869
	}
870

F
Felipe Balbi 已提交
871
	if ((epnum & 1) && ur->actual < ur->length)
872
		dwc3_ep0_stall_and_restart(dwc);
F
Felipe Balbi 已提交
873
	else
874
		dwc3_gadget_giveback(ep0, r, 0);
875 876
}

877
static void dwc3_ep0_complete_status(struct dwc3 *dwc,
878 879 880 881
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r;
	struct dwc3_ep		*dep;
882 883
	struct dwc3_trb		*trb;
	u32			status;
884

885
	dep = dwc->eps[0];
886
	trb = dwc->ep0_trb;
887

F
Felipe Balbi 已提交
888 889
	trace_dwc3_complete_trb(dep, trb);

890 891
	if (!list_empty(&dep->pending_list)) {
		r = next_request(&dep->pending_list);
892 893 894 895

		dwc3_gadget_giveback(dep, r, 0);
	}

896 897 898 899 900
	if (dwc->test_mode) {
		int ret;

		ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
		if (ret < 0) {
901
			dev_err(dwc->dev, "invalid test #%d\n",
902 903
					dwc->test_mode_nr);
			dwc3_ep0_stall_and_restart(dwc);
904
			return;
905 906 907
		}
	}

908
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
909
	if (status == DWC3_TRBSTS_SETUP_PENDING)
910
		dwc->setup_packet_pending = true;
911

912
	dwc->ep0state = EP0_SETUP_PHASE;
913 914 915 916 917 918
	dwc3_ep0_out_start(dwc);
}

static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
			const struct dwc3_event_depevt *event)
{
919 920
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

921
	dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
922
	dep->resource_index = 0;
923
	dwc->setup_packet_pending = false;
924

925
	switch (dwc->ep0state) {
926
	case EP0_SETUP_PHASE:
927 928 929
		dwc3_ep0_inspect_setup(dwc, event);
		break;

930
	case EP0_DATA_PHASE:
931 932 933
		dwc3_ep0_complete_data(dwc, event);
		break;

934
	case EP0_STATUS_PHASE:
935
		dwc3_ep0_complete_status(dwc, event);
936
		break;
937 938 939 940
	default:
		WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
	}
}
941

942 943
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req)
944 945 946
{
	int			ret;

947
	req->direction = !!dep->number;
948 949

	if (req->request.length == 0) {
950
		dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 0,
951
				DWC3_TRBCTL_CONTROL_DATA, false);
952
		ret = dwc3_ep0_start_trans(dep);
953
	} else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
954
			&& (dep->number == 0)) {
955
		u32	maxpacket;
956
		u32	rem;
957

958 959
		ret = usb_gadget_map_request_by_dev(dwc->sysdev,
				&req->request, dep->number);
960
		if (ret)
961
			return;
962

963
		maxpacket = dep->endpoint.maxpacket;
964
		rem = req->request.length % maxpacket;
965 966
		dwc->ep0_bounced = true;

967 968 969 970 971 972
		/* prepare normal TRB */
		dwc3_ep0_prepare_one_trb(dep, req->request.dma,
					 req->request.length,
					 DWC3_TRBCTL_CONTROL_DATA,
					 true);

973 974
		req->trb = &dwc->ep0_trb[dep->trb_enqueue - 1];

975 976 977 978
		/* Now prepare one extra TRB to align transfer size */
		dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr,
					 maxpacket - rem,
					 DWC3_TRBCTL_CONTROL_DATA,
979 980
					 false);
		ret = dwc3_ep0_start_trans(dep);
F
Felipe Balbi 已提交
981 982 983 984 985 986 987 988 989 990 991 992 993 994
	} else if (IS_ALIGNED(req->request.length, dep->endpoint.maxpacket) &&
		   req->request.length && req->request.zero) {

		ret = usb_gadget_map_request_by_dev(dwc->sysdev,
				&req->request, dep->number);
		if (ret)
			return;

		/* prepare normal TRB */
		dwc3_ep0_prepare_one_trb(dep, req->request.dma,
					 req->request.length,
					 DWC3_TRBCTL_CONTROL_DATA,
					 true);

995 996
		req->trb = &dwc->ep0_trb[dep->trb_enqueue - 1];

F
Felipe Balbi 已提交
997 998 999 1000 1001
		/* Now prepare one extra TRB to align transfer size */
		dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr,
					 0, DWC3_TRBCTL_CONTROL_DATA,
					 false);
		ret = dwc3_ep0_start_trans(dep);
1002
	} else {
1003 1004
		ret = usb_gadget_map_request_by_dev(dwc->sysdev,
				&req->request, dep->number);
1005
		if (ret)
1006
			return;
1007

1008
		dwc3_ep0_prepare_one_trb(dep, req->request.dma,
1009 1010
				req->request.length, DWC3_TRBCTL_CONTROL_DATA,
				false);
1011 1012 1013

		req->trb = &dwc->ep0_trb[dep->trb_enqueue];

1014
		ret = dwc3_ep0_start_trans(dep);
1015 1016 1017
	}

	WARN_ON(ret < 0);
1018 1019
}

1020
static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
1021
{
1022
	struct dwc3		*dwc = dep->dwc;
1023
	u32			type;
1024

1025 1026 1027
	type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
		: DWC3_TRBCTL_CONTROL_STATUS2;

1028 1029
	dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 0, type, false);
	return dwc3_ep0_start_trans(dep);
1030
}
1031

1032
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
1033 1034
{
	WARN_ON(dwc3_ep0_start_control_status(dep));
1035 1036
}

1037 1038 1039 1040 1041 1042 1043 1044
static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	__dwc3_ep0_do_control_status(dwc, dep);
}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
	int			ret;

	if (!dep->resource_index)
		return;

	cmd = DWC3_DEPCMD_ENDTRANSFER;
	cmd |= DWC3_DEPCMD_CMDIOC;
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
	memset(&params, 0, sizeof(params));
1058
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1059 1060 1061 1062
	WARN_ON_ONCE(ret);
	dep->resource_index = 0;
}

1063 1064 1065 1066 1067
static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	switch (event->status) {
	case DEPEVT_STATUS_CONTROL_DATA:
1068
		/*
1069 1070 1071
		 * We already have a DATA transfer in the controller's cache,
		 * if we receive a XferNotReady(DATA) we will ignore it, unless
		 * it's for the wrong direction.
1072
		 *
1073 1074 1075
		 * In that case, we must issue END_TRANSFER command to the Data
		 * Phase we already have started and issue SetStall on the
		 * control endpoint.
1076 1077
		 */
		if (dwc->ep0_expect_in != event->endpoint_number) {
1078 1079
			struct dwc3_ep	*dep = dwc->eps[dwc->ep0_expect_in];

1080
			dev_err(dwc->dev, "unexpected direction for Data Phase\n");
1081
			dwc3_ep0_end_control_data(dwc, dep);
1082 1083 1084 1085
			dwc3_ep0_stall_and_restart(dwc);
			return;
		}

1086
		break;
1087

1088
	case DEPEVT_STATUS_CONTROL_STATUS:
1089 1090 1091
		if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
			return;

1092 1093
		dwc->ep0state = EP0_STATUS_PHASE;

1094
		if (dwc->delayed_status) {
1095 1096
			struct dwc3_ep *dep = dwc->eps[0];

1097
			WARN_ON_ONCE(event->endpoint_number != 1);
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
			/*
			 * We should handle the delay STATUS phase here if the
			 * request for handling delay STATUS has been queued
			 * into the list.
			 */
			if (!list_empty(&dep->pending_list)) {
				dwc->delayed_status = false;
				usb_gadget_set_state(&dwc->gadget,
						     USB_STATE_CONFIGURED);
				dwc3_ep0_do_control_status(dwc, event);
			}

1110 1111 1112
			return;
		}

1113
		dwc3_ep0_do_control_status(dwc, event);
1114 1115 1116 1117
	}
}

void dwc3_ep0_interrupt(struct dwc3 *dwc,
F
Felipe Balbi 已提交
1118
		const struct dwc3_event_depevt *event)
1119
{
1120 1121 1122
	struct dwc3_ep	*dep = dwc->eps[event->endpoint_number];
	u8		cmd;

1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
		dwc3_ep0_xfer_complete(dwc, event);
		break;

	case DWC3_DEPEVT_XFERNOTREADY:
		dwc3_ep0_xfernotready(dwc, event);
		break;

	case DWC3_DEPEVT_XFERINPROGRESS:
	case DWC3_DEPEVT_RXTXFIFOEVT:
	case DWC3_DEPEVT_STREAMEVT:
1135
		break;
1136
	case DWC3_DEPEVT_EPCMDCMPLT:
1137 1138 1139 1140
		cmd = DEPEVT_PARAMETER_CMD(event->parameters);

		if (cmd == DWC3_DEPCMD_ENDTRANSFER)
			dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
1141 1142 1143
		break;
	}
}