ep0.c 26.6 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23 24 25 26 27 28 29 30
 */

#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
31
#include <linux/usb/composite.h>
32 33

#include "core.h"
34
#include "debug.h"
35 36 37
#include "gadget.h"
#include "io.h"

38
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
39 40
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req);
41

42 43 44 45 46
static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
{
	switch (state) {
	case EP0_UNCONNECTED:
		return "Unconnected";
47 48 49 50 51 52
	case EP0_SETUP_PHASE:
		return "Setup Phase";
	case EP0_DATA_PHASE:
		return "Data Phase";
	case EP0_STATUS_PHASE:
		return "Status Phase";
53 54 55 56 57 58
	default:
		return "UNKNOWN";
	}
}

static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
59
		u32 len, u32 type, bool chain)
60 61
{
	struct dwc3_gadget_ep_cmd_params params;
62
	struct dwc3_trb			*trb;
63 64 65 66 67
	struct dwc3_ep			*dep;

	int				ret;

	dep = dwc->eps[epnum];
68
	if (dep->flags & DWC3_EP_BUSY) {
69
		dwc3_trace(trace_dwc3_ep0, "%s still busy", dep->name);
70 71
		return 0;
	}
72

73
	trb = &dwc->ep0_trb[dep->trb_enqueue];
74 75

	if (chain)
76
		dep->trb_enqueue++;
77

78 79 80 81
	trb->bpl = lower_32_bits(buf_dma);
	trb->bph = upper_32_bits(buf_dma);
	trb->size = len;
	trb->ctrl = type;
82

83 84
	trb->ctrl |= (DWC3_TRB_CTRL_HWO
			| DWC3_TRB_CTRL_ISP_IMI);
85

86 87 88 89 90 91 92 93 94
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;
	else
		trb->ctrl |= (DWC3_TRB_CTRL_IOC
				| DWC3_TRB_CTRL_LST);

	if (chain)
		return 0;

95
	memset(&params, 0, sizeof(params));
96 97
	params.param0 = upper_32_bits(dwc->ep0_trb_addr);
	params.param1 = lower_32_bits(dwc->ep0_trb_addr);
98

F
Felipe Balbi 已提交
99 100
	trace_dwc3_prepare_trb(dep, trb);

101
	ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_STARTTRANSFER, &params);
102
	if (ret < 0) {
103 104
		dwc3_trace(trace_dwc3_ep0, "%s STARTTRANSFER failed",
				dep->name);
105 106 107
		return ret;
	}

108
	dep->flags |= DWC3_EP_BUSY;
109
	dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
110 111
	dwc->ep0_next_event = DWC3_EP0_COMPLETE;

112 113 114 115 116 117
	return 0;
}

static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
		struct dwc3_request *req)
{
118
	struct dwc3		*dwc = dep->dwc;
119 120 121 122 123

	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->epnum		= dep->number;

124
	list_add_tail(&req->list, &dep->pending_list);
125

126 127 128 129 130 131 132 133 134 135 136 137 138 139
	/*
	 * Gadget driver might not be quick enough to queue a request
	 * before we get a Transfer Not Ready event on this endpoint.
	 *
	 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
	 * flag is set, it's telling us that as soon as Gadget queues the
	 * required request, we should kick the transfer here because the
	 * IRQ we were waiting for is long gone.
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
		unsigned	direction;

		direction = !!(dep->flags & DWC3_EP0_DIR_IN);

140 141
		if (dwc->ep0state != EP0_DATA_PHASE) {
			dev_WARN(dwc->dev, "Unexpected pending request\n");
142 143
			return 0;
		}
144

145 146
		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

147 148
		dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
				DWC3_EP0_DIR_IN);
149 150 151 152 153 154 155 156 157

		return 0;
	}

	/*
	 * In case gadget driver asked us to delay the STATUS phase,
	 * handle it here.
	 */
	if (dwc->delayed_status) {
158 159 160
		unsigned	direction;

		direction = !dwc->ep0_expect_in;
161
		dwc->delayed_status = false;
162
		usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
163 164

		if (dwc->ep0state == EP0_STATUS_PHASE)
165
			__dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
166
		else
167 168
			dwc3_trace(trace_dwc3_ep0,
					"too early for delayed status");
169 170

		return 0;
171 172
	}

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
	/*
	 * Unfortunately we have uncovered a limitation wrt the Data Phase.
	 *
	 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
	 * come before issueing Start Transfer command, but if we do, we will
	 * miss situations where the host starts another SETUP phase instead of
	 * the DATA phase.  Such cases happen at least on TD.7.6 of the Link
	 * Layer Compliance Suite.
	 *
	 * The problem surfaces due to the fact that in case of back-to-back
	 * SETUP packets there will be no XferNotReady(DATA) generated and we
	 * will be stuck waiting for XferNotReady(DATA) forever.
	 *
	 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
	 * it tells us to start Data Phase right away. It also mentions that if
	 * we receive a SETUP phase instead of the DATA phase, core will issue
	 * XferComplete for the DATA phase, before actually initiating it in
	 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
	 * can only be used to print some debugging logs, as the core expects
	 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
	 * just so it completes right away, without transferring anything and,
	 * only then, we can go back to the SETUP phase.
	 *
	 * Because of this scenario, SNPS decided to change the programming
	 * model of control transfers and support on-demand transfers only for
	 * the STATUS phase. To fix the issue we have now, we will always wait
	 * for gadget driver to queue the DATA phase's struct usb_request, then
	 * start it right away.
	 *
	 * If we're actually in a 2-stage transfer, we will wait for
	 * XferNotReady(STATUS).
	 */
	if (dwc->three_stage_setup) {
		unsigned        direction;

		direction = dwc->ep0_expect_in;
		dwc->ep0state = EP0_DATA_PHASE;

		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

		dep->flags &= ~DWC3_EP0_DIR_IN;
	}

216
	return 0;
217 218 219 220 221 222 223 224 225 226 227 228 229 230
}

int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
		gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
231
	if (!dep->endpoint.desc) {
232 233
		dwc3_trace(trace_dwc3_ep0,
				"trying to queue request %p to disabled %s",
234 235 236 237 238 239
				request, dep->name);
		ret = -ESHUTDOWN;
		goto out;
	}

	/* we share one TRB for ep0/1 */
240
	if (!list_empty(&dep->pending_list)) {
241 242 243 244
		ret = -EBUSY;
		goto out;
	}

245 246
	dwc3_trace(trace_dwc3_ep0,
			"queueing request %p to %s length %d state '%s'",
247 248 249 250 251 252 253 254 255 256 257 258 259
			request, dep->name, request->length,
			dwc3_ep0_state_string(dwc->ep0state));

	ret = __dwc3_gadget_ep0_queue(dep, req);

out:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
{
260 261 262 263 264
	struct dwc3_ep		*dep;

	/* reinitialize physical ep1 */
	dep = dwc->eps[1];
	dep->flags = DWC3_EP_ENABLED;
265

266
	/* stall is always issued on EP0 */
267
	dep = dwc->eps[0];
268
	__dwc3_gadget_ep_set_halt(dep, 1, false);
269
	dep->flags = DWC3_EP_ENABLED;
270
	dwc->delayed_status = false;
271

272
	if (!list_empty(&dep->pending_list)) {
273 274
		struct dwc3_request	*req;

275
		req = next_request(&dep->pending_list);
276 277 278
		dwc3_gadget_giveback(dep, req, -ECONNRESET);
	}

279
	dwc->ep0state = EP0_SETUP_PHASE;
280 281 282
	dwc3_ep0_out_start(dwc);
}

283
int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
284 285 286 287 288 289 290 291 292
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	dwc3_ep0_stall_and_restart(dwc);

	return 0;
}

293 294 295 296 297 298 299 300 301 302 303 304 305 306
int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep0_set_halt(ep, value);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

307 308 309 310
void dwc3_ep0_out_start(struct dwc3 *dwc)
{
	int				ret;

311
	ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
312
			DWC3_TRBCTL_CONTROL_SETUP, false);
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
	WARN_ON(ret < 0);
}

static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
{
	struct dwc3_ep		*dep;
	u32			windex = le16_to_cpu(wIndex_le);
	u32			epnum;

	epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
	if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
		epnum |= 1;

	dep = dwc->eps[epnum];
	if (dep->flags & DWC3_EP_ENABLED)
		return dep;

	return NULL;
}

333
static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
334 335 336 337 338
{
}
/*
 * ch 9.4.5
 */
339 340
static int dwc3_ep0_handle_status(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl)
341 342 343
{
	struct dwc3_ep		*dep;
	u32			recip;
344
	u32			reg;
345 346 347 348 349 350 351
	u16			usb_status = 0;
	__le16			*response_pkt;

	recip = ctrl->bRequestType & USB_RECIP_MASK;
	switch (recip) {
	case USB_RECIP_DEVICE:
		/*
352
		 * LTM will be set once we know how to set this in HW.
353
		 */
354
		usb_status |= dwc->gadget.is_selfpowered;
355

356 357
		if ((dwc->speed == DWC3_DSTS_SUPERSPEED) ||
		    (dwc->speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
358 359 360 361 362 363 364
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (reg & DWC3_DCTL_INITU1ENA)
				usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
			if (reg & DWC3_DCTL_INITU2ENA)
				usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
		}

365 366 367 368 369 370 371 372 373 374 375 376
		break;

	case USB_RECIP_INTERFACE:
		/*
		 * Function Remote Wake Capable	D0
		 * Function Remote Wakeup	D1
		 */
		break;

	case USB_RECIP_ENDPOINT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
377
			return -EINVAL;
378 379 380 381 382 383

		if (dep->flags & DWC3_EP_STALL)
			usb_status = 1 << USB_ENDPOINT_HALT;
		break;
	default:
		return -EINVAL;
J
Joe Perches 已提交
384
	}
385 386 387

	response_pkt = (__le16 *) dwc->setup_buf;
	*response_pkt = cpu_to_le16(usb_status);
388 389 390

	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
391
	dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
392
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
393
	dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
394 395

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
396 397 398 399 400 401 402 403 404
}

static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	struct dwc3_ep		*dep;
	u32			recip;
	u32			wValue;
	u32			wIndex;
405
	u32			reg;
406
	int			ret;
407
	enum usb_device_state	state;
408 409 410 411

	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
	recip = ctrl->bRequestType & USB_RECIP_MASK;
412 413
	state = dwc->gadget.state;

414 415 416
	switch (recip) {
	case USB_RECIP_DEVICE:

417 418 419
		switch (wValue) {
		case USB_DEVICE_REMOTE_WAKEUP:
			break;
420 421 422 423 424
		/*
		 * 9.4.1 says only only for SS, in AddressState only for
		 * default control pipe
		 */
		case USB_DEVICE_U1_ENABLE:
425
			if (state != USB_STATE_CONFIGURED)
426
				return -EINVAL;
427 428
			if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			    (dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
429 430
				return -EINVAL;

431 432 433 434 435 436
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (set)
				reg |= DWC3_DCTL_INITU1ENA;
			else
				reg &= ~DWC3_DCTL_INITU1ENA;
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
437
			break;
438

439
		case USB_DEVICE_U2_ENABLE:
440
			if (state != USB_STATE_CONFIGURED)
441
				return -EINVAL;
442 443
			if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			    (dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
444 445 446 447 448 449 450 451
				return -EINVAL;

			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (set)
				reg |= DWC3_DCTL_INITU2ENA;
			else
				reg &= ~DWC3_DCTL_INITU2ENA;
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
452
			break;
453

454
		case USB_DEVICE_LTM_ENABLE:
455
			return -EINVAL;
456 457 458 459 460 461 462

		case USB_DEVICE_TEST_MODE:
			if ((wIndex & 0xff) != 0)
				return -EINVAL;
			if (!set)
				return -EINVAL;

463 464 465 466 467 468 469 470 471 472 473 474
			switch (wIndex >> 8) {
			case TEST_J:
			case TEST_K:
			case TEST_SE0_NAK:
			case TEST_PACKET:
			case TEST_FORCE_EN:
				dwc->test_mode_nr = wIndex >> 8;
				dwc->test_mode = true;
				break;
			default:
				return -EINVAL;
			}
475 476 477
			break;
		default:
			return -EINVAL;
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
		}
		break;

	case USB_RECIP_INTERFACE:
		switch (wValue) {
		case USB_INTRF_FUNC_SUSPEND:
			if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
				/* XXX enable Low power suspend */
				;
			if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
				/* XXX enable remote wakeup */
				;
			break;
		default:
			return -EINVAL;
		}
		break;

	case USB_RECIP_ENDPOINT:
		switch (wValue) {
		case USB_ENDPOINT_HALT:
499
			dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
500 501
			if (!dep)
				return -EINVAL;
502 503
			if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
				break;
504
			ret = __dwc3_gadget_ep_set_halt(dep, set, true);
505 506 507 508 509 510 511 512 513 514
			if (ret)
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}
		break;

	default:
		return -EINVAL;
J
Joe Perches 已提交
515
	}
516 517 518 519 520 521

	return 0;
}

static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
522
	enum usb_device_state state = dwc->gadget.state;
523 524 525 526
	u32 addr;
	u32 reg;

	addr = le16_to_cpu(ctrl->wValue);
527
	if (addr > 127) {
528
		dwc3_trace(trace_dwc3_ep0, "invalid device address %d", addr);
529
		return -EINVAL;
530 531
	}

532
	if (state == USB_STATE_CONFIGURED) {
533 534
		dwc3_trace(trace_dwc3_ep0,
				"trying to set address when configured");
535 536
		return -EINVAL;
	}
537

538 539 540 541
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	reg |= DWC3_DCFG_DEVADDR(addr);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
542

543
	if (addr)
544
		usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
545
	else
546
		usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
547

548
	return 0;
549 550 551 552 553 554 555 556 557 558 559 560 561 562
}

static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	spin_unlock(&dwc->lock);
	ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
	spin_lock(&dwc->lock);
	return ret;
}

static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
563
	enum usb_device_state state = dwc->gadget.state;
564 565
	u32 cfg;
	int ret;
566
	u32 reg;
567 568 569

	cfg = le16_to_cpu(ctrl->wValue);

570 571
	switch (state) {
	case USB_STATE_DEFAULT:
572 573
		return -EINVAL;

574
	case USB_STATE_ADDRESS:
575 576
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		/* if the cfg matches and the cfg is non zero */
577
		if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
578 579 580 581 582 583 584 585 586 587

			/*
			 * only change state if set_config has already
			 * been processed. If gadget driver returns
			 * USB_GADGET_DELAYED_STATUS, we will wait
			 * to change the state on the next usb_ep_queue()
			 */
			if (ret == 0)
				usb_gadget_set_state(&dwc->gadget,
						USB_STATE_CONFIGURED);
588

589 590 591 592 593 594 595
			/*
			 * Enable transition to U1/U2 state when
			 * nothing is pending from application.
			 */
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
596
		}
597 598
		break;

599
	case USB_STATE_CONFIGURED:
600
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
601
		if (!cfg && !ret)
602 603
			usb_gadget_set_state(&dwc->gadget,
					USB_STATE_ADDRESS);
604
		break;
605 606
	default:
		ret = -EINVAL;
607
	}
608
	return ret;
609 610
}

611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
{
	struct dwc3_ep	*dep = to_dwc3_ep(ep);
	struct dwc3	*dwc = dep->dwc;

	u32		param = 0;
	u32		reg;

	struct timing {
		u8	u1sel;
		u8	u1pel;
		u16	u2sel;
		u16	u2pel;
	} __packed timing;

	int		ret;

	memcpy(&timing, req->buf, sizeof(timing));

	dwc->u1sel = timing.u1sel;
	dwc->u1pel = timing.u1pel;
632 633
	dwc->u2sel = le16_to_cpu(timing.u2sel);
	dwc->u2pel = le16_to_cpu(timing.u2pel);
634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (reg & DWC3_DCTL_INITU2ENA)
		param = dwc->u2pel;
	if (reg & DWC3_DCTL_INITU1ENA)
		param = dwc->u1pel;

	/*
	 * According to Synopsys Databook, if parameter is
	 * greater than 125, a value of zero should be
	 * programmed in the register.
	 */
	if (param > 125)
		param = 0;

	/* now that we have the time, issue DGCMD Set Sel */
	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_PERIODIC_PAR, param);
	WARN_ON(ret < 0);
}

static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	struct dwc3_ep	*dep;
658
	enum usb_device_state state = dwc->gadget.state;
659 660 661
	u16		wLength;
	u16		wValue;

662
	if (state == USB_STATE_DEFAULT)
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
		return -EINVAL;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);

	if (wLength != 6) {
		dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
				wLength);
		return -EINVAL;
	}

	/*
	 * To handle Set SEL we need to receive 6 bytes from Host. So let's
	 * queue a usb_request for 6 bytes.
	 *
	 * Remember, though, this controller can't handle non-wMaxPacketSize
	 * aligned transfers on the OUT direction, so we queue a request for
	 * wMaxPacketSize instead.
	 */
	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
	dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
	dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
}

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	u16		wLength;
	u16		wValue;
	u16		wIndex;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);
	wIndex = le16_to_cpu(ctrl->wIndex);

	if (wIndex || wLength)
		return -EINVAL;

	/*
	 * REVISIT It's unclear from Databook what to do with this
	 * value. For now, just cache it.
	 */
	dwc->isoch_delay = wValue;

	return 0;
}

713 714 715 716 717 718
static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	switch (ctrl->bRequest) {
	case USB_REQ_GET_STATUS:
719
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_GET_STATUS");
720 721 722
		ret = dwc3_ep0_handle_status(dwc, ctrl);
		break;
	case USB_REQ_CLEAR_FEATURE:
723
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_CLEAR_FEATURE");
724 725 726
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
		break;
	case USB_REQ_SET_FEATURE:
727
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_FEATURE");
728 729 730
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
		break;
	case USB_REQ_SET_ADDRESS:
731
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ADDRESS");
732 733 734
		ret = dwc3_ep0_set_address(dwc, ctrl);
		break;
	case USB_REQ_SET_CONFIGURATION:
735
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_CONFIGURATION");
736 737
		ret = dwc3_ep0_set_config(dwc, ctrl);
		break;
738
	case USB_REQ_SET_SEL:
739
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_SEL");
740 741
		ret = dwc3_ep0_set_sel(dwc, ctrl);
		break;
742
	case USB_REQ_SET_ISOCH_DELAY:
743
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ISOCH_DELAY");
744 745
		ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
		break;
746
	default:
747
		dwc3_trace(trace_dwc3_ep0, "Forwarding to gadget driver");
748 749
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		break;
J
Joe Perches 已提交
750
	}
751 752 753 754 755 756 757 758

	return ret;
}

static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
759
	int ret = -EINVAL;
760 761 762
	u32 len;

	if (!dwc->gadget_driver)
763
		goto out;
764

765 766
	trace_dwc3_ctrl_req(ctrl);

767
	len = le16_to_cpu(ctrl->wLength);
768
	if (!len) {
769 770
		dwc->three_stage_setup = false;
		dwc->ep0_expect_in = false;
771 772
		dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
	} else {
773 774
		dwc->three_stage_setup = true;
		dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
775 776
		dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
	}
777 778 779 780 781 782

	if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
		ret = dwc3_ep0_std_request(dwc, ctrl);
	else
		ret = dwc3_ep0_delegate_req(dwc, ctrl);

783 784 785
	if (ret == USB_GADGET_DELAYED_STATUS)
		dwc->delayed_status = true;

786 787 788
out:
	if (ret < 0)
		dwc3_ep0_stall_and_restart(dwc);
789 790 791 792 793 794 795
}

static void dwc3_ep0_complete_data(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r = NULL;
	struct usb_request	*ur;
796
	struct dwc3_trb		*trb;
797
	struct dwc3_ep		*ep0;
798 799 800 801 802
	unsigned		transfer_size = 0;
	unsigned		maxp;
	unsigned		remaining_ur_length;
	void			*buf;
	u32			transferred = 0;
803
	u32			status;
804
	u32			length;
805 806 807
	u8			epnum;

	epnum = event->endpoint_number;
808
	ep0 = dwc->eps[0];
809

810 811
	dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;

812
	trb = dwc->ep0_trb;
813

F
Felipe Balbi 已提交
814 815
	trace_dwc3_complete_trb(ep0, trb);

816
	r = next_request(&ep0->pending_list);
F
Felipe Balbi 已提交
817 818 819
	if (!r)
		return;

820 821
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
822 823
		dwc->setup_packet_pending = true;

824
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received");
825 826 827 828 829 830 831

		if (r)
			dwc3_gadget_giveback(ep0, r, -ECONNRESET);

		return;
	}

832
	ur = &r->request;
833 834
	buf = ur->buf;
	remaining_ur_length = ur->length;
835

836
	length = trb->size & DWC3_TRB_SIZE_MASK;
837

838 839
	maxp = ep0->endpoint.maxpacket;

840
	if (dwc->ep0_bounced) {
841 842 843 844 845 846 847 848 849 850 851 852 853 854
		/*
		 * Handle the first TRB before handling the bounce buffer if
		 * the request length is greater than the bounce buffer size
		 */
		if (ur->length > DWC3_EP0_BOUNCE_SIZE) {
			transfer_size = ALIGN(ur->length - maxp, maxp);
			transferred = transfer_size - length;
			buf = (u8 *)buf + transferred;
			ur->actual += transferred;
			remaining_ur_length -= transferred;

			trb++;
			length = trb->size & DWC3_TRB_SIZE_MASK;

855
			ep0->trb_enqueue = 0;
856 857
		}

858 859
		transfer_size = roundup((ur->length - transfer_size),
					maxp);
860

861 862 863
		transferred = min_t(u32, remaining_ur_length,
				    transfer_size - length);
		memcpy(buf, dwc->ep0_bounce, transferred);
864
	} else {
865
		transferred = ur->length - length;
866
	}
867

868 869
	ur->actual += transferred;

870 871 872 873 874
	if ((epnum & 1) && ur->actual < ur->length) {
		/* for some reason we did not get everything out */

		dwc3_ep0_stall_and_restart(dwc);
	} else {
875 876 877 878 879 880 881 882 883 884
		dwc3_gadget_giveback(ep0, r, 0);

		if (IS_ALIGNED(ur->length, ep0->endpoint.maxpacket) &&
				ur->length && ur->zero) {
			int ret;

			dwc->ep0_next_event = DWC3_EP0_COMPLETE;

			ret = dwc3_ep0_start_trans(dwc, epnum,
					dwc->ctrl_req_addr, 0,
885
					DWC3_TRBCTL_CONTROL_DATA, false);
886 887
			WARN_ON(ret < 0);
		}
888 889 890
	}
}

891
static void dwc3_ep0_complete_status(struct dwc3 *dwc,
892 893 894 895
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r;
	struct dwc3_ep		*dep;
896 897
	struct dwc3_trb		*trb;
	u32			status;
898

899
	dep = dwc->eps[0];
900
	trb = dwc->ep0_trb;
901

F
Felipe Balbi 已提交
902 903
	trace_dwc3_complete_trb(dep, trb);

904 905
	if (!list_empty(&dep->pending_list)) {
		r = next_request(&dep->pending_list);
906 907 908 909

		dwc3_gadget_giveback(dep, r, 0);
	}

910 911 912 913 914
	if (dwc->test_mode) {
		int ret;

		ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
		if (ret < 0) {
915
			dwc3_trace(trace_dwc3_ep0, "Invalid Test #%d",
916 917
					dwc->test_mode_nr);
			dwc3_ep0_stall_and_restart(dwc);
918
			return;
919 920 921
		}
	}

922
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
923 924
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
		dwc->setup_packet_pending = true;
925
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received");
926
	}
927

928
	dwc->ep0state = EP0_SETUP_PHASE;
929 930 931 932 933 934
	dwc3_ep0_out_start(dwc);
}

static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
			const struct dwc3_event_depevt *event)
{
935 936 937
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	dep->flags &= ~DWC3_EP_BUSY;
938
	dep->resource_index = 0;
939
	dwc->setup_packet_pending = false;
940

941
	switch (dwc->ep0state) {
942
	case EP0_SETUP_PHASE:
943
		dwc3_trace(trace_dwc3_ep0, "Setup Phase");
944 945 946
		dwc3_ep0_inspect_setup(dwc, event);
		break;

947
	case EP0_DATA_PHASE:
948
		dwc3_trace(trace_dwc3_ep0, "Data Phase");
949 950 951
		dwc3_ep0_complete_data(dwc, event);
		break;

952
	case EP0_STATUS_PHASE:
953
		dwc3_trace(trace_dwc3_ep0, "Status Phase");
954
		dwc3_ep0_complete_status(dwc, event);
955
		break;
956 957 958 959
	default:
		WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
	}
}
960

961 962
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req)
963 964 965
{
	int			ret;

966
	req->direction = !!dep->number;
967 968

	if (req->request.length == 0) {
969
		ret = dwc3_ep0_start_trans(dwc, dep->number,
970
				dwc->ctrl_req_addr, 0,
971
				DWC3_TRBCTL_CONTROL_DATA, false);
972
	} else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
973
			&& (dep->number == 0)) {
974
		u32	transfer_size = 0;
975
		u32	maxpacket;
976

977
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
978
				dep->number);
979
		if (ret) {
980
			dwc3_trace(trace_dwc3_ep0, "failed to map request\n");
981 982
			return;
		}
983

984
		maxpacket = dep->endpoint.maxpacket;
985

986 987 988 989 990 991 992 993
		if (req->request.length > DWC3_EP0_BOUNCE_SIZE) {
			transfer_size = ALIGN(req->request.length - maxpacket,
					      maxpacket);
			ret = dwc3_ep0_start_trans(dwc, dep->number,
						   req->request.dma,
						   transfer_size,
						   DWC3_TRBCTL_CONTROL_DATA,
						   true);
994 995
		}

996 997 998
		transfer_size = roundup((req->request.length - transfer_size),
					maxpacket);

999 1000
		dwc->ep0_bounced = true;

1001 1002
		ret = dwc3_ep0_start_trans(dwc, dep->number,
				dwc->ep0_bounce_addr, transfer_size,
1003
				DWC3_TRBCTL_CONTROL_DATA, false);
1004
	} else {
1005
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1006
				dep->number);
1007
		if (ret) {
1008
			dwc3_trace(trace_dwc3_ep0, "failed to map request\n");
1009 1010
			return;
		}
1011

1012
		ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
1013 1014
				req->request.length, DWC3_TRBCTL_CONTROL_DATA,
				false);
1015 1016 1017
	}

	WARN_ON(ret < 0);
1018 1019
}

1020
static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
1021
{
1022
	struct dwc3		*dwc = dep->dwc;
1023
	u32			type;
1024

1025 1026 1027
	type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
		: DWC3_TRBCTL_CONTROL_STATUS2;

1028
	return dwc3_ep0_start_trans(dwc, dep->number,
1029
			dwc->ctrl_req_addr, 0, type, false);
1030
}
1031

1032
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
1033 1034
{
	WARN_ON(dwc3_ep0_start_control_status(dep));
1035 1036
}

1037 1038 1039 1040 1041 1042 1043 1044
static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	__dwc3_ep0_do_control_status(dwc, dep);
}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
	int			ret;

	if (!dep->resource_index)
		return;

	cmd = DWC3_DEPCMD_ENDTRANSFER;
	cmd |= DWC3_DEPCMD_CMDIOC;
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
	memset(&params, 0, sizeof(params));
1058
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1059 1060 1061 1062
	WARN_ON_ONCE(ret);
	dep->resource_index = 0;
}

1063 1064 1065 1066 1067
static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	switch (event->status) {
	case DEPEVT_STATUS_CONTROL_DATA:
1068
		dwc3_trace(trace_dwc3_ep0, "Control Data");
1069

1070
		/*
1071 1072 1073
		 * We already have a DATA transfer in the controller's cache,
		 * if we receive a XferNotReady(DATA) we will ignore it, unless
		 * it's for the wrong direction.
1074
		 *
1075 1076 1077
		 * In that case, we must issue END_TRANSFER command to the Data
		 * Phase we already have started and issue SetStall on the
		 * control endpoint.
1078 1079
		 */
		if (dwc->ep0_expect_in != event->endpoint_number) {
1080 1081
			struct dwc3_ep	*dep = dwc->eps[dwc->ep0_expect_in];

1082 1083
			dwc3_trace(trace_dwc3_ep0,
					"Wrong direction for Data phase");
1084
			dwc3_ep0_end_control_data(dwc, dep);
1085 1086 1087 1088
			dwc3_ep0_stall_and_restart(dwc);
			return;
		}

1089
		break;
1090

1091
	case DEPEVT_STATUS_CONTROL_STATUS:
1092 1093 1094
		if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
			return;

1095
		dwc3_trace(trace_dwc3_ep0, "Control Status");
1096

1097 1098
		dwc->ep0state = EP0_STATUS_PHASE;

1099 1100
		if (dwc->delayed_status) {
			WARN_ON_ONCE(event->endpoint_number != 1);
1101
			dwc3_trace(trace_dwc3_ep0, "Delayed Status");
1102 1103 1104
			return;
		}

1105
		dwc3_ep0_do_control_status(dwc, event);
1106 1107 1108 1109
	}
}

void dwc3_ep0_interrupt(struct dwc3 *dwc,
F
Felipe Balbi 已提交
1110
		const struct dwc3_event_depevt *event)
1111
{
1112 1113
	dwc3_trace(trace_dwc3_ep0, "%s: state '%s'",
			dwc3_ep_event_string(event),
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
			dwc3_ep0_state_string(dwc->ep0state));

	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
		dwc3_ep0_xfer_complete(dwc, event);
		break;

	case DWC3_DEPEVT_XFERNOTREADY:
		dwc3_ep0_xfernotready(dwc, event);
		break;

	case DWC3_DEPEVT_XFERINPROGRESS:
	case DWC3_DEPEVT_RXTXFIFOEVT:
	case DWC3_DEPEVT_STREAMEVT:
	case DWC3_DEPEVT_EPCMDCMPLT:
		break;
	}
}