ep0.c 26.8 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23 24 25 26 27 28 29 30
 */

#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
31
#include <linux/usb/composite.h>
32 33

#include "core.h"
34
#include "debug.h"
35 36 37
#include "gadget.h"
#include "io.h"

38
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
39 40
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req);
41

42 43 44 45 46
static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
{
	switch (state) {
	case EP0_UNCONNECTED:
		return "Unconnected";
47 48 49 50 51 52
	case EP0_SETUP_PHASE:
		return "Setup Phase";
	case EP0_DATA_PHASE:
		return "Data Phase";
	case EP0_STATUS_PHASE:
		return "Status Phase";
53 54 55 56 57 58
	default:
		return "UNKNOWN";
	}
}

static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
59
		u32 len, u32 type, bool chain)
60 61
{
	struct dwc3_gadget_ep_cmd_params params;
62
	struct dwc3_trb			*trb;
63 64 65 66 67
	struct dwc3_ep			*dep;

	int				ret;

	dep = dwc->eps[epnum];
68
	if (dep->flags & DWC3_EP_BUSY) {
69
		dwc3_trace(trace_dwc3_ep0, "%s still busy", dep->name);
70 71
		return 0;
	}
72

73
	trb = &dwc->ep0_trb[dep->trb_enqueue];
74 75

	if (chain)
76
		dep->trb_enqueue++;
77

78 79 80 81
	trb->bpl = lower_32_bits(buf_dma);
	trb->bph = upper_32_bits(buf_dma);
	trb->size = len;
	trb->ctrl = type;
82

83 84
	trb->ctrl |= (DWC3_TRB_CTRL_HWO
			| DWC3_TRB_CTRL_ISP_IMI);
85

86 87 88 89 90 91 92 93 94
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;
	else
		trb->ctrl |= (DWC3_TRB_CTRL_IOC
				| DWC3_TRB_CTRL_LST);

	if (chain)
		return 0;

95
	memset(&params, 0, sizeof(params));
96 97
	params.param0 = upper_32_bits(dwc->ep0_trb_addr);
	params.param1 = lower_32_bits(dwc->ep0_trb_addr);
98

F
Felipe Balbi 已提交
99 100
	trace_dwc3_prepare_trb(dep, trb);

101 102 103
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_STARTTRANSFER, &params);
	if (ret < 0) {
104 105
		dwc3_trace(trace_dwc3_ep0, "%s STARTTRANSFER failed",
				dep->name);
106 107 108
		return ret;
	}

109
	dep->flags |= DWC3_EP_BUSY;
110
	dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
111 112
			dep->number);

113 114
	dwc->ep0_next_event = DWC3_EP0_COMPLETE;

115 116 117 118 119 120
	return 0;
}

static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
		struct dwc3_request *req)
{
121
	struct dwc3		*dwc = dep->dwc;
122 123 124 125 126

	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->epnum		= dep->number;

127
	list_add_tail(&req->list, &dep->pending_list);
128

129 130 131 132 133 134 135 136 137 138 139 140 141 142
	/*
	 * Gadget driver might not be quick enough to queue a request
	 * before we get a Transfer Not Ready event on this endpoint.
	 *
	 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
	 * flag is set, it's telling us that as soon as Gadget queues the
	 * required request, we should kick the transfer here because the
	 * IRQ we were waiting for is long gone.
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
		unsigned	direction;

		direction = !!(dep->flags & DWC3_EP0_DIR_IN);

143 144
		if (dwc->ep0state != EP0_DATA_PHASE) {
			dev_WARN(dwc->dev, "Unexpected pending request\n");
145 146
			return 0;
		}
147

148 149
		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

150 151
		dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
				DWC3_EP0_DIR_IN);
152 153 154 155 156 157 158 159 160

		return 0;
	}

	/*
	 * In case gadget driver asked us to delay the STATUS phase,
	 * handle it here.
	 */
	if (dwc->delayed_status) {
161 162 163
		unsigned	direction;

		direction = !dwc->ep0_expect_in;
164
		dwc->delayed_status = false;
165
		usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
166 167

		if (dwc->ep0state == EP0_STATUS_PHASE)
168
			__dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
169
		else
170 171
			dwc3_trace(trace_dwc3_ep0,
					"too early for delayed status");
172 173

		return 0;
174 175
	}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
	/*
	 * Unfortunately we have uncovered a limitation wrt the Data Phase.
	 *
	 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
	 * come before issueing Start Transfer command, but if we do, we will
	 * miss situations where the host starts another SETUP phase instead of
	 * the DATA phase.  Such cases happen at least on TD.7.6 of the Link
	 * Layer Compliance Suite.
	 *
	 * The problem surfaces due to the fact that in case of back-to-back
	 * SETUP packets there will be no XferNotReady(DATA) generated and we
	 * will be stuck waiting for XferNotReady(DATA) forever.
	 *
	 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
	 * it tells us to start Data Phase right away. It also mentions that if
	 * we receive a SETUP phase instead of the DATA phase, core will issue
	 * XferComplete for the DATA phase, before actually initiating it in
	 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
	 * can only be used to print some debugging logs, as the core expects
	 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
	 * just so it completes right away, without transferring anything and,
	 * only then, we can go back to the SETUP phase.
	 *
	 * Because of this scenario, SNPS decided to change the programming
	 * model of control transfers and support on-demand transfers only for
	 * the STATUS phase. To fix the issue we have now, we will always wait
	 * for gadget driver to queue the DATA phase's struct usb_request, then
	 * start it right away.
	 *
	 * If we're actually in a 2-stage transfer, we will wait for
	 * XferNotReady(STATUS).
	 */
	if (dwc->three_stage_setup) {
		unsigned        direction;

		direction = dwc->ep0_expect_in;
		dwc->ep0state = EP0_DATA_PHASE;

		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

		dep->flags &= ~DWC3_EP0_DIR_IN;
	}

219
	return 0;
220 221 222 223 224 225 226 227 228 229 230 231 232 233
}

int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
		gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
234
	if (!dep->endpoint.desc) {
235 236
		dwc3_trace(trace_dwc3_ep0,
				"trying to queue request %p to disabled %s",
237 238 239 240 241 242
				request, dep->name);
		ret = -ESHUTDOWN;
		goto out;
	}

	/* we share one TRB for ep0/1 */
243
	if (!list_empty(&dep->pending_list)) {
244 245 246 247
		ret = -EBUSY;
		goto out;
	}

248 249
	dwc3_trace(trace_dwc3_ep0,
			"queueing request %p to %s length %d state '%s'",
250 251 252 253 254 255 256 257 258 259 260 261 262
			request, dep->name, request->length,
			dwc3_ep0_state_string(dwc->ep0state));

	ret = __dwc3_gadget_ep0_queue(dep, req);

out:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
{
263 264 265 266 267
	struct dwc3_ep		*dep;

	/* reinitialize physical ep1 */
	dep = dwc->eps[1];
	dep->flags = DWC3_EP_ENABLED;
268

269
	/* stall is always issued on EP0 */
270
	dep = dwc->eps[0];
271
	__dwc3_gadget_ep_set_halt(dep, 1, false);
272
	dep->flags = DWC3_EP_ENABLED;
273
	dwc->delayed_status = false;
274

275
	if (!list_empty(&dep->pending_list)) {
276 277
		struct dwc3_request	*req;

278
		req = next_request(&dep->pending_list);
279 280 281
		dwc3_gadget_giveback(dep, req, -ECONNRESET);
	}

282
	dwc->ep0state = EP0_SETUP_PHASE;
283 284 285
	dwc3_ep0_out_start(dwc);
}

286
int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
287 288 289 290 291 292 293 294 295
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	dwc3_ep0_stall_and_restart(dwc);

	return 0;
}

296 297 298 299 300 301 302 303 304 305 306 307 308 309
int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep0_set_halt(ep, value);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

310 311 312 313
void dwc3_ep0_out_start(struct dwc3 *dwc)
{
	int				ret;

314
	ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
315
			DWC3_TRBCTL_CONTROL_SETUP, false);
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
	WARN_ON(ret < 0);
}

static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
{
	struct dwc3_ep		*dep;
	u32			windex = le16_to_cpu(wIndex_le);
	u32			epnum;

	epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
	if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
		epnum |= 1;

	dep = dwc->eps[epnum];
	if (dep->flags & DWC3_EP_ENABLED)
		return dep;

	return NULL;
}

336
static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
337 338 339 340 341
{
}
/*
 * ch 9.4.5
 */
342 343
static int dwc3_ep0_handle_status(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl)
344 345 346
{
	struct dwc3_ep		*dep;
	u32			recip;
347
	u32			reg;
348 349 350 351 352 353 354
	u16			usb_status = 0;
	__le16			*response_pkt;

	recip = ctrl->bRequestType & USB_RECIP_MASK;
	switch (recip) {
	case USB_RECIP_DEVICE:
		/*
355
		 * LTM will be set once we know how to set this in HW.
356
		 */
357
		usb_status |= dwc->gadget.is_selfpowered;
358

359 360
		if ((dwc->speed == DWC3_DSTS_SUPERSPEED) ||
		    (dwc->speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
361 362 363 364 365 366 367
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (reg & DWC3_DCTL_INITU1ENA)
				usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
			if (reg & DWC3_DCTL_INITU2ENA)
				usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
		}

368 369 370 371 372 373 374 375 376 377 378 379
		break;

	case USB_RECIP_INTERFACE:
		/*
		 * Function Remote Wake Capable	D0
		 * Function Remote Wakeup	D1
		 */
		break;

	case USB_RECIP_ENDPOINT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
380
			return -EINVAL;
381 382 383 384 385 386

		if (dep->flags & DWC3_EP_STALL)
			usb_status = 1 << USB_ENDPOINT_HALT;
		break;
	default:
		return -EINVAL;
J
Joe Perches 已提交
387
	}
388 389 390

	response_pkt = (__le16 *) dwc->setup_buf;
	*response_pkt = cpu_to_le16(usb_status);
391 392 393

	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
394
	dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
395
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
396
	dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
397 398

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
399 400 401 402 403 404 405 406 407
}

static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	struct dwc3_ep		*dep;
	u32			recip;
	u32			wValue;
	u32			wIndex;
408
	u32			reg;
409
	int			ret;
410
	enum usb_device_state	state;
411 412 413 414

	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
	recip = ctrl->bRequestType & USB_RECIP_MASK;
415 416
	state = dwc->gadget.state;

417 418 419
	switch (recip) {
	case USB_RECIP_DEVICE:

420 421 422
		switch (wValue) {
		case USB_DEVICE_REMOTE_WAKEUP:
			break;
423 424 425 426 427
		/*
		 * 9.4.1 says only only for SS, in AddressState only for
		 * default control pipe
		 */
		case USB_DEVICE_U1_ENABLE:
428
			if (state != USB_STATE_CONFIGURED)
429
				return -EINVAL;
430 431
			if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			    (dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
432 433
				return -EINVAL;

434 435 436 437 438 439
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (set)
				reg |= DWC3_DCTL_INITU1ENA;
			else
				reg &= ~DWC3_DCTL_INITU1ENA;
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
440
			break;
441

442
		case USB_DEVICE_U2_ENABLE:
443
			if (state != USB_STATE_CONFIGURED)
444
				return -EINVAL;
445 446
			if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			    (dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
447 448 449 450 451 452 453 454
				return -EINVAL;

			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (set)
				reg |= DWC3_DCTL_INITU2ENA;
			else
				reg &= ~DWC3_DCTL_INITU2ENA;
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
455
			break;
456

457
		case USB_DEVICE_LTM_ENABLE:
458
			return -EINVAL;
459 460 461 462 463 464 465

		case USB_DEVICE_TEST_MODE:
			if ((wIndex & 0xff) != 0)
				return -EINVAL;
			if (!set)
				return -EINVAL;

466 467 468 469 470 471 472 473 474 475 476 477
			switch (wIndex >> 8) {
			case TEST_J:
			case TEST_K:
			case TEST_SE0_NAK:
			case TEST_PACKET:
			case TEST_FORCE_EN:
				dwc->test_mode_nr = wIndex >> 8;
				dwc->test_mode = true;
				break;
			default:
				return -EINVAL;
			}
478 479 480
			break;
		default:
			return -EINVAL;
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
		}
		break;

	case USB_RECIP_INTERFACE:
		switch (wValue) {
		case USB_INTRF_FUNC_SUSPEND:
			if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
				/* XXX enable Low power suspend */
				;
			if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
				/* XXX enable remote wakeup */
				;
			break;
		default:
			return -EINVAL;
		}
		break;

	case USB_RECIP_ENDPOINT:
		switch (wValue) {
		case USB_ENDPOINT_HALT:
502
			dep = dwc3_wIndex_to_dep(dwc, wIndex);
503 504
			if (!dep)
				return -EINVAL;
505 506
			if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
				break;
507
			ret = __dwc3_gadget_ep_set_halt(dep, set, true);
508 509 510 511 512 513 514 515 516 517
			if (ret)
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}
		break;

	default:
		return -EINVAL;
J
Joe Perches 已提交
518
	}
519 520 521 522 523 524

	return 0;
}

static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
525
	enum usb_device_state state = dwc->gadget.state;
526 527 528 529
	u32 addr;
	u32 reg;

	addr = le16_to_cpu(ctrl->wValue);
530
	if (addr > 127) {
531
		dwc3_trace(trace_dwc3_ep0, "invalid device address %d", addr);
532
		return -EINVAL;
533 534
	}

535
	if (state == USB_STATE_CONFIGURED) {
536 537
		dwc3_trace(trace_dwc3_ep0,
				"trying to set address when configured");
538 539
		return -EINVAL;
	}
540

541 542 543 544
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	reg |= DWC3_DCFG_DEVADDR(addr);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
545

546
	if (addr)
547
		usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
548
	else
549
		usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
550

551
	return 0;
552 553 554 555 556 557 558 559 560 561 562 563 564 565
}

static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	spin_unlock(&dwc->lock);
	ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
	spin_lock(&dwc->lock);
	return ret;
}

static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
566
	enum usb_device_state state = dwc->gadget.state;
567 568
	u32 cfg;
	int ret;
569
	u32 reg;
570 571 572

	cfg = le16_to_cpu(ctrl->wValue);

573 574
	switch (state) {
	case USB_STATE_DEFAULT:
575 576
		return -EINVAL;

577
	case USB_STATE_ADDRESS:
578 579
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		/* if the cfg matches and the cfg is non zero */
580
		if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
581 582 583 584 585 586 587 588 589 590

			/*
			 * only change state if set_config has already
			 * been processed. If gadget driver returns
			 * USB_GADGET_DELAYED_STATUS, we will wait
			 * to change the state on the next usb_ep_queue()
			 */
			if (ret == 0)
				usb_gadget_set_state(&dwc->gadget,
						USB_STATE_CONFIGURED);
591

592 593 594 595 596 597 598
			/*
			 * Enable transition to U1/U2 state when
			 * nothing is pending from application.
			 */
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
599
		}
600 601
		break;

602
	case USB_STATE_CONFIGURED:
603
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
604
		if (!cfg && !ret)
605 606
			usb_gadget_set_state(&dwc->gadget,
					USB_STATE_ADDRESS);
607
		break;
608 609
	default:
		ret = -EINVAL;
610
	}
611
	return ret;
612 613
}

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
{
	struct dwc3_ep	*dep = to_dwc3_ep(ep);
	struct dwc3	*dwc = dep->dwc;

	u32		param = 0;
	u32		reg;

	struct timing {
		u8	u1sel;
		u8	u1pel;
		u16	u2sel;
		u16	u2pel;
	} __packed timing;

	int		ret;

	memcpy(&timing, req->buf, sizeof(timing));

	dwc->u1sel = timing.u1sel;
	dwc->u1pel = timing.u1pel;
635 636
	dwc->u2sel = le16_to_cpu(timing.u2sel);
	dwc->u2pel = le16_to_cpu(timing.u2pel);
637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (reg & DWC3_DCTL_INITU2ENA)
		param = dwc->u2pel;
	if (reg & DWC3_DCTL_INITU1ENA)
		param = dwc->u1pel;

	/*
	 * According to Synopsys Databook, if parameter is
	 * greater than 125, a value of zero should be
	 * programmed in the register.
	 */
	if (param > 125)
		param = 0;

	/* now that we have the time, issue DGCMD Set Sel */
	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_PERIODIC_PAR, param);
	WARN_ON(ret < 0);
}

static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	struct dwc3_ep	*dep;
661
	enum usb_device_state state = dwc->gadget.state;
662 663 664
	u16		wLength;
	u16		wValue;

665
	if (state == USB_STATE_DEFAULT)
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
		return -EINVAL;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);

	if (wLength != 6) {
		dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
				wLength);
		return -EINVAL;
	}

	/*
	 * To handle Set SEL we need to receive 6 bytes from Host. So let's
	 * queue a usb_request for 6 bytes.
	 *
	 * Remember, though, this controller can't handle non-wMaxPacketSize
	 * aligned transfers on the OUT direction, so we queue a request for
	 * wMaxPacketSize instead.
	 */
	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
	dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
	dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
}

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	u16		wLength;
	u16		wValue;
	u16		wIndex;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);
	wIndex = le16_to_cpu(ctrl->wIndex);

	if (wIndex || wLength)
		return -EINVAL;

	/*
	 * REVISIT It's unclear from Databook what to do with this
	 * value. For now, just cache it.
	 */
	dwc->isoch_delay = wValue;

	return 0;
}

716 717 718 719 720 721
static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	switch (ctrl->bRequest) {
	case USB_REQ_GET_STATUS:
722
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_GET_STATUS");
723 724 725
		ret = dwc3_ep0_handle_status(dwc, ctrl);
		break;
	case USB_REQ_CLEAR_FEATURE:
726
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_CLEAR_FEATURE");
727 728 729
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
		break;
	case USB_REQ_SET_FEATURE:
730
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_FEATURE");
731 732 733
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
		break;
	case USB_REQ_SET_ADDRESS:
734
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ADDRESS");
735 736 737
		ret = dwc3_ep0_set_address(dwc, ctrl);
		break;
	case USB_REQ_SET_CONFIGURATION:
738
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_CONFIGURATION");
739 740
		ret = dwc3_ep0_set_config(dwc, ctrl);
		break;
741
	case USB_REQ_SET_SEL:
742
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_SEL");
743 744
		ret = dwc3_ep0_set_sel(dwc, ctrl);
		break;
745
	case USB_REQ_SET_ISOCH_DELAY:
746
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ISOCH_DELAY");
747 748
		ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
		break;
749
	default:
750
		dwc3_trace(trace_dwc3_ep0, "Forwarding to gadget driver");
751 752
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		break;
J
Joe Perches 已提交
753
	}
754 755 756 757 758 759 760 761

	return ret;
}

static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
762
	int ret = -EINVAL;
763 764 765
	u32 len;

	if (!dwc->gadget_driver)
766
		goto out;
767

768 769
	trace_dwc3_ctrl_req(ctrl);

770
	len = le16_to_cpu(ctrl->wLength);
771
	if (!len) {
772 773
		dwc->three_stage_setup = false;
		dwc->ep0_expect_in = false;
774 775
		dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
	} else {
776 777
		dwc->three_stage_setup = true;
		dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
778 779
		dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
	}
780 781 782 783 784 785

	if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
		ret = dwc3_ep0_std_request(dwc, ctrl);
	else
		ret = dwc3_ep0_delegate_req(dwc, ctrl);

786 787 788
	if (ret == USB_GADGET_DELAYED_STATUS)
		dwc->delayed_status = true;

789 790 791
out:
	if (ret < 0)
		dwc3_ep0_stall_and_restart(dwc);
792 793 794 795 796 797 798
}

static void dwc3_ep0_complete_data(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r = NULL;
	struct usb_request	*ur;
799
	struct dwc3_trb		*trb;
800
	struct dwc3_ep		*ep0;
801 802 803 804 805
	unsigned		transfer_size = 0;
	unsigned		maxp;
	unsigned		remaining_ur_length;
	void			*buf;
	u32			transferred = 0;
806
	u32			status;
807
	u32			length;
808 809 810
	u8			epnum;

	epnum = event->endpoint_number;
811
	ep0 = dwc->eps[0];
812

813 814
	dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;

815
	trb = dwc->ep0_trb;
816

F
Felipe Balbi 已提交
817 818
	trace_dwc3_complete_trb(ep0, trb);

819
	r = next_request(&ep0->pending_list);
F
Felipe Balbi 已提交
820 821 822
	if (!r)
		return;

823 824
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
825 826
		dwc->setup_packet_pending = true;

827
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received");
828 829 830 831 832 833 834

		if (r)
			dwc3_gadget_giveback(ep0, r, -ECONNRESET);

		return;
	}

835
	ur = &r->request;
836 837
	buf = ur->buf;
	remaining_ur_length = ur->length;
838

839
	length = trb->size & DWC3_TRB_SIZE_MASK;
840

841 842
	maxp = ep0->endpoint.maxpacket;

843
	if (dwc->ep0_bounced) {
844 845 846 847 848 849 850 851 852 853 854 855 856 857
		/*
		 * Handle the first TRB before handling the bounce buffer if
		 * the request length is greater than the bounce buffer size
		 */
		if (ur->length > DWC3_EP0_BOUNCE_SIZE) {
			transfer_size = ALIGN(ur->length - maxp, maxp);
			transferred = transfer_size - length;
			buf = (u8 *)buf + transferred;
			ur->actual += transferred;
			remaining_ur_length -= transferred;

			trb++;
			length = trb->size & DWC3_TRB_SIZE_MASK;

858
			ep0->trb_enqueue = 0;
859 860
		}

861 862
		transfer_size = roundup((ur->length - transfer_size),
					maxp);
863

864 865 866
		transferred = min_t(u32, remaining_ur_length,
				    transfer_size - length);
		memcpy(buf, dwc->ep0_bounce, transferred);
867
	} else {
868
		transferred = ur->length - length;
869
	}
870

871 872
	ur->actual += transferred;

873 874 875 876 877
	if ((epnum & 1) && ur->actual < ur->length) {
		/* for some reason we did not get everything out */

		dwc3_ep0_stall_and_restart(dwc);
	} else {
878 879 880 881 882 883 884 885 886 887
		dwc3_gadget_giveback(ep0, r, 0);

		if (IS_ALIGNED(ur->length, ep0->endpoint.maxpacket) &&
				ur->length && ur->zero) {
			int ret;

			dwc->ep0_next_event = DWC3_EP0_COMPLETE;

			ret = dwc3_ep0_start_trans(dwc, epnum,
					dwc->ctrl_req_addr, 0,
888
					DWC3_TRBCTL_CONTROL_DATA, false);
889 890
			WARN_ON(ret < 0);
		}
891 892 893
	}
}

894
static void dwc3_ep0_complete_status(struct dwc3 *dwc,
895 896 897 898
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r;
	struct dwc3_ep		*dep;
899 900
	struct dwc3_trb		*trb;
	u32			status;
901

902
	dep = dwc->eps[0];
903
	trb = dwc->ep0_trb;
904

F
Felipe Balbi 已提交
905 906
	trace_dwc3_complete_trb(dep, trb);

907 908
	if (!list_empty(&dep->pending_list)) {
		r = next_request(&dep->pending_list);
909 910 911 912

		dwc3_gadget_giveback(dep, r, 0);
	}

913 914 915 916 917
	if (dwc->test_mode) {
		int ret;

		ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
		if (ret < 0) {
918
			dwc3_trace(trace_dwc3_ep0, "Invalid Test #%d",
919 920
					dwc->test_mode_nr);
			dwc3_ep0_stall_and_restart(dwc);
921
			return;
922 923 924
		}
	}

925
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
926 927
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
		dwc->setup_packet_pending = true;
928
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received");
929
	}
930

931
	dwc->ep0state = EP0_SETUP_PHASE;
932 933 934 935 936 937
	dwc3_ep0_out_start(dwc);
}

static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
			const struct dwc3_event_depevt *event)
{
938 939 940
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	dep->flags &= ~DWC3_EP_BUSY;
941
	dep->resource_index = 0;
942
	dwc->setup_packet_pending = false;
943

944
	switch (dwc->ep0state) {
945
	case EP0_SETUP_PHASE:
946
		dwc3_trace(trace_dwc3_ep0, "Setup Phase");
947 948 949
		dwc3_ep0_inspect_setup(dwc, event);
		break;

950
	case EP0_DATA_PHASE:
951
		dwc3_trace(trace_dwc3_ep0, "Data Phase");
952 953 954
		dwc3_ep0_complete_data(dwc, event);
		break;

955
	case EP0_STATUS_PHASE:
956
		dwc3_trace(trace_dwc3_ep0, "Status Phase");
957
		dwc3_ep0_complete_status(dwc, event);
958
		break;
959 960 961 962
	default:
		WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
	}
}
963

964 965
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req)
966 967 968
{
	int			ret;

969
	req->direction = !!dep->number;
970 971

	if (req->request.length == 0) {
972
		ret = dwc3_ep0_start_trans(dwc, dep->number,
973
				dwc->ctrl_req_addr, 0,
974
				DWC3_TRBCTL_CONTROL_DATA, false);
975
	} else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
976
			&& (dep->number == 0)) {
977
		u32	transfer_size = 0;
978
		u32	maxpacket;
979

980
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
981
				dep->number);
982
		if (ret) {
983
			dwc3_trace(trace_dwc3_ep0, "failed to map request\n");
984 985
			return;
		}
986

987
		maxpacket = dep->endpoint.maxpacket;
988

989 990 991 992 993 994 995 996
		if (req->request.length > DWC3_EP0_BOUNCE_SIZE) {
			transfer_size = ALIGN(req->request.length - maxpacket,
					      maxpacket);
			ret = dwc3_ep0_start_trans(dwc, dep->number,
						   req->request.dma,
						   transfer_size,
						   DWC3_TRBCTL_CONTROL_DATA,
						   true);
997 998
		}

999 1000 1001
		transfer_size = roundup((req->request.length - transfer_size),
					maxpacket);

1002 1003
		dwc->ep0_bounced = true;

1004 1005
		ret = dwc3_ep0_start_trans(dwc, dep->number,
				dwc->ep0_bounce_addr, transfer_size,
1006
				DWC3_TRBCTL_CONTROL_DATA, false);
1007
	} else {
1008
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1009
				dep->number);
1010
		if (ret) {
1011
			dwc3_trace(trace_dwc3_ep0, "failed to map request\n");
1012 1013
			return;
		}
1014

1015
		ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
1016 1017
				req->request.length, DWC3_TRBCTL_CONTROL_DATA,
				false);
1018 1019 1020
	}

	WARN_ON(ret < 0);
1021 1022
}

1023
static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
1024
{
1025
	struct dwc3		*dwc = dep->dwc;
1026
	u32			type;
1027

1028 1029 1030
	type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
		: DWC3_TRBCTL_CONTROL_STATUS2;

1031
	return dwc3_ep0_start_trans(dwc, dep->number,
1032
			dwc->ctrl_req_addr, 0, type, false);
1033
}
1034

1035
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
1036 1037
{
	WARN_ON(dwc3_ep0_start_control_status(dep));
1038 1039
}

1040 1041 1042 1043 1044 1045 1046 1047
static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	__dwc3_ep0_do_control_status(dwc, dep);
}

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
	int			ret;

	if (!dep->resource_index)
		return;

	cmd = DWC3_DEPCMD_ENDTRANSFER;
	cmd |= DWC3_DEPCMD_CMDIOC;
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
	memset(&params, 0, sizeof(params));
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
	WARN_ON_ONCE(ret);
	dep->resource_index = 0;
}

1066 1067 1068 1069 1070
static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	switch (event->status) {
	case DEPEVT_STATUS_CONTROL_DATA:
1071
		dwc3_trace(trace_dwc3_ep0, "Control Data");
1072

1073
		/*
1074 1075 1076
		 * We already have a DATA transfer in the controller's cache,
		 * if we receive a XferNotReady(DATA) we will ignore it, unless
		 * it's for the wrong direction.
1077
		 *
1078 1079 1080
		 * In that case, we must issue END_TRANSFER command to the Data
		 * Phase we already have started and issue SetStall on the
		 * control endpoint.
1081 1082
		 */
		if (dwc->ep0_expect_in != event->endpoint_number) {
1083 1084
			struct dwc3_ep	*dep = dwc->eps[dwc->ep0_expect_in];

1085 1086
			dwc3_trace(trace_dwc3_ep0,
					"Wrong direction for Data phase");
1087
			dwc3_ep0_end_control_data(dwc, dep);
1088 1089 1090 1091
			dwc3_ep0_stall_and_restart(dwc);
			return;
		}

1092
		break;
1093

1094
	case DEPEVT_STATUS_CONTROL_STATUS:
1095 1096 1097
		if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
			return;

1098
		dwc3_trace(trace_dwc3_ep0, "Control Status");
1099

1100 1101
		dwc->ep0state = EP0_STATUS_PHASE;

1102 1103
		if (dwc->delayed_status) {
			WARN_ON_ONCE(event->endpoint_number != 1);
1104
			dwc3_trace(trace_dwc3_ep0, "Delayed Status");
1105 1106 1107
			return;
		}

1108
		dwc3_ep0_do_control_status(dwc, event);
1109 1110 1111 1112
	}
}

void dwc3_ep0_interrupt(struct dwc3 *dwc,
F
Felipe Balbi 已提交
1113
		const struct dwc3_event_depevt *event)
1114 1115 1116
{
	u8			epnum = event->endpoint_number;

1117
	dwc3_trace(trace_dwc3_ep0, "%s while ep%d%s in state '%s'",
1118
			dwc3_ep_event_string(event->endpoint_event),
1119
			epnum >> 1, (epnum & 1) ? "in" : "out",
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
			dwc3_ep0_state_string(dwc->ep0state));

	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
		dwc3_ep0_xfer_complete(dwc, event);
		break;

	case DWC3_DEPEVT_XFERNOTREADY:
		dwc3_ep0_xfernotready(dwc, event);
		break;

	case DWC3_DEPEVT_XFERINPROGRESS:
	case DWC3_DEPEVT_RXTXFIFOEVT:
	case DWC3_DEPEVT_STREAMEVT:
	case DWC3_DEPEVT_EPCMDCMPLT:
		break;
	}
}