ep0.c 26.1 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23 24 25 26 27 28 29 30
 */

#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
31
#include <linux/usb/composite.h>
32 33

#include "core.h"
34
#include "debug.h"
35 36 37
#include "gadget.h"
#include "io.h"

38
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
39 40
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req);
41

42
static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
43
		u32 len, u32 type, bool chain)
44 45
{
	struct dwc3_gadget_ep_cmd_params params;
46
	struct dwc3_trb			*trb;
47 48 49 50 51
	struct dwc3_ep			*dep;

	int				ret;

	dep = dwc->eps[epnum];
52
	if (dep->flags & DWC3_EP_BUSY)
53
		return 0;
54

55
	trb = &dwc->ep0_trb[dep->trb_enqueue];
56 57

	if (chain)
58
		dep->trb_enqueue++;
59

60 61 62 63
	trb->bpl = lower_32_bits(buf_dma);
	trb->bph = upper_32_bits(buf_dma);
	trb->size = len;
	trb->ctrl = type;
64

65 66
	trb->ctrl |= (DWC3_TRB_CTRL_HWO
			| DWC3_TRB_CTRL_ISP_IMI);
67

68 69 70 71 72 73 74 75 76
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;
	else
		trb->ctrl |= (DWC3_TRB_CTRL_IOC
				| DWC3_TRB_CTRL_LST);

	if (chain)
		return 0;

77
	memset(&params, 0, sizeof(params));
78 79
	params.param0 = upper_32_bits(dwc->ep0_trb_addr);
	params.param1 = lower_32_bits(dwc->ep0_trb_addr);
80

F
Felipe Balbi 已提交
81 82
	trace_dwc3_prepare_trb(dep, trb);

83
	ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_STARTTRANSFER, &params);
84
	if (ret < 0)
85 86
		return ret;

87
	dep->flags |= DWC3_EP_BUSY;
88
	dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
89 90
	dwc->ep0_next_event = DWC3_EP0_COMPLETE;

91 92 93 94 95 96
	return 0;
}

static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
		struct dwc3_request *req)
{
97
	struct dwc3		*dwc = dep->dwc;
98 99 100 101 102

	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->epnum		= dep->number;

103
	list_add_tail(&req->list, &dep->pending_list);
104

105 106 107 108 109 110 111 112 113 114 115 116 117 118
	/*
	 * Gadget driver might not be quick enough to queue a request
	 * before we get a Transfer Not Ready event on this endpoint.
	 *
	 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
	 * flag is set, it's telling us that as soon as Gadget queues the
	 * required request, we should kick the transfer here because the
	 * IRQ we were waiting for is long gone.
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
		unsigned	direction;

		direction = !!(dep->flags & DWC3_EP0_DIR_IN);

119 120
		if (dwc->ep0state != EP0_DATA_PHASE) {
			dev_WARN(dwc->dev, "Unexpected pending request\n");
121 122
			return 0;
		}
123

124 125
		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

126 127
		dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
				DWC3_EP0_DIR_IN);
128 129 130 131 132 133 134 135 136

		return 0;
	}

	/*
	 * In case gadget driver asked us to delay the STATUS phase,
	 * handle it here.
	 */
	if (dwc->delayed_status) {
137 138 139
		unsigned	direction;

		direction = !dwc->ep0_expect_in;
140
		dwc->delayed_status = false;
141
		usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
142 143

		if (dwc->ep0state == EP0_STATUS_PHASE)
144
			__dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
145 146

		return 0;
147 148
	}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
	/*
	 * Unfortunately we have uncovered a limitation wrt the Data Phase.
	 *
	 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
	 * come before issueing Start Transfer command, but if we do, we will
	 * miss situations where the host starts another SETUP phase instead of
	 * the DATA phase.  Such cases happen at least on TD.7.6 of the Link
	 * Layer Compliance Suite.
	 *
	 * The problem surfaces due to the fact that in case of back-to-back
	 * SETUP packets there will be no XferNotReady(DATA) generated and we
	 * will be stuck waiting for XferNotReady(DATA) forever.
	 *
	 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
	 * it tells us to start Data Phase right away. It also mentions that if
	 * we receive a SETUP phase instead of the DATA phase, core will issue
	 * XferComplete for the DATA phase, before actually initiating it in
	 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
	 * can only be used to print some debugging logs, as the core expects
	 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
	 * just so it completes right away, without transferring anything and,
	 * only then, we can go back to the SETUP phase.
	 *
	 * Because of this scenario, SNPS decided to change the programming
	 * model of control transfers and support on-demand transfers only for
	 * the STATUS phase. To fix the issue we have now, we will always wait
	 * for gadget driver to queue the DATA phase's struct usb_request, then
	 * start it right away.
	 *
	 * If we're actually in a 2-stage transfer, we will wait for
	 * XferNotReady(STATUS).
	 */
	if (dwc->three_stage_setup) {
		unsigned        direction;

		direction = dwc->ep0_expect_in;
		dwc->ep0state = EP0_DATA_PHASE;

		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

		dep->flags &= ~DWC3_EP0_DIR_IN;
	}

192
	return 0;
193 194 195 196 197 198 199 200 201 202 203 204 205 206
}

int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
		gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
207
	if (!dep->endpoint.desc) {
208 209
		dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
				dep->name);
210 211 212 213 214
		ret = -ESHUTDOWN;
		goto out;
	}

	/* we share one TRB for ep0/1 */
215
	if (!list_empty(&dep->pending_list)) {
216 217 218 219 220 221 222 223 224 225 226 227 228 229
		ret = -EBUSY;
		goto out;
	}

	ret = __dwc3_gadget_ep0_queue(dep, req);

out:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
{
230 231 232 233 234
	struct dwc3_ep		*dep;

	/* reinitialize physical ep1 */
	dep = dwc->eps[1];
	dep->flags = DWC3_EP_ENABLED;
235

236
	/* stall is always issued on EP0 */
237
	dep = dwc->eps[0];
238
	__dwc3_gadget_ep_set_halt(dep, 1, false);
239
	dep->flags = DWC3_EP_ENABLED;
240
	dwc->delayed_status = false;
241

242
	if (!list_empty(&dep->pending_list)) {
243 244
		struct dwc3_request	*req;

245
		req = next_request(&dep->pending_list);
246 247 248
		dwc3_gadget_giveback(dep, req, -ECONNRESET);
	}

249
	dwc->ep0state = EP0_SETUP_PHASE;
250 251 252
	dwc3_ep0_out_start(dwc);
}

253
int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
254 255 256 257 258 259 260 261 262
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	dwc3_ep0_stall_and_restart(dwc);

	return 0;
}

263 264 265 266 267 268 269 270 271 272 273 274 275 276
int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep0_set_halt(ep, value);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

277 278 279 280
void dwc3_ep0_out_start(struct dwc3 *dwc)
{
	int				ret;

281 282
	complete(&dwc->ep0_in_setup);

283
	ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
284
			DWC3_TRBCTL_CONTROL_SETUP, false);
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
	WARN_ON(ret < 0);
}

static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
{
	struct dwc3_ep		*dep;
	u32			windex = le16_to_cpu(wIndex_le);
	u32			epnum;

	epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
	if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
		epnum |= 1;

	dep = dwc->eps[epnum];
	if (dep->flags & DWC3_EP_ENABLED)
		return dep;

	return NULL;
}

305
static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
306 307 308 309 310
{
}
/*
 * ch 9.4.5
 */
311 312
static int dwc3_ep0_handle_status(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl)
313 314 315
{
	struct dwc3_ep		*dep;
	u32			recip;
316
	u32			reg;
317 318 319 320 321 322 323
	u16			usb_status = 0;
	__le16			*response_pkt;

	recip = ctrl->bRequestType & USB_RECIP_MASK;
	switch (recip) {
	case USB_RECIP_DEVICE:
		/*
324
		 * LTM will be set once we know how to set this in HW.
325
		 */
326
		usb_status |= dwc->gadget.is_selfpowered;
327

328 329
		if ((dwc->speed == DWC3_DSTS_SUPERSPEED) ||
		    (dwc->speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
330 331 332 333 334 335 336
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (reg & DWC3_DCTL_INITU1ENA)
				usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
			if (reg & DWC3_DCTL_INITU2ENA)
				usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
		}

337 338 339 340 341 342 343 344 345 346 347 348
		break;

	case USB_RECIP_INTERFACE:
		/*
		 * Function Remote Wake Capable	D0
		 * Function Remote Wakeup	D1
		 */
		break;

	case USB_RECIP_ENDPOINT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
349
			return -EINVAL;
350 351 352 353 354 355

		if (dep->flags & DWC3_EP_STALL)
			usb_status = 1 << USB_ENDPOINT_HALT;
		break;
	default:
		return -EINVAL;
J
Joe Perches 已提交
356
	}
357 358 359

	response_pkt = (__le16 *) dwc->setup_buf;
	*response_pkt = cpu_to_le16(usb_status);
360 361 362

	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
363
	dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
364
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
365
	dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
366 367

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
368 369
}

370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
static int dwc3_ep0_handle_u1(struct dwc3 *dwc, enum usb_device_state state,
		int set)
{
	u32 reg;

	if (state != USB_STATE_CONFIGURED)
		return -EINVAL;
	if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			(dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
		return -EINVAL;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (set)
		reg |= DWC3_DCTL_INITU1ENA;
	else
		reg &= ~DWC3_DCTL_INITU1ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

static int dwc3_ep0_handle_u2(struct dwc3 *dwc, enum usb_device_state state,
		int set)
{
	u32 reg;


	if (state != USB_STATE_CONFIGURED)
		return -EINVAL;
	if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			(dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
		return -EINVAL;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (set)
		reg |= DWC3_DCTL_INITU2ENA;
	else
		reg &= ~DWC3_DCTL_INITU2ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

static int dwc3_ep0_handle_test(struct dwc3 *dwc, enum usb_device_state state,
		u32 wIndex, int set)
{
	if ((wIndex & 0xff) != 0)
		return -EINVAL;
	if (!set)
		return -EINVAL;

	switch (wIndex >> 8) {
	case TEST_J:
	case TEST_K:
	case TEST_SE0_NAK:
	case TEST_PACKET:
	case TEST_FORCE_EN:
		dwc->test_mode_nr = wIndex >> 8;
		dwc->test_mode = true;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static int dwc3_ep0_handle_device(struct dwc3 *dwc,
438 439
		struct usb_ctrlrequest *ctrl, int set)
{
440
	enum usb_device_state	state;
441 442
	u32			wValue;
	u32			wIndex;
443
	int			ret = 0;
444 445 446

	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
447 448
	state = dwc->gadget.state;

449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
	switch (wValue) {
	case USB_DEVICE_REMOTE_WAKEUP:
		break;
	/*
	 * 9.4.1 says only only for SS, in AddressState only for
	 * default control pipe
	 */
	case USB_DEVICE_U1_ENABLE:
		ret = dwc3_ep0_handle_u1(dwc, state, set);
		break;
	case USB_DEVICE_U2_ENABLE:
		ret = dwc3_ep0_handle_u2(dwc, state, set);
		break;
	case USB_DEVICE_LTM_ENABLE:
		ret = -EINVAL;
		break;
	case USB_DEVICE_TEST_MODE:
		ret = dwc3_ep0_handle_test(dwc, state, wIndex, set);
		break;
	default:
		ret = -EINVAL;
	}
471

472 473
	return ret;
}
474

475 476 477 478 479 480 481
static int dwc3_ep0_handle_intf(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	enum usb_device_state	state;
	u32			wValue;
	u32			wIndex;
	int			ret = 0;
482

483 484 485
	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
	state = dwc->gadget.state;
486

487 488 489 490 491 492 493 494 495 496 497 498
	switch (wValue) {
	case USB_INTRF_FUNC_SUSPEND:
		if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
			/* XXX enable Low power suspend */
			;
		if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
			/* XXX enable remote wakeup */
			;
		break;
	default:
		ret = -EINVAL;
	}
499

500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
	return ret;
}

static int dwc3_ep0_handle_endpoint(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	struct dwc3_ep		*dep;
	enum usb_device_state	state;
	u32			wValue;
	u32			wIndex;
	int			ret;

	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
	state = dwc->gadget.state;

	switch (wValue) {
	case USB_ENDPOINT_HALT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
520
			return -EINVAL;
521

522
		if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
523
			break;
524 525 526

		ret = __dwc3_gadget_ep_set_halt(dep, set, true);
		if (ret)
527
			return -EINVAL;
528
		break;
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
	default:
		return -EINVAL;
	}

	return 0;
}

static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	u32			recip;
	int			ret;
	enum usb_device_state	state;

	recip = ctrl->bRequestType & USB_RECIP_MASK;
	state = dwc->gadget.state;
545

546 547 548 549
	switch (recip) {
	case USB_RECIP_DEVICE:
		ret = dwc3_ep0_handle_device(dwc, ctrl, set);
		break;
550
	case USB_RECIP_INTERFACE:
551
		ret = dwc3_ep0_handle_intf(dwc, ctrl, set);
552 553
		break;
	case USB_RECIP_ENDPOINT:
554
		ret = dwc3_ep0_handle_endpoint(dwc, ctrl, set);
555 556
		break;
	default:
557
		ret = -EINVAL;
J
Joe Perches 已提交
558
	}
559

560
	return ret;
561 562 563 564
}

static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
565
	enum usb_device_state state = dwc->gadget.state;
566 567 568 569
	u32 addr;
	u32 reg;

	addr = le16_to_cpu(ctrl->wValue);
570
	if (addr > 127) {
571
		dev_err(dwc->dev, "invalid device address %d\n", addr);
572
		return -EINVAL;
573 574
	}

575
	if (state == USB_STATE_CONFIGURED) {
576
		dev_err(dwc->dev, "can't SetAddress() from Configured State\n");
577 578
		return -EINVAL;
	}
579

580 581 582 583
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	reg |= DWC3_DCFG_DEVADDR(addr);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
584

585
	if (addr)
586
		usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
587
	else
588
		usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
589

590
	return 0;
591 592 593 594 595 596 597 598 599 600 601 602 603 604
}

static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	spin_unlock(&dwc->lock);
	ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
	spin_lock(&dwc->lock);
	return ret;
}

static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
605
	enum usb_device_state state = dwc->gadget.state;
606 607
	u32 cfg;
	int ret;
608
	u32 reg;
609 610 611

	cfg = le16_to_cpu(ctrl->wValue);

612 613
	switch (state) {
	case USB_STATE_DEFAULT:
614 615
		return -EINVAL;

616
	case USB_STATE_ADDRESS:
617 618
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		/* if the cfg matches and the cfg is non zero */
619
		if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
620 621 622 623 624 625 626 627 628 629

			/*
			 * only change state if set_config has already
			 * been processed. If gadget driver returns
			 * USB_GADGET_DELAYED_STATUS, we will wait
			 * to change the state on the next usb_ep_queue()
			 */
			if (ret == 0)
				usb_gadget_set_state(&dwc->gadget,
						USB_STATE_CONFIGURED);
630

631 632 633 634 635 636 637
			/*
			 * Enable transition to U1/U2 state when
			 * nothing is pending from application.
			 */
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
638
		}
639 640
		break;

641
	case USB_STATE_CONFIGURED:
642
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
643
		if (!cfg && !ret)
644 645
			usb_gadget_set_state(&dwc->gadget,
					USB_STATE_ADDRESS);
646
		break;
647 648
	default:
		ret = -EINVAL;
649
	}
650
	return ret;
651 652
}

653 654 655 656 657 658 659 660 661 662 663
static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
{
	struct dwc3_ep	*dep = to_dwc3_ep(ep);
	struct dwc3	*dwc = dep->dwc;

	u32		param = 0;
	u32		reg;

	struct timing {
		u8	u1sel;
		u8	u1pel;
664 665
		__le16	u2sel;
		__le16	u2pel;
666 667 668 669 670 671 672 673
	} __packed timing;

	int		ret;

	memcpy(&timing, req->buf, sizeof(timing));

	dwc->u1sel = timing.u1sel;
	dwc->u1pel = timing.u1pel;
674 675
	dwc->u2sel = le16_to_cpu(timing.u2sel);
	dwc->u2pel = le16_to_cpu(timing.u2pel);
676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (reg & DWC3_DCTL_INITU2ENA)
		param = dwc->u2pel;
	if (reg & DWC3_DCTL_INITU1ENA)
		param = dwc->u1pel;

	/*
	 * According to Synopsys Databook, if parameter is
	 * greater than 125, a value of zero should be
	 * programmed in the register.
	 */
	if (param > 125)
		param = 0;

	/* now that we have the time, issue DGCMD Set Sel */
	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_PERIODIC_PAR, param);
	WARN_ON(ret < 0);
}

static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	struct dwc3_ep	*dep;
700
	enum usb_device_state state = dwc->gadget.state;
701 702 703
	u16		wLength;
	u16		wValue;

704
	if (state == USB_STATE_DEFAULT)
705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
		return -EINVAL;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);

	if (wLength != 6) {
		dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
				wLength);
		return -EINVAL;
	}

	/*
	 * To handle Set SEL we need to receive 6 bytes from Host. So let's
	 * queue a usb_request for 6 bytes.
	 *
	 * Remember, though, this controller can't handle non-wMaxPacketSize
	 * aligned transfers on the OUT direction, so we queue a request for
	 * wMaxPacketSize instead.
	 */
	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
	dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
	dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
}

733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	u16		wLength;
	u16		wValue;
	u16		wIndex;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);
	wIndex = le16_to_cpu(ctrl->wIndex);

	if (wIndex || wLength)
		return -EINVAL;

	/*
	 * REVISIT It's unclear from Databook what to do with this
	 * value. For now, just cache it.
	 */
	dwc->isoch_delay = wValue;

	return 0;
}

755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	switch (ctrl->bRequest) {
	case USB_REQ_GET_STATUS:
		ret = dwc3_ep0_handle_status(dwc, ctrl);
		break;
	case USB_REQ_CLEAR_FEATURE:
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
		break;
	case USB_REQ_SET_FEATURE:
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
		break;
	case USB_REQ_SET_ADDRESS:
		ret = dwc3_ep0_set_address(dwc, ctrl);
		break;
	case USB_REQ_SET_CONFIGURATION:
		ret = dwc3_ep0_set_config(dwc, ctrl);
		break;
775 776 777
	case USB_REQ_SET_SEL:
		ret = dwc3_ep0_set_sel(dwc, ctrl);
		break;
778 779 780
	case USB_REQ_SET_ISOCH_DELAY:
		ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
		break;
781 782 783
	default:
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		break;
J
Joe Perches 已提交
784
	}
785 786 787 788 789 790 791 792

	return ret;
}

static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
793
	int ret = -EINVAL;
794 795 796
	u32 len;

	if (!dwc->gadget_driver)
797
		goto out;
798

799 800
	trace_dwc3_ctrl_req(ctrl);

801
	len = le16_to_cpu(ctrl->wLength);
802
	if (!len) {
803 804
		dwc->three_stage_setup = false;
		dwc->ep0_expect_in = false;
805 806
		dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
	} else {
807 808
		dwc->three_stage_setup = true;
		dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
809 810
		dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
	}
811 812 813 814 815 816

	if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
		ret = dwc3_ep0_std_request(dwc, ctrl);
	else
		ret = dwc3_ep0_delegate_req(dwc, ctrl);

817 818 819
	if (ret == USB_GADGET_DELAYED_STATUS)
		dwc->delayed_status = true;

820 821 822
out:
	if (ret < 0)
		dwc3_ep0_stall_and_restart(dwc);
823 824 825 826 827 828 829
}

static void dwc3_ep0_complete_data(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r = NULL;
	struct usb_request	*ur;
830
	struct dwc3_trb		*trb;
831
	struct dwc3_ep		*ep0;
832 833 834 835 836
	unsigned		transfer_size = 0;
	unsigned		maxp;
	unsigned		remaining_ur_length;
	void			*buf;
	u32			transferred = 0;
837
	u32			status;
838
	u32			length;
839 840 841
	u8			epnum;

	epnum = event->endpoint_number;
842
	ep0 = dwc->eps[0];
843

844 845
	dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;

846
	trb = dwc->ep0_trb;
847

F
Felipe Balbi 已提交
848 849
	trace_dwc3_complete_trb(ep0, trb);

850
	r = next_request(&ep0->pending_list);
F
Felipe Balbi 已提交
851 852 853
	if (!r)
		return;

854 855
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
856
		dwc->setup_packet_pending = true;
857 858 859 860 861 862
		if (r)
			dwc3_gadget_giveback(ep0, r, -ECONNRESET);

		return;
	}

863
	ur = &r->request;
864 865
	buf = ur->buf;
	remaining_ur_length = ur->length;
866

867
	length = trb->size & DWC3_TRB_SIZE_MASK;
868

869 870
	maxp = ep0->endpoint.maxpacket;

871
	if (dwc->ep0_bounced) {
872 873 874 875 876 877 878 879 880 881 882 883 884 885
		/*
		 * Handle the first TRB before handling the bounce buffer if
		 * the request length is greater than the bounce buffer size
		 */
		if (ur->length > DWC3_EP0_BOUNCE_SIZE) {
			transfer_size = ALIGN(ur->length - maxp, maxp);
			transferred = transfer_size - length;
			buf = (u8 *)buf + transferred;
			ur->actual += transferred;
			remaining_ur_length -= transferred;

			trb++;
			length = trb->size & DWC3_TRB_SIZE_MASK;

886
			ep0->trb_enqueue = 0;
887 888
		}

889 890
		transfer_size = roundup((ur->length - transfer_size),
					maxp);
891

892 893 894
		transferred = min_t(u32, remaining_ur_length,
				    transfer_size - length);
		memcpy(buf, dwc->ep0_bounce, transferred);
895
	} else {
896
		transferred = ur->length - length;
897
	}
898

899 900
	ur->actual += transferred;

901 902 903 904 905
	if ((epnum & 1) && ur->actual < ur->length) {
		/* for some reason we did not get everything out */

		dwc3_ep0_stall_and_restart(dwc);
	} else {
906 907 908 909 910 911 912 913 914 915
		dwc3_gadget_giveback(ep0, r, 0);

		if (IS_ALIGNED(ur->length, ep0->endpoint.maxpacket) &&
				ur->length && ur->zero) {
			int ret;

			dwc->ep0_next_event = DWC3_EP0_COMPLETE;

			ret = dwc3_ep0_start_trans(dwc, epnum,
					dwc->ctrl_req_addr, 0,
916
					DWC3_TRBCTL_CONTROL_DATA, false);
917 918
			WARN_ON(ret < 0);
		}
919 920 921
	}
}

922
static void dwc3_ep0_complete_status(struct dwc3 *dwc,
923 924 925 926
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r;
	struct dwc3_ep		*dep;
927 928
	struct dwc3_trb		*trb;
	u32			status;
929

930
	dep = dwc->eps[0];
931
	trb = dwc->ep0_trb;
932

F
Felipe Balbi 已提交
933 934
	trace_dwc3_complete_trb(dep, trb);

935 936
	if (!list_empty(&dep->pending_list)) {
		r = next_request(&dep->pending_list);
937 938 939 940

		dwc3_gadget_giveback(dep, r, 0);
	}

941 942 943 944 945
	if (dwc->test_mode) {
		int ret;

		ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
		if (ret < 0) {
946
			dev_err(dwc->dev, "invalid test #%d\n",
947 948
					dwc->test_mode_nr);
			dwc3_ep0_stall_and_restart(dwc);
949
			return;
950 951 952
		}
	}

953
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
954
	if (status == DWC3_TRBSTS_SETUP_PENDING)
955
		dwc->setup_packet_pending = true;
956

957
	dwc->ep0state = EP0_SETUP_PHASE;
958 959 960 961 962 963
	dwc3_ep0_out_start(dwc);
}

static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
			const struct dwc3_event_depevt *event)
{
964 965 966
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	dep->flags &= ~DWC3_EP_BUSY;
967
	dep->resource_index = 0;
968
	dwc->setup_packet_pending = false;
969

970
	switch (dwc->ep0state) {
971
	case EP0_SETUP_PHASE:
972 973 974
		dwc3_ep0_inspect_setup(dwc, event);
		break;

975
	case EP0_DATA_PHASE:
976 977 978
		dwc3_ep0_complete_data(dwc, event);
		break;

979
	case EP0_STATUS_PHASE:
980
		dwc3_ep0_complete_status(dwc, event);
981
		break;
982 983 984 985
	default:
		WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
	}
}
986

987 988
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req)
989 990 991
{
	int			ret;

992
	req->direction = !!dep->number;
993 994

	if (req->request.length == 0) {
995
		ret = dwc3_ep0_start_trans(dwc, dep->number,
996
				dwc->ctrl_req_addr, 0,
997
				DWC3_TRBCTL_CONTROL_DATA, false);
998
	} else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
999
			&& (dep->number == 0)) {
1000
		u32	transfer_size = 0;
1001
		u32	maxpacket;
1002

1003
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1004
				dep->number);
1005
		if (ret)
1006
			return;
1007

1008
		maxpacket = dep->endpoint.maxpacket;
1009

1010 1011 1012 1013 1014 1015 1016 1017
		if (req->request.length > DWC3_EP0_BOUNCE_SIZE) {
			transfer_size = ALIGN(req->request.length - maxpacket,
					      maxpacket);
			ret = dwc3_ep0_start_trans(dwc, dep->number,
						   req->request.dma,
						   transfer_size,
						   DWC3_TRBCTL_CONTROL_DATA,
						   true);
1018 1019
		}

1020 1021 1022
		transfer_size = roundup((req->request.length - transfer_size),
					maxpacket);

1023 1024
		dwc->ep0_bounced = true;

1025 1026
		ret = dwc3_ep0_start_trans(dwc, dep->number,
				dwc->ep0_bounce_addr, transfer_size,
1027
				DWC3_TRBCTL_CONTROL_DATA, false);
1028
	} else {
1029
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1030
				dep->number);
1031
		if (ret)
1032
			return;
1033

1034
		ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
1035 1036
				req->request.length, DWC3_TRBCTL_CONTROL_DATA,
				false);
1037 1038 1039
	}

	WARN_ON(ret < 0);
1040 1041
}

1042
static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
1043
{
1044
	struct dwc3		*dwc = dep->dwc;
1045
	u32			type;
1046

1047 1048 1049
	type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
		: DWC3_TRBCTL_CONTROL_STATUS2;

1050
	return dwc3_ep0_start_trans(dwc, dep->number,
1051
			dwc->ctrl_req_addr, 0, type, false);
1052
}
1053

1054
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
1055 1056
{
	WARN_ON(dwc3_ep0_start_control_status(dep));
1057 1058
}

1059 1060 1061 1062 1063 1064 1065 1066
static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	__dwc3_ep0_do_control_status(dwc, dep);
}

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
	int			ret;

	if (!dep->resource_index)
		return;

	cmd = DWC3_DEPCMD_ENDTRANSFER;
	cmd |= DWC3_DEPCMD_CMDIOC;
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
	memset(&params, 0, sizeof(params));
1080
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1081 1082 1083 1084
	WARN_ON_ONCE(ret);
	dep->resource_index = 0;
}

1085 1086 1087 1088 1089
static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	switch (event->status) {
	case DEPEVT_STATUS_CONTROL_DATA:
1090
		/*
1091 1092 1093
		 * We already have a DATA transfer in the controller's cache,
		 * if we receive a XferNotReady(DATA) we will ignore it, unless
		 * it's for the wrong direction.
1094
		 *
1095 1096 1097
		 * In that case, we must issue END_TRANSFER command to the Data
		 * Phase we already have started and issue SetStall on the
		 * control endpoint.
1098 1099
		 */
		if (dwc->ep0_expect_in != event->endpoint_number) {
1100 1101
			struct dwc3_ep	*dep = dwc->eps[dwc->ep0_expect_in];

1102
			dev_err(dwc->dev, "unexpected direction for Data Phase\n");
1103
			dwc3_ep0_end_control_data(dwc, dep);
1104 1105 1106 1107
			dwc3_ep0_stall_and_restart(dwc);
			return;
		}

1108
		break;
1109

1110
	case DEPEVT_STATUS_CONTROL_STATUS:
1111 1112 1113
		if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
			return;

1114 1115
		dwc->ep0state = EP0_STATUS_PHASE;

1116 1117 1118 1119 1120
		if (dwc->delayed_status) {
			WARN_ON_ONCE(event->endpoint_number != 1);
			return;
		}

1121
		dwc3_ep0_do_control_status(dwc, event);
1122 1123 1124 1125
	}
}

void dwc3_ep0_interrupt(struct dwc3 *dwc,
F
Felipe Balbi 已提交
1126
		const struct dwc3_event_depevt *event)
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
{
	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
		dwc3_ep0_xfer_complete(dwc, event);
		break;

	case DWC3_DEPEVT_XFERNOTREADY:
		dwc3_ep0_xfernotready(dwc, event);
		break;

	case DWC3_DEPEVT_XFERINPROGRESS:
	case DWC3_DEPEVT_RXTXFIFOEVT:
	case DWC3_DEPEVT_STREAMEVT:
	case DWC3_DEPEVT_EPCMDCMPLT:
		break;
	}
}