ep0.c 27.0 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23 24 25 26 27 28 29 30
 */

#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
31
#include <linux/usb/composite.h>
32 33

#include "core.h"
34
#include "debug.h"
35 36 37
#include "gadget.h"
#include "io.h"

38
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
39 40
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req);
41

42
static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
43
		u32 len, u32 type, bool chain)
44 45
{
	struct dwc3_gadget_ep_cmd_params params;
46
	struct dwc3_trb			*trb;
47 48 49 50 51
	struct dwc3_ep			*dep;

	int				ret;

	dep = dwc->eps[epnum];
52
	if (dep->flags & DWC3_EP_BUSY) {
53
		dwc3_trace(trace_dwc3_ep0, "%s still busy", dep->name);
54 55
		return 0;
	}
56

57
	trb = &dwc->ep0_trb[dep->trb_enqueue];
58 59

	if (chain)
60
		dep->trb_enqueue++;
61

62 63 64 65
	trb->bpl = lower_32_bits(buf_dma);
	trb->bph = upper_32_bits(buf_dma);
	trb->size = len;
	trb->ctrl = type;
66

67 68
	trb->ctrl |= (DWC3_TRB_CTRL_HWO
			| DWC3_TRB_CTRL_ISP_IMI);
69

70 71 72 73 74 75 76 77 78
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;
	else
		trb->ctrl |= (DWC3_TRB_CTRL_IOC
				| DWC3_TRB_CTRL_LST);

	if (chain)
		return 0;

79
	memset(&params, 0, sizeof(params));
80 81
	params.param0 = upper_32_bits(dwc->ep0_trb_addr);
	params.param1 = lower_32_bits(dwc->ep0_trb_addr);
82

F
Felipe Balbi 已提交
83 84
	trace_dwc3_prepare_trb(dep, trb);

85
	ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_STARTTRANSFER, &params);
86
	if (ret < 0)
87 88
		return ret;

89
	dep->flags |= DWC3_EP_BUSY;
90
	dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
91 92
	dwc->ep0_next_event = DWC3_EP0_COMPLETE;

93 94 95 96 97 98
	return 0;
}

static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
		struct dwc3_request *req)
{
99
	struct dwc3		*dwc = dep->dwc;
100 101 102 103 104

	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->epnum		= dep->number;

105
	list_add_tail(&req->list, &dep->pending_list);
106

107 108 109 110 111 112 113 114 115 116 117 118 119 120
	/*
	 * Gadget driver might not be quick enough to queue a request
	 * before we get a Transfer Not Ready event on this endpoint.
	 *
	 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
	 * flag is set, it's telling us that as soon as Gadget queues the
	 * required request, we should kick the transfer here because the
	 * IRQ we were waiting for is long gone.
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
		unsigned	direction;

		direction = !!(dep->flags & DWC3_EP0_DIR_IN);

121 122
		if (dwc->ep0state != EP0_DATA_PHASE) {
			dev_WARN(dwc->dev, "Unexpected pending request\n");
123 124
			return 0;
		}
125

126 127
		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

128 129
		dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
				DWC3_EP0_DIR_IN);
130 131 132 133 134 135 136 137 138

		return 0;
	}

	/*
	 * In case gadget driver asked us to delay the STATUS phase,
	 * handle it here.
	 */
	if (dwc->delayed_status) {
139 140 141
		unsigned	direction;

		direction = !dwc->ep0_expect_in;
142
		dwc->delayed_status = false;
143
		usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
144 145

		if (dwc->ep0state == EP0_STATUS_PHASE)
146
			__dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
147
		else
148 149
			dwc3_trace(trace_dwc3_ep0,
					"too early for delayed status");
150 151

		return 0;
152 153
	}

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
	/*
	 * Unfortunately we have uncovered a limitation wrt the Data Phase.
	 *
	 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
	 * come before issueing Start Transfer command, but if we do, we will
	 * miss situations where the host starts another SETUP phase instead of
	 * the DATA phase.  Such cases happen at least on TD.7.6 of the Link
	 * Layer Compliance Suite.
	 *
	 * The problem surfaces due to the fact that in case of back-to-back
	 * SETUP packets there will be no XferNotReady(DATA) generated and we
	 * will be stuck waiting for XferNotReady(DATA) forever.
	 *
	 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
	 * it tells us to start Data Phase right away. It also mentions that if
	 * we receive a SETUP phase instead of the DATA phase, core will issue
	 * XferComplete for the DATA phase, before actually initiating it in
	 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
	 * can only be used to print some debugging logs, as the core expects
	 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
	 * just so it completes right away, without transferring anything and,
	 * only then, we can go back to the SETUP phase.
	 *
	 * Because of this scenario, SNPS decided to change the programming
	 * model of control transfers and support on-demand transfers only for
	 * the STATUS phase. To fix the issue we have now, we will always wait
	 * for gadget driver to queue the DATA phase's struct usb_request, then
	 * start it right away.
	 *
	 * If we're actually in a 2-stage transfer, we will wait for
	 * XferNotReady(STATUS).
	 */
	if (dwc->three_stage_setup) {
		unsigned        direction;

		direction = dwc->ep0_expect_in;
		dwc->ep0state = EP0_DATA_PHASE;

		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

		dep->flags &= ~DWC3_EP0_DIR_IN;
	}

197
	return 0;
198 199 200 201 202 203 204 205 206 207 208 209 210 211
}

int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
		gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
212
	if (!dep->endpoint.desc) {
213 214
		dwc3_trace(trace_dwc3_ep0,
				"trying to queue request %p to disabled %s",
215 216 217 218 219 220
				request, dep->name);
		ret = -ESHUTDOWN;
		goto out;
	}

	/* we share one TRB for ep0/1 */
221
	if (!list_empty(&dep->pending_list)) {
222 223 224 225 226 227 228 229 230 231 232 233 234 235
		ret = -EBUSY;
		goto out;
	}

	ret = __dwc3_gadget_ep0_queue(dep, req);

out:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
{
236 237 238 239 240
	struct dwc3_ep		*dep;

	/* reinitialize physical ep1 */
	dep = dwc->eps[1];
	dep->flags = DWC3_EP_ENABLED;
241

242
	/* stall is always issued on EP0 */
243
	dep = dwc->eps[0];
244
	__dwc3_gadget_ep_set_halt(dep, 1, false);
245
	dep->flags = DWC3_EP_ENABLED;
246
	dwc->delayed_status = false;
247

248
	if (!list_empty(&dep->pending_list)) {
249 250
		struct dwc3_request	*req;

251
		req = next_request(&dep->pending_list);
252 253 254
		dwc3_gadget_giveback(dep, req, -ECONNRESET);
	}

255
	dwc->ep0state = EP0_SETUP_PHASE;
256 257 258
	dwc3_ep0_out_start(dwc);
}

259
int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
260 261 262 263 264 265 266 267 268
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	dwc3_ep0_stall_and_restart(dwc);

	return 0;
}

269 270 271 272 273 274 275 276 277 278 279 280 281 282
int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep0_set_halt(ep, value);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

283 284 285 286
void dwc3_ep0_out_start(struct dwc3 *dwc)
{
	int				ret;

287 288
	complete(&dwc->ep0_in_setup);

289
	ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
290
			DWC3_TRBCTL_CONTROL_SETUP, false);
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
	WARN_ON(ret < 0);
}

static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
{
	struct dwc3_ep		*dep;
	u32			windex = le16_to_cpu(wIndex_le);
	u32			epnum;

	epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
	if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
		epnum |= 1;

	dep = dwc->eps[epnum];
	if (dep->flags & DWC3_EP_ENABLED)
		return dep;

	return NULL;
}

311
static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
312 313 314 315 316
{
}
/*
 * ch 9.4.5
 */
317 318
static int dwc3_ep0_handle_status(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl)
319 320 321
{
	struct dwc3_ep		*dep;
	u32			recip;
322
	u32			reg;
323 324 325 326 327 328 329
	u16			usb_status = 0;
	__le16			*response_pkt;

	recip = ctrl->bRequestType & USB_RECIP_MASK;
	switch (recip) {
	case USB_RECIP_DEVICE:
		/*
330
		 * LTM will be set once we know how to set this in HW.
331
		 */
332
		usb_status |= dwc->gadget.is_selfpowered;
333

334 335
		if ((dwc->speed == DWC3_DSTS_SUPERSPEED) ||
		    (dwc->speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
336 337 338 339 340 341 342
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (reg & DWC3_DCTL_INITU1ENA)
				usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
			if (reg & DWC3_DCTL_INITU2ENA)
				usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
		}

343 344 345 346 347 348 349 350 351 352 353 354
		break;

	case USB_RECIP_INTERFACE:
		/*
		 * Function Remote Wake Capable	D0
		 * Function Remote Wakeup	D1
		 */
		break;

	case USB_RECIP_ENDPOINT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
355
			return -EINVAL;
356 357 358 359 360 361

		if (dep->flags & DWC3_EP_STALL)
			usb_status = 1 << USB_ENDPOINT_HALT;
		break;
	default:
		return -EINVAL;
J
Joe Perches 已提交
362
	}
363 364 365

	response_pkt = (__le16 *) dwc->setup_buf;
	*response_pkt = cpu_to_le16(usb_status);
366 367 368

	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
369
	dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
370
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
371
	dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
372 373

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
374 375
}

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
static int dwc3_ep0_handle_u1(struct dwc3 *dwc, enum usb_device_state state,
		int set)
{
	u32 reg;

	if (state != USB_STATE_CONFIGURED)
		return -EINVAL;
	if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			(dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
		return -EINVAL;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (set)
		reg |= DWC3_DCTL_INITU1ENA;
	else
		reg &= ~DWC3_DCTL_INITU1ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

static int dwc3_ep0_handle_u2(struct dwc3 *dwc, enum usb_device_state state,
		int set)
{
	u32 reg;


	if (state != USB_STATE_CONFIGURED)
		return -EINVAL;
	if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			(dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
		return -EINVAL;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (set)
		reg |= DWC3_DCTL_INITU2ENA;
	else
		reg &= ~DWC3_DCTL_INITU2ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

static int dwc3_ep0_handle_test(struct dwc3 *dwc, enum usb_device_state state,
		u32 wIndex, int set)
{
	if ((wIndex & 0xff) != 0)
		return -EINVAL;
	if (!set)
		return -EINVAL;

	switch (wIndex >> 8) {
	case TEST_J:
	case TEST_K:
	case TEST_SE0_NAK:
	case TEST_PACKET:
	case TEST_FORCE_EN:
		dwc->test_mode_nr = wIndex >> 8;
		dwc->test_mode = true;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static int dwc3_ep0_handle_device(struct dwc3 *dwc,
444 445
		struct usb_ctrlrequest *ctrl, int set)
{
446
	enum usb_device_state	state;
447 448
	u32			wValue;
	u32			wIndex;
449
	int			ret = 0;
450 451 452

	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
453 454
	state = dwc->gadget.state;

455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
	switch (wValue) {
	case USB_DEVICE_REMOTE_WAKEUP:
		break;
	/*
	 * 9.4.1 says only only for SS, in AddressState only for
	 * default control pipe
	 */
	case USB_DEVICE_U1_ENABLE:
		ret = dwc3_ep0_handle_u1(dwc, state, set);
		break;
	case USB_DEVICE_U2_ENABLE:
		ret = dwc3_ep0_handle_u2(dwc, state, set);
		break;
	case USB_DEVICE_LTM_ENABLE:
		ret = -EINVAL;
		break;
	case USB_DEVICE_TEST_MODE:
		ret = dwc3_ep0_handle_test(dwc, state, wIndex, set);
		break;
	default:
		ret = -EINVAL;
	}
477

478 479
	return ret;
}
480

481 482 483 484 485 486 487
static int dwc3_ep0_handle_intf(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	enum usb_device_state	state;
	u32			wValue;
	u32			wIndex;
	int			ret = 0;
488

489 490 491
	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
	state = dwc->gadget.state;
492

493 494 495 496 497 498 499 500 501 502 503 504
	switch (wValue) {
	case USB_INTRF_FUNC_SUSPEND:
		if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
			/* XXX enable Low power suspend */
			;
		if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
			/* XXX enable remote wakeup */
			;
		break;
	default:
		ret = -EINVAL;
	}
505

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
	return ret;
}

static int dwc3_ep0_handle_endpoint(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	struct dwc3_ep		*dep;
	enum usb_device_state	state;
	u32			wValue;
	u32			wIndex;
	int			ret;

	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
	state = dwc->gadget.state;

	switch (wValue) {
	case USB_ENDPOINT_HALT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
526
			return -EINVAL;
527

528
		if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
529
			break;
530 531 532

		ret = __dwc3_gadget_ep_set_halt(dep, set, true);
		if (ret)
533
			return -EINVAL;
534
		break;
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
	default:
		return -EINVAL;
	}

	return 0;
}

static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	u32			recip;
	int			ret;
	enum usb_device_state	state;

	recip = ctrl->bRequestType & USB_RECIP_MASK;
	state = dwc->gadget.state;
551

552 553 554 555
	switch (recip) {
	case USB_RECIP_DEVICE:
		ret = dwc3_ep0_handle_device(dwc, ctrl, set);
		break;
556
	case USB_RECIP_INTERFACE:
557
		ret = dwc3_ep0_handle_intf(dwc, ctrl, set);
558 559
		break;
	case USB_RECIP_ENDPOINT:
560
		ret = dwc3_ep0_handle_endpoint(dwc, ctrl, set);
561 562
		break;
	default:
563
		ret = -EINVAL;
J
Joe Perches 已提交
564
	}
565

566
	return ret;
567 568 569 570
}

static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
571
	enum usb_device_state state = dwc->gadget.state;
572 573 574 575
	u32 addr;
	u32 reg;

	addr = le16_to_cpu(ctrl->wValue);
576
	if (addr > 127) {
577
		dwc3_trace(trace_dwc3_ep0, "invalid device address %d", addr);
578
		return -EINVAL;
579 580
	}

581
	if (state == USB_STATE_CONFIGURED) {
582 583
		dwc3_trace(trace_dwc3_ep0,
				"trying to set address when configured");
584 585
		return -EINVAL;
	}
586

587 588 589 590
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	reg |= DWC3_DCFG_DEVADDR(addr);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
591

592
	if (addr)
593
		usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
594
	else
595
		usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
596

597
	return 0;
598 599 600 601 602 603 604 605 606 607 608 609 610 611
}

static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	spin_unlock(&dwc->lock);
	ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
	spin_lock(&dwc->lock);
	return ret;
}

static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
612
	enum usb_device_state state = dwc->gadget.state;
613 614
	u32 cfg;
	int ret;
615
	u32 reg;
616 617 618

	cfg = le16_to_cpu(ctrl->wValue);

619 620
	switch (state) {
	case USB_STATE_DEFAULT:
621 622
		return -EINVAL;

623
	case USB_STATE_ADDRESS:
624 625
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		/* if the cfg matches and the cfg is non zero */
626
		if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
627 628 629 630 631 632 633 634 635 636

			/*
			 * only change state if set_config has already
			 * been processed. If gadget driver returns
			 * USB_GADGET_DELAYED_STATUS, we will wait
			 * to change the state on the next usb_ep_queue()
			 */
			if (ret == 0)
				usb_gadget_set_state(&dwc->gadget,
						USB_STATE_CONFIGURED);
637

638 639 640 641 642 643 644
			/*
			 * Enable transition to U1/U2 state when
			 * nothing is pending from application.
			 */
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
645
		}
646 647
		break;

648
	case USB_STATE_CONFIGURED:
649
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
650
		if (!cfg && !ret)
651 652
			usb_gadget_set_state(&dwc->gadget,
					USB_STATE_ADDRESS);
653
		break;
654 655
	default:
		ret = -EINVAL;
656
	}
657
	return ret;
658 659
}

660 661 662 663 664 665 666 667 668 669 670
static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
{
	struct dwc3_ep	*dep = to_dwc3_ep(ep);
	struct dwc3	*dwc = dep->dwc;

	u32		param = 0;
	u32		reg;

	struct timing {
		u8	u1sel;
		u8	u1pel;
671 672
		__le16	u2sel;
		__le16	u2pel;
673 674 675 676 677 678 679 680
	} __packed timing;

	int		ret;

	memcpy(&timing, req->buf, sizeof(timing));

	dwc->u1sel = timing.u1sel;
	dwc->u1pel = timing.u1pel;
681 682
	dwc->u2sel = le16_to_cpu(timing.u2sel);
	dwc->u2pel = le16_to_cpu(timing.u2pel);
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (reg & DWC3_DCTL_INITU2ENA)
		param = dwc->u2pel;
	if (reg & DWC3_DCTL_INITU1ENA)
		param = dwc->u1pel;

	/*
	 * According to Synopsys Databook, if parameter is
	 * greater than 125, a value of zero should be
	 * programmed in the register.
	 */
	if (param > 125)
		param = 0;

	/* now that we have the time, issue DGCMD Set Sel */
	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_PERIODIC_PAR, param);
	WARN_ON(ret < 0);
}

static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	struct dwc3_ep	*dep;
707
	enum usb_device_state state = dwc->gadget.state;
708 709 710
	u16		wLength;
	u16		wValue;

711
	if (state == USB_STATE_DEFAULT)
712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
		return -EINVAL;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);

	if (wLength != 6) {
		dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
				wLength);
		return -EINVAL;
	}

	/*
	 * To handle Set SEL we need to receive 6 bytes from Host. So let's
	 * queue a usb_request for 6 bytes.
	 *
	 * Remember, though, this controller can't handle non-wMaxPacketSize
	 * aligned transfers on the OUT direction, so we queue a request for
	 * wMaxPacketSize instead.
	 */
	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
	dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
	dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
}

740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	u16		wLength;
	u16		wValue;
	u16		wIndex;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);
	wIndex = le16_to_cpu(ctrl->wIndex);

	if (wIndex || wLength)
		return -EINVAL;

	/*
	 * REVISIT It's unclear from Databook what to do with this
	 * value. For now, just cache it.
	 */
	dwc->isoch_delay = wValue;

	return 0;
}

762 763 764 765 766 767
static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	switch (ctrl->bRequest) {
	case USB_REQ_GET_STATUS:
768
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_GET_STATUS");
769 770 771
		ret = dwc3_ep0_handle_status(dwc, ctrl);
		break;
	case USB_REQ_CLEAR_FEATURE:
772
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_CLEAR_FEATURE");
773 774 775
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
		break;
	case USB_REQ_SET_FEATURE:
776
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_FEATURE");
777 778 779
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
		break;
	case USB_REQ_SET_ADDRESS:
780
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ADDRESS");
781 782 783
		ret = dwc3_ep0_set_address(dwc, ctrl);
		break;
	case USB_REQ_SET_CONFIGURATION:
784
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_CONFIGURATION");
785 786
		ret = dwc3_ep0_set_config(dwc, ctrl);
		break;
787
	case USB_REQ_SET_SEL:
788
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_SEL");
789 790
		ret = dwc3_ep0_set_sel(dwc, ctrl);
		break;
791
	case USB_REQ_SET_ISOCH_DELAY:
792
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ISOCH_DELAY");
793 794
		ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
		break;
795
	default:
796
		dwc3_trace(trace_dwc3_ep0, "Forwarding to gadget driver");
797 798
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		break;
J
Joe Perches 已提交
799
	}
800 801 802 803 804 805 806 807

	return ret;
}

static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
808
	int ret = -EINVAL;
809 810 811
	u32 len;

	if (!dwc->gadget_driver)
812
		goto out;
813

814 815
	trace_dwc3_ctrl_req(ctrl);

816
	len = le16_to_cpu(ctrl->wLength);
817
	if (!len) {
818 819
		dwc->three_stage_setup = false;
		dwc->ep0_expect_in = false;
820 821
		dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
	} else {
822 823
		dwc->three_stage_setup = true;
		dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
824 825
		dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
	}
826 827 828 829 830 831

	if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
		ret = dwc3_ep0_std_request(dwc, ctrl);
	else
		ret = dwc3_ep0_delegate_req(dwc, ctrl);

832 833 834
	if (ret == USB_GADGET_DELAYED_STATUS)
		dwc->delayed_status = true;

835 836 837
out:
	if (ret < 0)
		dwc3_ep0_stall_and_restart(dwc);
838 839 840 841 842 843 844
}

static void dwc3_ep0_complete_data(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r = NULL;
	struct usb_request	*ur;
845
	struct dwc3_trb		*trb;
846
	struct dwc3_ep		*ep0;
847 848 849 850 851
	unsigned		transfer_size = 0;
	unsigned		maxp;
	unsigned		remaining_ur_length;
	void			*buf;
	u32			transferred = 0;
852
	u32			status;
853
	u32			length;
854 855 856
	u8			epnum;

	epnum = event->endpoint_number;
857
	ep0 = dwc->eps[0];
858

859 860
	dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;

861
	trb = dwc->ep0_trb;
862

F
Felipe Balbi 已提交
863 864
	trace_dwc3_complete_trb(ep0, trb);

865
	r = next_request(&ep0->pending_list);
F
Felipe Balbi 已提交
866 867 868
	if (!r)
		return;

869 870
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
871 872
		dwc->setup_packet_pending = true;

873
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received");
874 875 876 877 878 879 880

		if (r)
			dwc3_gadget_giveback(ep0, r, -ECONNRESET);

		return;
	}

881
	ur = &r->request;
882 883
	buf = ur->buf;
	remaining_ur_length = ur->length;
884

885
	length = trb->size & DWC3_TRB_SIZE_MASK;
886

887 888
	maxp = ep0->endpoint.maxpacket;

889
	if (dwc->ep0_bounced) {
890 891 892 893 894 895 896 897 898 899 900 901 902 903
		/*
		 * Handle the first TRB before handling the bounce buffer if
		 * the request length is greater than the bounce buffer size
		 */
		if (ur->length > DWC3_EP0_BOUNCE_SIZE) {
			transfer_size = ALIGN(ur->length - maxp, maxp);
			transferred = transfer_size - length;
			buf = (u8 *)buf + transferred;
			ur->actual += transferred;
			remaining_ur_length -= transferred;

			trb++;
			length = trb->size & DWC3_TRB_SIZE_MASK;

904
			ep0->trb_enqueue = 0;
905 906
		}

907 908
		transfer_size = roundup((ur->length - transfer_size),
					maxp);
909

910 911 912
		transferred = min_t(u32, remaining_ur_length,
				    transfer_size - length);
		memcpy(buf, dwc->ep0_bounce, transferred);
913
	} else {
914
		transferred = ur->length - length;
915
	}
916

917 918
	ur->actual += transferred;

919 920 921 922 923
	if ((epnum & 1) && ur->actual < ur->length) {
		/* for some reason we did not get everything out */

		dwc3_ep0_stall_and_restart(dwc);
	} else {
924 925 926 927 928 929 930 931 932 933
		dwc3_gadget_giveback(ep0, r, 0);

		if (IS_ALIGNED(ur->length, ep0->endpoint.maxpacket) &&
				ur->length && ur->zero) {
			int ret;

			dwc->ep0_next_event = DWC3_EP0_COMPLETE;

			ret = dwc3_ep0_start_trans(dwc, epnum,
					dwc->ctrl_req_addr, 0,
934
					DWC3_TRBCTL_CONTROL_DATA, false);
935 936
			WARN_ON(ret < 0);
		}
937 938 939
	}
}

940
static void dwc3_ep0_complete_status(struct dwc3 *dwc,
941 942 943 944
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r;
	struct dwc3_ep		*dep;
945 946
	struct dwc3_trb		*trb;
	u32			status;
947

948
	dep = dwc->eps[0];
949
	trb = dwc->ep0_trb;
950

F
Felipe Balbi 已提交
951 952
	trace_dwc3_complete_trb(dep, trb);

953 954
	if (!list_empty(&dep->pending_list)) {
		r = next_request(&dep->pending_list);
955 956 957 958

		dwc3_gadget_giveback(dep, r, 0);
	}

959 960 961 962 963
	if (dwc->test_mode) {
		int ret;

		ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
		if (ret < 0) {
964
			dwc3_trace(trace_dwc3_ep0, "Invalid Test #%d",
965 966
					dwc->test_mode_nr);
			dwc3_ep0_stall_and_restart(dwc);
967
			return;
968 969 970
		}
	}

971
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
972 973
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
		dwc->setup_packet_pending = true;
974
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received");
975
	}
976

977
	dwc->ep0state = EP0_SETUP_PHASE;
978 979 980 981 982 983
	dwc3_ep0_out_start(dwc);
}

static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
			const struct dwc3_event_depevt *event)
{
984 985 986
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	dep->flags &= ~DWC3_EP_BUSY;
987
	dep->resource_index = 0;
988
	dwc->setup_packet_pending = false;
989

990
	switch (dwc->ep0state) {
991
	case EP0_SETUP_PHASE:
992 993 994
		dwc3_ep0_inspect_setup(dwc, event);
		break;

995
	case EP0_DATA_PHASE:
996 997 998
		dwc3_ep0_complete_data(dwc, event);
		break;

999
	case EP0_STATUS_PHASE:
1000
		dwc3_ep0_complete_status(dwc, event);
1001
		break;
1002 1003 1004 1005
	default:
		WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
	}
}
1006

1007 1008
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req)
1009 1010 1011
{
	int			ret;

1012
	req->direction = !!dep->number;
1013 1014

	if (req->request.length == 0) {
1015
		ret = dwc3_ep0_start_trans(dwc, dep->number,
1016
				dwc->ctrl_req_addr, 0,
1017
				DWC3_TRBCTL_CONTROL_DATA, false);
1018
	} else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
1019
			&& (dep->number == 0)) {
1020
		u32	transfer_size = 0;
1021
		u32	maxpacket;
1022

1023
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1024
				dep->number);
1025
		if (ret) {
1026
			dwc3_trace(trace_dwc3_ep0, "failed to map request");
1027 1028
			return;
		}
1029

1030
		maxpacket = dep->endpoint.maxpacket;
1031

1032 1033 1034 1035 1036 1037 1038 1039
		if (req->request.length > DWC3_EP0_BOUNCE_SIZE) {
			transfer_size = ALIGN(req->request.length - maxpacket,
					      maxpacket);
			ret = dwc3_ep0_start_trans(dwc, dep->number,
						   req->request.dma,
						   transfer_size,
						   DWC3_TRBCTL_CONTROL_DATA,
						   true);
1040 1041
		}

1042 1043 1044
		transfer_size = roundup((req->request.length - transfer_size),
					maxpacket);

1045 1046
		dwc->ep0_bounced = true;

1047 1048
		ret = dwc3_ep0_start_trans(dwc, dep->number,
				dwc->ep0_bounce_addr, transfer_size,
1049
				DWC3_TRBCTL_CONTROL_DATA, false);
1050
	} else {
1051
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1052
				dep->number);
1053
		if (ret) {
1054
			dwc3_trace(trace_dwc3_ep0, "failed to map request");
1055 1056
			return;
		}
1057

1058
		ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
1059 1060
				req->request.length, DWC3_TRBCTL_CONTROL_DATA,
				false);
1061 1062 1063
	}

	WARN_ON(ret < 0);
1064 1065
}

1066
static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
1067
{
1068
	struct dwc3		*dwc = dep->dwc;
1069
	u32			type;
1070

1071 1072 1073
	type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
		: DWC3_TRBCTL_CONTROL_STATUS2;

1074
	return dwc3_ep0_start_trans(dwc, dep->number,
1075
			dwc->ctrl_req_addr, 0, type, false);
1076
}
1077

1078
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
1079 1080
{
	WARN_ON(dwc3_ep0_start_control_status(dep));
1081 1082
}

1083 1084 1085 1086 1087 1088 1089 1090
static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	__dwc3_ep0_do_control_status(dwc, dep);
}

1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
	int			ret;

	if (!dep->resource_index)
		return;

	cmd = DWC3_DEPCMD_ENDTRANSFER;
	cmd |= DWC3_DEPCMD_CMDIOC;
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
	memset(&params, 0, sizeof(params));
1104
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1105 1106 1107 1108
	WARN_ON_ONCE(ret);
	dep->resource_index = 0;
}

1109 1110 1111 1112 1113
static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	switch (event->status) {
	case DEPEVT_STATUS_CONTROL_DATA:
1114
		/*
1115 1116 1117
		 * We already have a DATA transfer in the controller's cache,
		 * if we receive a XferNotReady(DATA) we will ignore it, unless
		 * it's for the wrong direction.
1118
		 *
1119 1120 1121
		 * In that case, we must issue END_TRANSFER command to the Data
		 * Phase we already have started and issue SetStall on the
		 * control endpoint.
1122 1123
		 */
		if (dwc->ep0_expect_in != event->endpoint_number) {
1124 1125
			struct dwc3_ep	*dep = dwc->eps[dwc->ep0_expect_in];

1126 1127
			dwc3_trace(trace_dwc3_ep0,
					"Wrong direction for Data phase");
1128
			dwc3_ep0_end_control_data(dwc, dep);
1129 1130 1131 1132
			dwc3_ep0_stall_and_restart(dwc);
			return;
		}

1133
		break;
1134

1135
	case DEPEVT_STATUS_CONTROL_STATUS:
1136 1137 1138
		if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
			return;

1139 1140
		dwc->ep0state = EP0_STATUS_PHASE;

1141 1142
		if (dwc->delayed_status) {
			WARN_ON_ONCE(event->endpoint_number != 1);
1143
			dwc3_trace(trace_dwc3_ep0, "Delayed Status");
1144 1145 1146
			return;
		}

1147
		dwc3_ep0_do_control_status(dwc, event);
1148 1149 1150 1151
	}
}

void dwc3_ep0_interrupt(struct dwc3 *dwc,
F
Felipe Balbi 已提交
1152
		const struct dwc3_event_depevt *event)
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
{
	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
		dwc3_ep0_xfer_complete(dwc, event);
		break;

	case DWC3_DEPEVT_XFERNOTREADY:
		dwc3_ep0_xfernotready(dwc, event);
		break;

	case DWC3_DEPEVT_XFERINPROGRESS:
	case DWC3_DEPEVT_RXTXFIFOEVT:
	case DWC3_DEPEVT_STREAMEVT:
	case DWC3_DEPEVT_EPCMDCMPLT:
		break;
	}
}