ep0.c 25.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
F
Felipe Balbi 已提交
2
/*
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 */

#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
23
#include <linux/usb/composite.h>
24 25

#include "core.h"
26
#include "debug.h"
27 28 29
#include "gadget.h"
#include "io.h"

30
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
31 32
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req);
33

34
static void dwc3_ep0_prepare_one_trb(struct dwc3_ep *dep,
35
		dma_addr_t buf_dma, u32 len, u32 type, bool chain)
36
{
37
	struct dwc3_trb			*trb;
38
	struct dwc3			*dwc;
39

40
	dwc = dep->dwc;
41
	trb = &dwc->ep0_trb[dep->trb_enqueue];
42 43

	if (chain)
44
		dep->trb_enqueue++;
45

46 47 48 49
	trb->bpl = lower_32_bits(buf_dma);
	trb->bph = upper_32_bits(buf_dma);
	trb->size = len;
	trb->ctrl = type;
50

51 52
	trb->ctrl |= (DWC3_TRB_CTRL_HWO
			| DWC3_TRB_CTRL_ISP_IMI);
53

54 55 56 57 58 59
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;
	else
		trb->ctrl |= (DWC3_TRB_CTRL_IOC
				| DWC3_TRB_CTRL_LST);

60 61 62
	trace_dwc3_prepare_trb(dep, trb);
}

63
static int dwc3_ep0_start_trans(struct dwc3_ep *dep)
64 65
{
	struct dwc3_gadget_ep_cmd_params params;
66
	struct dwc3			*dwc;
67 68 69
	int				ret;

	if (dep->flags & DWC3_EP_BUSY)
70 71
		return 0;

72 73
	dwc = dep->dwc;

74
	memset(&params, 0, sizeof(params));
75 76
	params.param0 = upper_32_bits(dwc->ep0_trb_addr);
	params.param1 = lower_32_bits(dwc->ep0_trb_addr);
77

78
	ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_STARTTRANSFER, &params);
79
	if (ret < 0)
80 81
		return ret;

82
	dep->flags |= DWC3_EP_BUSY;
83
	dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
84 85
	dwc->ep0_next_event = DWC3_EP0_COMPLETE;

86 87 88 89 90 91
	return 0;
}

static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
		struct dwc3_request *req)
{
92
	struct dwc3		*dwc = dep->dwc;
93 94 95 96 97

	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->epnum		= dep->number;

98
	list_add_tail(&req->list, &dep->pending_list);
99

100 101 102 103 104 105 106 107 108 109 110 111 112 113
	/*
	 * Gadget driver might not be quick enough to queue a request
	 * before we get a Transfer Not Ready event on this endpoint.
	 *
	 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
	 * flag is set, it's telling us that as soon as Gadget queues the
	 * required request, we should kick the transfer here because the
	 * IRQ we were waiting for is long gone.
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
		unsigned	direction;

		direction = !!(dep->flags & DWC3_EP0_DIR_IN);

114 115
		if (dwc->ep0state != EP0_DATA_PHASE) {
			dev_WARN(dwc->dev, "Unexpected pending request\n");
116 117
			return 0;
		}
118

119 120
		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

121 122
		dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
				DWC3_EP0_DIR_IN);
123 124 125 126 127 128 129 130 131

		return 0;
	}

	/*
	 * In case gadget driver asked us to delay the STATUS phase,
	 * handle it here.
	 */
	if (dwc->delayed_status) {
132 133 134
		unsigned	direction;

		direction = !dwc->ep0_expect_in;
135
		dwc->delayed_status = false;
136
		usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
137 138

		if (dwc->ep0state == EP0_STATUS_PHASE)
139
			__dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
140 141

		return 0;
142 143
	}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
	/*
	 * Unfortunately we have uncovered a limitation wrt the Data Phase.
	 *
	 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
	 * come before issueing Start Transfer command, but if we do, we will
	 * miss situations where the host starts another SETUP phase instead of
	 * the DATA phase.  Such cases happen at least on TD.7.6 of the Link
	 * Layer Compliance Suite.
	 *
	 * The problem surfaces due to the fact that in case of back-to-back
	 * SETUP packets there will be no XferNotReady(DATA) generated and we
	 * will be stuck waiting for XferNotReady(DATA) forever.
	 *
	 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
	 * it tells us to start Data Phase right away. It also mentions that if
	 * we receive a SETUP phase instead of the DATA phase, core will issue
	 * XferComplete for the DATA phase, before actually initiating it in
	 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
	 * can only be used to print some debugging logs, as the core expects
	 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
	 * just so it completes right away, without transferring anything and,
	 * only then, we can go back to the SETUP phase.
	 *
	 * Because of this scenario, SNPS decided to change the programming
	 * model of control transfers and support on-demand transfers only for
	 * the STATUS phase. To fix the issue we have now, we will always wait
	 * for gadget driver to queue the DATA phase's struct usb_request, then
	 * start it right away.
	 *
	 * If we're actually in a 2-stage transfer, we will wait for
	 * XferNotReady(STATUS).
	 */
	if (dwc->three_stage_setup) {
		unsigned        direction;

		direction = dwc->ep0_expect_in;
		dwc->ep0state = EP0_DATA_PHASE;

		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

		dep->flags &= ~DWC3_EP0_DIR_IN;
	}

187
	return 0;
188 189 190 191 192 193 194 195 196 197 198 199 200 201
}

int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
		gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
202
	if (!dep->endpoint.desc) {
203 204
		dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
				dep->name);
205 206 207 208 209
		ret = -ESHUTDOWN;
		goto out;
	}

	/* we share one TRB for ep0/1 */
210
	if (!list_empty(&dep->pending_list)) {
211 212 213 214 215 216 217 218 219 220 221 222 223 224
		ret = -EBUSY;
		goto out;
	}

	ret = __dwc3_gadget_ep0_queue(dep, req);

out:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
{
225 226 227 228 229
	struct dwc3_ep		*dep;

	/* reinitialize physical ep1 */
	dep = dwc->eps[1];
	dep->flags = DWC3_EP_ENABLED;
230

231
	/* stall is always issued on EP0 */
232
	dep = dwc->eps[0];
233
	__dwc3_gadget_ep_set_halt(dep, 1, false);
234
	dep->flags = DWC3_EP_ENABLED;
235
	dwc->delayed_status = false;
236

237
	if (!list_empty(&dep->pending_list)) {
238 239
		struct dwc3_request	*req;

240
		req = next_request(&dep->pending_list);
241 242 243
		dwc3_gadget_giveback(dep, req, -ECONNRESET);
	}

244
	dwc->ep0state = EP0_SETUP_PHASE;
245 246 247
	dwc3_ep0_out_start(dwc);
}

248
int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
249 250 251 252 253 254 255 256 257
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	dwc3_ep0_stall_and_restart(dwc);

	return 0;
}

258 259 260 261 262 263 264 265 266 267 268 269 270 271
int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep0_set_halt(ep, value);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

272 273
void dwc3_ep0_out_start(struct dwc3 *dwc)
{
274
	struct dwc3_ep			*dep;
275 276
	int				ret;

277 278
	complete(&dwc->ep0_in_setup);

279 280
	dep = dwc->eps[0];
	dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 8,
281
			DWC3_TRBCTL_CONTROL_SETUP, false);
282
	ret = dwc3_ep0_start_trans(dep);
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
	WARN_ON(ret < 0);
}

static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
{
	struct dwc3_ep		*dep;
	u32			windex = le16_to_cpu(wIndex_le);
	u32			epnum;

	epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
	if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
		epnum |= 1;

	dep = dwc->eps[epnum];
	if (dep->flags & DWC3_EP_ENABLED)
		return dep;

	return NULL;
}

303
static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
304 305 306 307 308
{
}
/*
 * ch 9.4.5
 */
309 310
static int dwc3_ep0_handle_status(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl)
311 312 313
{
	struct dwc3_ep		*dep;
	u32			recip;
314
	u32			value;
315
	u32			reg;
316 317 318
	u16			usb_status = 0;
	__le16			*response_pkt;

319 320 321 322 323
	/* We don't support PTM_STATUS */
	value = le16_to_cpu(ctrl->wValue);
	if (value != 0)
		return -EINVAL;

324 325 326 327
	recip = ctrl->bRequestType & USB_RECIP_MASK;
	switch (recip) {
	case USB_RECIP_DEVICE:
		/*
328
		 * LTM will be set once we know how to set this in HW.
329
		 */
330
		usb_status |= dwc->gadget.is_selfpowered;
331

332 333
		if ((dwc->speed == DWC3_DSTS_SUPERSPEED) ||
		    (dwc->speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
334 335 336 337 338 339 340
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (reg & DWC3_DCTL_INITU1ENA)
				usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
			if (reg & DWC3_DCTL_INITU2ENA)
				usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
		}

341 342 343 344 345 346 347 348 349 350 351 352
		break;

	case USB_RECIP_INTERFACE:
		/*
		 * Function Remote Wake Capable	D0
		 * Function Remote Wakeup	D1
		 */
		break;

	case USB_RECIP_ENDPOINT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
353
			return -EINVAL;
354 355 356 357 358 359

		if (dep->flags & DWC3_EP_STALL)
			usb_status = 1 << USB_ENDPOINT_HALT;
		break;
	default:
		return -EINVAL;
J
Joe Perches 已提交
360
	}
361 362 363

	response_pkt = (__le16 *) dwc->setup_buf;
	*response_pkt = cpu_to_le16(usb_status);
364 365 366

	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
367
	dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
368
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
369
	dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
370 371

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
372 373
}

374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
static int dwc3_ep0_handle_u1(struct dwc3 *dwc, enum usb_device_state state,
		int set)
{
	u32 reg;

	if (state != USB_STATE_CONFIGURED)
		return -EINVAL;
	if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			(dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
		return -EINVAL;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (set)
		reg |= DWC3_DCTL_INITU1ENA;
	else
		reg &= ~DWC3_DCTL_INITU1ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

static int dwc3_ep0_handle_u2(struct dwc3 *dwc, enum usb_device_state state,
		int set)
{
	u32 reg;


	if (state != USB_STATE_CONFIGURED)
		return -EINVAL;
	if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
			(dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
		return -EINVAL;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (set)
		reg |= DWC3_DCTL_INITU2ENA;
	else
		reg &= ~DWC3_DCTL_INITU2ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

static int dwc3_ep0_handle_test(struct dwc3 *dwc, enum usb_device_state state,
		u32 wIndex, int set)
{
	if ((wIndex & 0xff) != 0)
		return -EINVAL;
	if (!set)
		return -EINVAL;

	switch (wIndex >> 8) {
	case TEST_J:
	case TEST_K:
	case TEST_SE0_NAK:
	case TEST_PACKET:
	case TEST_FORCE_EN:
		dwc->test_mode_nr = wIndex >> 8;
		dwc->test_mode = true;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static int dwc3_ep0_handle_device(struct dwc3 *dwc,
442 443
		struct usb_ctrlrequest *ctrl, int set)
{
444
	enum usb_device_state	state;
445 446
	u32			wValue;
	u32			wIndex;
447
	int			ret = 0;
448 449 450

	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
451 452
	state = dwc->gadget.state;

453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
	switch (wValue) {
	case USB_DEVICE_REMOTE_WAKEUP:
		break;
	/*
	 * 9.4.1 says only only for SS, in AddressState only for
	 * default control pipe
	 */
	case USB_DEVICE_U1_ENABLE:
		ret = dwc3_ep0_handle_u1(dwc, state, set);
		break;
	case USB_DEVICE_U2_ENABLE:
		ret = dwc3_ep0_handle_u2(dwc, state, set);
		break;
	case USB_DEVICE_LTM_ENABLE:
		ret = -EINVAL;
		break;
	case USB_DEVICE_TEST_MODE:
		ret = dwc3_ep0_handle_test(dwc, state, wIndex, set);
		break;
	default:
		ret = -EINVAL;
	}
475

476 477
	return ret;
}
478

479 480 481 482 483
static int dwc3_ep0_handle_intf(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	u32			wValue;
	int			ret = 0;
484

485
	wValue = le16_to_cpu(ctrl->wValue);
486

487 488
	switch (wValue) {
	case USB_INTRF_FUNC_SUSPEND:
489 490 491 492 493 494 495
		/*
		 * REVISIT: Ideally we would enable some low power mode here,
		 * however it's unclear what we should be doing here.
		 *
		 * For now, we're not doing anything, just making sure we return
		 * 0 so USB Command Verifier tests pass without any errors.
		 */
496 497 498 499
		break;
	default:
		ret = -EINVAL;
	}
500

501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
	return ret;
}

static int dwc3_ep0_handle_endpoint(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	struct dwc3_ep		*dep;
	u32			wValue;
	int			ret;

	wValue = le16_to_cpu(ctrl->wValue);

	switch (wValue) {
	case USB_ENDPOINT_HALT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
517
			return -EINVAL;
518

519
		if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
520
			break;
521 522 523

		ret = __dwc3_gadget_ep_set_halt(dep, set, true);
		if (ret)
524
			return -EINVAL;
525
		break;
526 527 528 529 530 531 532 533 534 535 536 537 538 539
	default:
		return -EINVAL;
	}

	return 0;
}

static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	u32			recip;
	int			ret;

	recip = ctrl->bRequestType & USB_RECIP_MASK;
540

541 542 543 544
	switch (recip) {
	case USB_RECIP_DEVICE:
		ret = dwc3_ep0_handle_device(dwc, ctrl, set);
		break;
545
	case USB_RECIP_INTERFACE:
546
		ret = dwc3_ep0_handle_intf(dwc, ctrl, set);
547 548
		break;
	case USB_RECIP_ENDPOINT:
549
		ret = dwc3_ep0_handle_endpoint(dwc, ctrl, set);
550 551
		break;
	default:
552
		ret = -EINVAL;
J
Joe Perches 已提交
553
	}
554

555
	return ret;
556 557 558 559
}

static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
560
	enum usb_device_state state = dwc->gadget.state;
561 562 563 564
	u32 addr;
	u32 reg;

	addr = le16_to_cpu(ctrl->wValue);
565
	if (addr > 127) {
566
		dev_err(dwc->dev, "invalid device address %d\n", addr);
567
		return -EINVAL;
568 569
	}

570
	if (state == USB_STATE_CONFIGURED) {
571
		dev_err(dwc->dev, "can't SetAddress() from Configured State\n");
572 573
		return -EINVAL;
	}
574

575 576 577 578
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	reg |= DWC3_DCFG_DEVADDR(addr);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
579

580
	if (addr)
581
		usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
582
	else
583
		usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
584

585
	return 0;
586 587 588 589 590 591 592 593 594 595 596 597 598 599
}

static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	spin_unlock(&dwc->lock);
	ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
	spin_lock(&dwc->lock);
	return ret;
}

static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
600
	enum usb_device_state state = dwc->gadget.state;
601 602
	u32 cfg;
	int ret;
603
	u32 reg;
604 605 606

	cfg = le16_to_cpu(ctrl->wValue);

607 608
	switch (state) {
	case USB_STATE_DEFAULT:
609 610
		return -EINVAL;

611
	case USB_STATE_ADDRESS:
612 613
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		/* if the cfg matches and the cfg is non zero */
614
		if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
615 616 617 618 619 620 621 622 623 624

			/*
			 * only change state if set_config has already
			 * been processed. If gadget driver returns
			 * USB_GADGET_DELAYED_STATUS, we will wait
			 * to change the state on the next usb_ep_queue()
			 */
			if (ret == 0)
				usb_gadget_set_state(&dwc->gadget,
						USB_STATE_CONFIGURED);
625

626 627 628 629 630 631 632
			/*
			 * Enable transition to U1/U2 state when
			 * nothing is pending from application.
			 */
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
633
		}
634 635
		break;

636
	case USB_STATE_CONFIGURED:
637
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
638
		if (!cfg && !ret)
639 640
			usb_gadget_set_state(&dwc->gadget,
					USB_STATE_ADDRESS);
641
		break;
642 643
	default:
		ret = -EINVAL;
644
	}
645
	return ret;
646 647
}

648 649 650 651 652 653 654 655 656 657 658
static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
{
	struct dwc3_ep	*dep = to_dwc3_ep(ep);
	struct dwc3	*dwc = dep->dwc;

	u32		param = 0;
	u32		reg;

	struct timing {
		u8	u1sel;
		u8	u1pel;
659 660
		__le16	u2sel;
		__le16	u2pel;
661 662 663 664 665 666 667 668
	} __packed timing;

	int		ret;

	memcpy(&timing, req->buf, sizeof(timing));

	dwc->u1sel = timing.u1sel;
	dwc->u1pel = timing.u1pel;
669 670
	dwc->u2sel = le16_to_cpu(timing.u2sel);
	dwc->u2pel = le16_to_cpu(timing.u2pel);
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (reg & DWC3_DCTL_INITU2ENA)
		param = dwc->u2pel;
	if (reg & DWC3_DCTL_INITU1ENA)
		param = dwc->u1pel;

	/*
	 * According to Synopsys Databook, if parameter is
	 * greater than 125, a value of zero should be
	 * programmed in the register.
	 */
	if (param > 125)
		param = 0;

	/* now that we have the time, issue DGCMD Set Sel */
	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_PERIODIC_PAR, param);
	WARN_ON(ret < 0);
}

static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	struct dwc3_ep	*dep;
695
	enum usb_device_state state = dwc->gadget.state;
696 697
	u16		wLength;

698
	if (state == USB_STATE_DEFAULT)
699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
		return -EINVAL;

	wLength = le16_to_cpu(ctrl->wLength);

	if (wLength != 6) {
		dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
				wLength);
		return -EINVAL;
	}

	/*
	 * To handle Set SEL we need to receive 6 bytes from Host. So let's
	 * queue a usb_request for 6 bytes.
	 *
	 * Remember, though, this controller can't handle non-wMaxPacketSize
	 * aligned transfers on the OUT direction, so we queue a request for
	 * wMaxPacketSize instead.
	 */
	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
	dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
	dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
}

726 727 728 729 730 731 732 733 734 735 736 737 738
static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	u16		wLength;
	u16		wValue;
	u16		wIndex;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);
	wIndex = le16_to_cpu(ctrl->wIndex);

	if (wIndex || wLength)
		return -EINVAL;

739
	dwc->gadget.isoch_delay = wValue;
740 741 742 743

	return 0;
}

744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	switch (ctrl->bRequest) {
	case USB_REQ_GET_STATUS:
		ret = dwc3_ep0_handle_status(dwc, ctrl);
		break;
	case USB_REQ_CLEAR_FEATURE:
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
		break;
	case USB_REQ_SET_FEATURE:
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
		break;
	case USB_REQ_SET_ADDRESS:
		ret = dwc3_ep0_set_address(dwc, ctrl);
		break;
	case USB_REQ_SET_CONFIGURATION:
		ret = dwc3_ep0_set_config(dwc, ctrl);
		break;
764 765 766
	case USB_REQ_SET_SEL:
		ret = dwc3_ep0_set_sel(dwc, ctrl);
		break;
767 768 769
	case USB_REQ_SET_ISOCH_DELAY:
		ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
		break;
770 771 772
	default:
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		break;
J
Joe Perches 已提交
773
	}
774 775 776 777 778 779 780

	return ret;
}

static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
781
	struct usb_ctrlrequest *ctrl = (void *) dwc->ep0_trb;
782
	int ret = -EINVAL;
783 784 785
	u32 len;

	if (!dwc->gadget_driver)
786
		goto out;
787

788 789
	trace_dwc3_ctrl_req(ctrl);

790
	len = le16_to_cpu(ctrl->wLength);
791
	if (!len) {
792 793
		dwc->three_stage_setup = false;
		dwc->ep0_expect_in = false;
794 795
		dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
	} else {
796 797
		dwc->three_stage_setup = true;
		dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
798 799
		dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
	}
800 801 802 803 804 805

	if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
		ret = dwc3_ep0_std_request(dwc, ctrl);
	else
		ret = dwc3_ep0_delegate_req(dwc, ctrl);

806 807 808
	if (ret == USB_GADGET_DELAYED_STATUS)
		dwc->delayed_status = true;

809 810 811
out:
	if (ret < 0)
		dwc3_ep0_stall_and_restart(dwc);
812 813 814 815 816 817 818
}

static void dwc3_ep0_complete_data(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r = NULL;
	struct usb_request	*ur;
819
	struct dwc3_trb		*trb;
820
	struct dwc3_ep		*ep0;
821
	u32			transferred = 0;
822
	u32			status;
823
	u32			length;
824 825 826
	u8			epnum;

	epnum = event->endpoint_number;
827
	ep0 = dwc->eps[0];
828

829
	dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
830
	trb = dwc->ep0_trb;
F
Felipe Balbi 已提交
831 832
	trace_dwc3_complete_trb(ep0, trb);

833
	r = next_request(&ep0->pending_list);
F
Felipe Balbi 已提交
834 835 836
	if (!r)
		return;

837 838
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
839
		dwc->setup_packet_pending = true;
840 841 842 843 844 845
		if (r)
			dwc3_gadget_giveback(ep0, r, -ECONNRESET);

		return;
	}

846 847
	ur = &r->request;

848
	length = trb->size & DWC3_TRB_SIZE_MASK;
849 850
	transferred = ur->length - length;
	ur->actual += transferred;
851

F
Felipe Balbi 已提交
852 853
	if ((IS_ALIGNED(ur->length, ep0->endpoint.maxpacket) &&
	     ur->length && ur->zero) || dwc->ep0_bounced) {
854 855
		trb++;
		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
F
Felipe Balbi 已提交
856
		trace_dwc3_complete_trb(ep0, trb);
857 858 859 860 861 862

		if (r->direction)
			dwc->eps[1]->trb_enqueue = 0;
		else
			dwc->eps[0]->trb_enqueue = 0;

863
		dwc->ep0_bounced = false;
864
	}
865

F
Felipe Balbi 已提交
866
	if ((epnum & 1) && ur->actual < ur->length)
867
		dwc3_ep0_stall_and_restart(dwc);
F
Felipe Balbi 已提交
868
	else
869
		dwc3_gadget_giveback(ep0, r, 0);
870 871
}

872
static void dwc3_ep0_complete_status(struct dwc3 *dwc,
873 874 875 876
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r;
	struct dwc3_ep		*dep;
877 878
	struct dwc3_trb		*trb;
	u32			status;
879

880
	dep = dwc->eps[0];
881
	trb = dwc->ep0_trb;
882

F
Felipe Balbi 已提交
883 884
	trace_dwc3_complete_trb(dep, trb);

885 886
	if (!list_empty(&dep->pending_list)) {
		r = next_request(&dep->pending_list);
887 888 889 890

		dwc3_gadget_giveback(dep, r, 0);
	}

891 892 893 894 895
	if (dwc->test_mode) {
		int ret;

		ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
		if (ret < 0) {
896
			dev_err(dwc->dev, "invalid test #%d\n",
897 898
					dwc->test_mode_nr);
			dwc3_ep0_stall_and_restart(dwc);
899
			return;
900 901 902
		}
	}

903
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
904
	if (status == DWC3_TRBSTS_SETUP_PENDING)
905
		dwc->setup_packet_pending = true;
906

907
	dwc->ep0state = EP0_SETUP_PHASE;
908 909 910 911 912 913
	dwc3_ep0_out_start(dwc);
}

static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
			const struct dwc3_event_depevt *event)
{
914 915 916
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	dep->flags &= ~DWC3_EP_BUSY;
917
	dep->resource_index = 0;
918
	dwc->setup_packet_pending = false;
919

920
	switch (dwc->ep0state) {
921
	case EP0_SETUP_PHASE:
922 923 924
		dwc3_ep0_inspect_setup(dwc, event);
		break;

925
	case EP0_DATA_PHASE:
926 927 928
		dwc3_ep0_complete_data(dwc, event);
		break;

929
	case EP0_STATUS_PHASE:
930
		dwc3_ep0_complete_status(dwc, event);
931
		break;
932 933 934 935
	default:
		WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
	}
}
936

937 938
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req)
939 940 941
{
	int			ret;

942
	req->direction = !!dep->number;
943 944

	if (req->request.length == 0) {
945
		dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 0,
946
				DWC3_TRBCTL_CONTROL_DATA, false);
947
		ret = dwc3_ep0_start_trans(dep);
948
	} else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
949
			&& (dep->number == 0)) {
950
		u32	maxpacket;
951
		u32	rem;
952

953 954
		ret = usb_gadget_map_request_by_dev(dwc->sysdev,
				&req->request, dep->number);
955
		if (ret)
956
			return;
957

958
		maxpacket = dep->endpoint.maxpacket;
959
		rem = req->request.length % maxpacket;
960 961
		dwc->ep0_bounced = true;

962 963 964 965 966 967
		/* prepare normal TRB */
		dwc3_ep0_prepare_one_trb(dep, req->request.dma,
					 req->request.length,
					 DWC3_TRBCTL_CONTROL_DATA,
					 true);

968 969
		req->trb = &dwc->ep0_trb[dep->trb_enqueue - 1];

970 971 972 973
		/* Now prepare one extra TRB to align transfer size */
		dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr,
					 maxpacket - rem,
					 DWC3_TRBCTL_CONTROL_DATA,
974 975
					 false);
		ret = dwc3_ep0_start_trans(dep);
F
Felipe Balbi 已提交
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
	} else if (IS_ALIGNED(req->request.length, dep->endpoint.maxpacket) &&
		   req->request.length && req->request.zero) {
		u32	maxpacket;

		ret = usb_gadget_map_request_by_dev(dwc->sysdev,
				&req->request, dep->number);
		if (ret)
			return;

		maxpacket = dep->endpoint.maxpacket;

		/* prepare normal TRB */
		dwc3_ep0_prepare_one_trb(dep, req->request.dma,
					 req->request.length,
					 DWC3_TRBCTL_CONTROL_DATA,
					 true);

993 994
		req->trb = &dwc->ep0_trb[dep->trb_enqueue - 1];

F
Felipe Balbi 已提交
995 996 997 998 999
		/* Now prepare one extra TRB to align transfer size */
		dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr,
					 0, DWC3_TRBCTL_CONTROL_DATA,
					 false);
		ret = dwc3_ep0_start_trans(dep);
1000
	} else {
1001 1002
		ret = usb_gadget_map_request_by_dev(dwc->sysdev,
				&req->request, dep->number);
1003
		if (ret)
1004
			return;
1005

1006
		dwc3_ep0_prepare_one_trb(dep, req->request.dma,
1007 1008
				req->request.length, DWC3_TRBCTL_CONTROL_DATA,
				false);
1009 1010 1011

		req->trb = &dwc->ep0_trb[dep->trb_enqueue];

1012
		ret = dwc3_ep0_start_trans(dep);
1013 1014 1015
	}

	WARN_ON(ret < 0);
1016 1017
}

1018
static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
1019
{
1020
	struct dwc3		*dwc = dep->dwc;
1021
	u32			type;
1022

1023 1024 1025
	type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
		: DWC3_TRBCTL_CONTROL_STATUS2;

1026 1027
	dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 0, type, false);
	return dwc3_ep0_start_trans(dep);
1028
}
1029

1030
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
1031 1032
{
	WARN_ON(dwc3_ep0_start_control_status(dep));
1033 1034
}

1035 1036 1037 1038 1039 1040 1041 1042
static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	__dwc3_ep0_do_control_status(dwc, dep);
}

1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
	int			ret;

	if (!dep->resource_index)
		return;

	cmd = DWC3_DEPCMD_ENDTRANSFER;
	cmd |= DWC3_DEPCMD_CMDIOC;
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
	memset(&params, 0, sizeof(params));
1056
	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1057 1058 1059 1060
	WARN_ON_ONCE(ret);
	dep->resource_index = 0;
}

1061 1062 1063 1064 1065
static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	switch (event->status) {
	case DEPEVT_STATUS_CONTROL_DATA:
1066
		/*
1067 1068 1069
		 * We already have a DATA transfer in the controller's cache,
		 * if we receive a XferNotReady(DATA) we will ignore it, unless
		 * it's for the wrong direction.
1070
		 *
1071 1072 1073
		 * In that case, we must issue END_TRANSFER command to the Data
		 * Phase we already have started and issue SetStall on the
		 * control endpoint.
1074 1075
		 */
		if (dwc->ep0_expect_in != event->endpoint_number) {
1076 1077
			struct dwc3_ep	*dep = dwc->eps[dwc->ep0_expect_in];

1078
			dev_err(dwc->dev, "unexpected direction for Data Phase\n");
1079
			dwc3_ep0_end_control_data(dwc, dep);
1080 1081 1082 1083
			dwc3_ep0_stall_and_restart(dwc);
			return;
		}

1084
		break;
1085

1086
	case DEPEVT_STATUS_CONTROL_STATUS:
1087 1088 1089
		if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
			return;

1090 1091
		dwc->ep0state = EP0_STATUS_PHASE;

1092
		if (dwc->delayed_status) {
1093 1094
			struct dwc3_ep *dep = dwc->eps[0];

1095
			WARN_ON_ONCE(event->endpoint_number != 1);
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
			/*
			 * We should handle the delay STATUS phase here if the
			 * request for handling delay STATUS has been queued
			 * into the list.
			 */
			if (!list_empty(&dep->pending_list)) {
				dwc->delayed_status = false;
				usb_gadget_set_state(&dwc->gadget,
						     USB_STATE_CONFIGURED);
				dwc3_ep0_do_control_status(dwc, event);
			}

1108 1109 1110
			return;
		}

1111
		dwc3_ep0_do_control_status(dwc, event);
1112 1113 1114 1115
	}
}

void dwc3_ep0_interrupt(struct dwc3 *dwc,
F
Felipe Balbi 已提交
1116
		const struct dwc3_event_depevt *event)
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
{
	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
		dwc3_ep0_xfer_complete(dwc, event);
		break;

	case DWC3_DEPEVT_XFERNOTREADY:
		dwc3_ep0_xfernotready(dwc, event);
		break;

	case DWC3_DEPEVT_XFERINPROGRESS:
	case DWC3_DEPEVT_RXTXFIFOEVT:
	case DWC3_DEPEVT_STREAMEVT:
	case DWC3_DEPEVT_EPCMDCMPLT:
		break;
	}
}