ep0.c 25.6 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23 24 25 26 27 28 29 30
 */

#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
31
#include <linux/usb/composite.h>
32 33

#include "core.h"
34
#include "debug.h"
35 36 37
#include "gadget.h"
#include "io.h"

38
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
39 40
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req);
41

42 43 44 45 46
static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
{
	switch (state) {
	case EP0_UNCONNECTED:
		return "Unconnected";
47 48 49 50 51 52
	case EP0_SETUP_PHASE:
		return "Setup Phase";
	case EP0_DATA_PHASE:
		return "Data Phase";
	case EP0_STATUS_PHASE:
		return "Status Phase";
53 54 55 56 57 58
	default:
		return "UNKNOWN";
	}
}

static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
59
		u32 len, u32 type)
60 61
{
	struct dwc3_gadget_ep_cmd_params params;
62
	struct dwc3_trb			*trb;
63 64 65 66 67
	struct dwc3_ep			*dep;

	int				ret;

	dep = dwc->eps[epnum];
68
	if (dep->flags & DWC3_EP_BUSY) {
69
		dwc3_trace(trace_dwc3_ep0, "%s still busy", dep->name);
70 71
		return 0;
	}
72

73
	trb = dwc->ep0_trb;
74

75 76 77 78
	trb->bpl = lower_32_bits(buf_dma);
	trb->bph = upper_32_bits(buf_dma);
	trb->size = len;
	trb->ctrl = type;
79

80 81 82 83
	trb->ctrl |= (DWC3_TRB_CTRL_HWO
			| DWC3_TRB_CTRL_LST
			| DWC3_TRB_CTRL_IOC
			| DWC3_TRB_CTRL_ISP_IMI);
84 85

	memset(&params, 0, sizeof(params));
86 87
	params.param0 = upper_32_bits(dwc->ep0_trb_addr);
	params.param1 = lower_32_bits(dwc->ep0_trb_addr);
88 89 90 91

	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_STARTTRANSFER, &params);
	if (ret < 0) {
92 93
		dwc3_trace(trace_dwc3_ep0, "%s STARTTRANSFER failed",
				dep->name);
94 95 96
		return ret;
	}

97
	dep->flags |= DWC3_EP_BUSY;
98
	dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
99 100
			dep->number);

101 102
	dwc->ep0_next_event = DWC3_EP0_COMPLETE;

103 104 105 106 107 108
	return 0;
}

static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
		struct dwc3_request *req)
{
109
	struct dwc3		*dwc = dep->dwc;
110 111 112 113 114 115

	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->epnum		= dep->number;

	list_add_tail(&req->list, &dep->request_list);
116

117 118 119 120 121 122 123 124 125 126 127 128 129 130
	/*
	 * Gadget driver might not be quick enough to queue a request
	 * before we get a Transfer Not Ready event on this endpoint.
	 *
	 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
	 * flag is set, it's telling us that as soon as Gadget queues the
	 * required request, we should kick the transfer here because the
	 * IRQ we were waiting for is long gone.
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
		unsigned	direction;

		direction = !!(dep->flags & DWC3_EP0_DIR_IN);

131 132
		if (dwc->ep0state != EP0_DATA_PHASE) {
			dev_WARN(dwc->dev, "Unexpected pending request\n");
133 134
			return 0;
		}
135

136 137
		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

138 139
		dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
				DWC3_EP0_DIR_IN);
140 141 142 143 144 145 146 147 148

		return 0;
	}

	/*
	 * In case gadget driver asked us to delay the STATUS phase,
	 * handle it here.
	 */
	if (dwc->delayed_status) {
149 150 151
		unsigned	direction;

		direction = !dwc->ep0_expect_in;
152
		dwc->delayed_status = false;
153
		usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
154 155

		if (dwc->ep0state == EP0_STATUS_PHASE)
156
			__dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
157
		else
158 159
			dwc3_trace(trace_dwc3_ep0,
					"too early for delayed status");
160 161

		return 0;
162 163
	}

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
	/*
	 * Unfortunately we have uncovered a limitation wrt the Data Phase.
	 *
	 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
	 * come before issueing Start Transfer command, but if we do, we will
	 * miss situations where the host starts another SETUP phase instead of
	 * the DATA phase.  Such cases happen at least on TD.7.6 of the Link
	 * Layer Compliance Suite.
	 *
	 * The problem surfaces due to the fact that in case of back-to-back
	 * SETUP packets there will be no XferNotReady(DATA) generated and we
	 * will be stuck waiting for XferNotReady(DATA) forever.
	 *
	 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
	 * it tells us to start Data Phase right away. It also mentions that if
	 * we receive a SETUP phase instead of the DATA phase, core will issue
	 * XferComplete for the DATA phase, before actually initiating it in
	 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
	 * can only be used to print some debugging logs, as the core expects
	 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
	 * just so it completes right away, without transferring anything and,
	 * only then, we can go back to the SETUP phase.
	 *
	 * Because of this scenario, SNPS decided to change the programming
	 * model of control transfers and support on-demand transfers only for
	 * the STATUS phase. To fix the issue we have now, we will always wait
	 * for gadget driver to queue the DATA phase's struct usb_request, then
	 * start it right away.
	 *
	 * If we're actually in a 2-stage transfer, we will wait for
	 * XferNotReady(STATUS).
	 */
	if (dwc->three_stage_setup) {
		unsigned        direction;

		direction = dwc->ep0_expect_in;
		dwc->ep0state = EP0_DATA_PHASE;

		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

		dep->flags &= ~DWC3_EP0_DIR_IN;
	}

207
	return 0;
208 209 210 211 212 213 214 215 216 217 218 219 220 221
}

int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
		gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
222
	if (!dep->endpoint.desc) {
223 224
		dwc3_trace(trace_dwc3_ep0,
				"trying to queue request %p to disabled %s",
225 226 227 228 229 230
				request, dep->name);
		ret = -ESHUTDOWN;
		goto out;
	}

	/* we share one TRB for ep0/1 */
231
	if (!list_empty(&dep->request_list)) {
232 233 234 235
		ret = -EBUSY;
		goto out;
	}

236 237
	dwc3_trace(trace_dwc3_ep0,
			"queueing request %p to %s length %d state '%s'",
238 239 240 241 242 243 244 245 246 247 248 249 250
			request, dep->name, request->length,
			dwc3_ep0_state_string(dwc->ep0state));

	ret = __dwc3_gadget_ep0_queue(dep, req);

out:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
{
251 252 253 254 255
	struct dwc3_ep		*dep;

	/* reinitialize physical ep1 */
	dep = dwc->eps[1];
	dep->flags = DWC3_EP_ENABLED;
256

257
	/* stall is always issued on EP0 */
258
	dep = dwc->eps[0];
259
	__dwc3_gadget_ep_set_halt(dep, 1, false);
260
	dep->flags = DWC3_EP_ENABLED;
261
	dwc->delayed_status = false;
262 263 264 265 266 267 268 269

	if (!list_empty(&dep->request_list)) {
		struct dwc3_request	*req;

		req = next_request(&dep->request_list);
		dwc3_gadget_giveback(dep, req, -ECONNRESET);
	}

270
	dwc->ep0state = EP0_SETUP_PHASE;
271 272 273
	dwc3_ep0_out_start(dwc);
}

274
int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
275 276 277 278 279 280 281 282 283
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	dwc3_ep0_stall_and_restart(dwc);

	return 0;
}

284 285 286 287 288 289 290 291 292 293 294 295 296 297
int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep0_set_halt(ep, value);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

298 299 300 301
void dwc3_ep0_out_start(struct dwc3 *dwc)
{
	int				ret;

302 303
	ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
			DWC3_TRBCTL_CONTROL_SETUP);
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	WARN_ON(ret < 0);
}

static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
{
	struct dwc3_ep		*dep;
	u32			windex = le16_to_cpu(wIndex_le);
	u32			epnum;

	epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
	if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
		epnum |= 1;

	dep = dwc->eps[epnum];
	if (dep->flags & DWC3_EP_ENABLED)
		return dep;

	return NULL;
}

324
static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
325 326 327 328 329
{
}
/*
 * ch 9.4.5
 */
330 331
static int dwc3_ep0_handle_status(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl)
332 333 334
{
	struct dwc3_ep		*dep;
	u32			recip;
335
	u32			reg;
336 337 338 339 340 341 342
	u16			usb_status = 0;
	__le16			*response_pkt;

	recip = ctrl->bRequestType & USB_RECIP_MASK;
	switch (recip) {
	case USB_RECIP_DEVICE:
		/*
343
		 * LTM will be set once we know how to set this in HW.
344 345
		 */
		usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
346 347 348 349 350 351 352 353 354

		if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (reg & DWC3_DCTL_INITU1ENA)
				usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
			if (reg & DWC3_DCTL_INITU2ENA)
				usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
		}

355 356 357 358 359 360 361 362 363 364 365 366
		break;

	case USB_RECIP_INTERFACE:
		/*
		 * Function Remote Wake Capable	D0
		 * Function Remote Wakeup	D1
		 */
		break;

	case USB_RECIP_ENDPOINT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
367
			return -EINVAL;
368 369 370 371 372 373

		if (dep->flags & DWC3_EP_STALL)
			usb_status = 1 << USB_ENDPOINT_HALT;
		break;
	default:
		return -EINVAL;
J
Joe Perches 已提交
374
	}
375 376 377

	response_pkt = (__le16 *) dwc->setup_buf;
	*response_pkt = cpu_to_le16(usb_status);
378 379 380

	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
381
	dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
382
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
383
	dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
384 385

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
386 387 388 389 390 391 392 393 394
}

static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	struct dwc3_ep		*dep;
	u32			recip;
	u32			wValue;
	u32			wIndex;
395
	u32			reg;
396
	int			ret;
397
	enum usb_device_state	state;
398 399 400 401

	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
	recip = ctrl->bRequestType & USB_RECIP_MASK;
402 403
	state = dwc->gadget.state;

404 405 406
	switch (recip) {
	case USB_RECIP_DEVICE:

407 408 409
		switch (wValue) {
		case USB_DEVICE_REMOTE_WAKEUP:
			break;
410 411 412 413 414
		/*
		 * 9.4.1 says only only for SS, in AddressState only for
		 * default control pipe
		 */
		case USB_DEVICE_U1_ENABLE:
415
			if (state != USB_STATE_CONFIGURED)
416 417 418 419
				return -EINVAL;
			if (dwc->speed != DWC3_DSTS_SUPERSPEED)
				return -EINVAL;

420 421 422 423 424 425
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (set)
				reg |= DWC3_DCTL_INITU1ENA;
			else
				reg &= ~DWC3_DCTL_INITU1ENA;
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
426
			break;
427

428
		case USB_DEVICE_U2_ENABLE:
429
			if (state != USB_STATE_CONFIGURED)
430 431 432 433 434 435 436 437 438 439
				return -EINVAL;
			if (dwc->speed != DWC3_DSTS_SUPERSPEED)
				return -EINVAL;

			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (set)
				reg |= DWC3_DCTL_INITU2ENA;
			else
				reg &= ~DWC3_DCTL_INITU2ENA;
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
440
			break;
441

442
		case USB_DEVICE_LTM_ENABLE:
443
			return -EINVAL;
444 445 446 447 448 449 450 451
			break;

		case USB_DEVICE_TEST_MODE:
			if ((wIndex & 0xff) != 0)
				return -EINVAL;
			if (!set)
				return -EINVAL;

452 453
			dwc->test_mode_nr = wIndex >> 8;
			dwc->test_mode = true;
454 455 456
			break;
		default:
			return -EINVAL;
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
		}
		break;

	case USB_RECIP_INTERFACE:
		switch (wValue) {
		case USB_INTRF_FUNC_SUSPEND:
			if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
				/* XXX enable Low power suspend */
				;
			if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
				/* XXX enable remote wakeup */
				;
			break;
		default:
			return -EINVAL;
		}
		break;

	case USB_RECIP_ENDPOINT:
		switch (wValue) {
		case USB_ENDPOINT_HALT:
478
			dep = dwc3_wIndex_to_dep(dwc, wIndex);
479 480
			if (!dep)
				return -EINVAL;
481 482
			if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
				break;
483
			ret = __dwc3_gadget_ep_set_halt(dep, set, true);
484 485 486 487 488 489 490 491 492 493
			if (ret)
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}
		break;

	default:
		return -EINVAL;
J
Joe Perches 已提交
494
	}
495 496 497 498 499 500

	return 0;
}

static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
501
	enum usb_device_state state = dwc->gadget.state;
502 503 504 505
	u32 addr;
	u32 reg;

	addr = le16_to_cpu(ctrl->wValue);
506
	if (addr > 127) {
507
		dwc3_trace(trace_dwc3_ep0, "invalid device address %d", addr);
508
		return -EINVAL;
509 510
	}

511
	if (state == USB_STATE_CONFIGURED) {
512 513
		dwc3_trace(trace_dwc3_ep0,
				"trying to set address when configured");
514 515
		return -EINVAL;
	}
516

517 518 519 520
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	reg |= DWC3_DCFG_DEVADDR(addr);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
521

522
	if (addr)
523
		usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
524
	else
525
		usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
526

527
	return 0;
528 529 530 531 532 533 534 535 536 537 538 539 540 541
}

static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	spin_unlock(&dwc->lock);
	ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
	spin_lock(&dwc->lock);
	return ret;
}

static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
542
	enum usb_device_state state = dwc->gadget.state;
543 544
	u32 cfg;
	int ret;
545
	u32 reg;
546

547
	dwc->start_config_issued = false;
548 549
	cfg = le16_to_cpu(ctrl->wValue);

550 551
	switch (state) {
	case USB_STATE_DEFAULT:
552 553 554
		return -EINVAL;
		break;

555
	case USB_STATE_ADDRESS:
556 557
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		/* if the cfg matches and the cfg is non zero */
558
		if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
559 560 561 562 563 564 565 566 567 568

			/*
			 * only change state if set_config has already
			 * been processed. If gadget driver returns
			 * USB_GADGET_DELAYED_STATUS, we will wait
			 * to change the state on the next usb_ep_queue()
			 */
			if (ret == 0)
				usb_gadget_set_state(&dwc->gadget,
						USB_STATE_CONFIGURED);
569

570 571 572 573 574 575 576 577
			/*
			 * Enable transition to U1/U2 state when
			 * nothing is pending from application.
			 */
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);

578
			dwc->resize_fifos = true;
579
			dwc3_trace(trace_dwc3_ep0, "resize FIFOs flag SET");
580
		}
581 582
		break;

583
	case USB_STATE_CONFIGURED:
584
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
585
		if (!cfg && !ret)
586 587
			usb_gadget_set_state(&dwc->gadget,
					USB_STATE_ADDRESS);
588
		break;
589 590
	default:
		ret = -EINVAL;
591
	}
592
	return ret;
593 594
}

595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
{
	struct dwc3_ep	*dep = to_dwc3_ep(ep);
	struct dwc3	*dwc = dep->dwc;

	u32		param = 0;
	u32		reg;

	struct timing {
		u8	u1sel;
		u8	u1pel;
		u16	u2sel;
		u16	u2pel;
	} __packed timing;

	int		ret;

	memcpy(&timing, req->buf, sizeof(timing));

	dwc->u1sel = timing.u1sel;
	dwc->u1pel = timing.u1pel;
616 617
	dwc->u2sel = le16_to_cpu(timing.u2sel);
	dwc->u2pel = le16_to_cpu(timing.u2pel);
618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (reg & DWC3_DCTL_INITU2ENA)
		param = dwc->u2pel;
	if (reg & DWC3_DCTL_INITU1ENA)
		param = dwc->u1pel;

	/*
	 * According to Synopsys Databook, if parameter is
	 * greater than 125, a value of zero should be
	 * programmed in the register.
	 */
	if (param > 125)
		param = 0;

	/* now that we have the time, issue DGCMD Set Sel */
	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_PERIODIC_PAR, param);
	WARN_ON(ret < 0);
}

static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	struct dwc3_ep	*dep;
642
	enum usb_device_state state = dwc->gadget.state;
643 644 645
	u16		wLength;
	u16		wValue;

646
	if (state == USB_STATE_DEFAULT)
647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
		return -EINVAL;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);

	if (wLength != 6) {
		dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
				wLength);
		return -EINVAL;
	}

	/*
	 * To handle Set SEL we need to receive 6 bytes from Host. So let's
	 * queue a usb_request for 6 bytes.
	 *
	 * Remember, though, this controller can't handle non-wMaxPacketSize
	 * aligned transfers on the OUT direction, so we queue a request for
	 * wMaxPacketSize instead.
	 */
	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
	dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
	dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
}

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	u16		wLength;
	u16		wValue;
	u16		wIndex;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);
	wIndex = le16_to_cpu(ctrl->wIndex);

	if (wIndex || wLength)
		return -EINVAL;

	/*
	 * REVISIT It's unclear from Databook what to do with this
	 * value. For now, just cache it.
	 */
	dwc->isoch_delay = wValue;

	return 0;
}

697 698 699 700 701 702
static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	switch (ctrl->bRequest) {
	case USB_REQ_GET_STATUS:
703
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_GET_STATUS\n");
704 705 706
		ret = dwc3_ep0_handle_status(dwc, ctrl);
		break;
	case USB_REQ_CLEAR_FEATURE:
707
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_CLEAR_FEATURE\n");
708 709 710
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
		break;
	case USB_REQ_SET_FEATURE:
711
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_FEATURE\n");
712 713 714
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
		break;
	case USB_REQ_SET_ADDRESS:
715
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ADDRESS\n");
716 717 718
		ret = dwc3_ep0_set_address(dwc, ctrl);
		break;
	case USB_REQ_SET_CONFIGURATION:
719
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_CONFIGURATION\n");
720 721
		ret = dwc3_ep0_set_config(dwc, ctrl);
		break;
722
	case USB_REQ_SET_SEL:
723
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_SEL\n");
724 725
		ret = dwc3_ep0_set_sel(dwc, ctrl);
		break;
726
	case USB_REQ_SET_ISOCH_DELAY:
727
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ISOCH_DELAY\n");
728 729
		ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
		break;
730
	default:
731
		dwc3_trace(trace_dwc3_ep0, "Forwarding to gadget driver\n");
732 733
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		break;
J
Joe Perches 已提交
734
	}
735 736 737 738 739 740 741 742

	return ret;
}

static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
743
	int ret = -EINVAL;
744 745 746
	u32 len;

	if (!dwc->gadget_driver)
747
		goto out;
748

749 750
	trace_dwc3_ctrl_req(ctrl);

751
	len = le16_to_cpu(ctrl->wLength);
752
	if (!len) {
753 754
		dwc->three_stage_setup = false;
		dwc->ep0_expect_in = false;
755 756
		dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
	} else {
757 758
		dwc->three_stage_setup = true;
		dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
759 760
		dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
	}
761 762 763 764 765 766

	if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
		ret = dwc3_ep0_std_request(dwc, ctrl);
	else
		ret = dwc3_ep0_delegate_req(dwc, ctrl);

767 768 769
	if (ret == USB_GADGET_DELAYED_STATUS)
		dwc->delayed_status = true;

770 771 772
out:
	if (ret < 0)
		dwc3_ep0_stall_and_restart(dwc);
773 774 775 776 777 778 779
}

static void dwc3_ep0_complete_data(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r = NULL;
	struct usb_request	*ur;
780
	struct dwc3_trb		*trb;
781
	struct dwc3_ep		*ep0;
782
	u32			transferred;
783
	u32			status;
784
	u32			length;
785 786 787
	u8			epnum;

	epnum = event->endpoint_number;
788
	ep0 = dwc->eps[0];
789

790 791
	dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;

792
	r = next_request(&ep0->request_list);
793
	ur = &r->request;
794

795
	trb = dwc->ep0_trb;
796 797 798

	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
799
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received");
800 801 802 803 804 805 806

		if (r)
			dwc3_gadget_giveback(ep0, r, -ECONNRESET);

		return;
	}

807
	length = trb->size & DWC3_TRB_SIZE_MASK;
808

809
	if (dwc->ep0_bounced) {
810 811 812 813
		unsigned transfer_size = ur->length;
		unsigned maxp = ep0->endpoint.maxpacket;

		transfer_size += (maxp - (transfer_size % maxp));
814
		transferred = min_t(u32, ur->length,
815
				transfer_size - length);
816 817
		memcpy(ur->buf, dwc->ep0_bounce, transferred);
	} else {
818
		transferred = ur->length - length;
819
	}
820

821 822
	ur->actual += transferred;

823 824 825 826 827 828 829 830 831 832
	if ((epnum & 1) && ur->actual < ur->length) {
		/* for some reason we did not get everything out */

		dwc3_ep0_stall_and_restart(dwc);
	} else {
		/*
		 * handle the case where we have to send a zero packet. This
		 * seems to be case when req.length > maxpacket. Could it be?
		 */
		if (r)
833
			dwc3_gadget_giveback(ep0, r, 0);
834 835 836
	}
}

837
static void dwc3_ep0_complete_status(struct dwc3 *dwc,
838 839 840 841
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r;
	struct dwc3_ep		*dep;
842 843
	struct dwc3_trb		*trb;
	u32			status;
844

845
	dep = dwc->eps[0];
846
	trb = dwc->ep0_trb;
847 848 849 850 851 852 853

	if (!list_empty(&dep->request_list)) {
		r = next_request(&dep->request_list);

		dwc3_gadget_giveback(dep, r, 0);
	}

854 855 856 857 858
	if (dwc->test_mode) {
		int ret;

		ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
		if (ret < 0) {
859
			dwc3_trace(trace_dwc3_ep0, "Invalid Test #%d",
860 861
					dwc->test_mode_nr);
			dwc3_ep0_stall_and_restart(dwc);
862
			return;
863 864 865
		}
	}

866 867
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING)
868
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received\n");
869

870
	dwc->ep0state = EP0_SETUP_PHASE;
871 872 873 874 875 876
	dwc3_ep0_out_start(dwc);
}

static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
			const struct dwc3_event_depevt *event)
{
877 878 879
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	dep->flags &= ~DWC3_EP_BUSY;
880
	dep->resource_index = 0;
881
	dwc->setup_packet_pending = false;
882

883
	switch (dwc->ep0state) {
884
	case EP0_SETUP_PHASE:
885
		dwc3_trace(trace_dwc3_ep0, "Setup Phase");
886 887 888
		dwc3_ep0_inspect_setup(dwc, event);
		break;

889
	case EP0_DATA_PHASE:
890
		dwc3_trace(trace_dwc3_ep0, "Data Phase");
891 892 893
		dwc3_ep0_complete_data(dwc, event);
		break;

894
	case EP0_STATUS_PHASE:
895
		dwc3_trace(trace_dwc3_ep0, "Status Phase");
896
		dwc3_ep0_complete_status(dwc, event);
897
		break;
898 899 900 901
	default:
		WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
	}
}
902

903 904
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req)
905 906 907
{
	int			ret;

908
	req->direction = !!dep->number;
909 910

	if (req->request.length == 0) {
911
		ret = dwc3_ep0_start_trans(dwc, dep->number,
912 913
				dwc->ctrl_req_addr, 0,
				DWC3_TRBCTL_CONTROL_DATA);
914
	} else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
915
			&& (dep->number == 0)) {
916 917
		u32	transfer_size;
		u32	maxpacket;
918

919
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
920
				dep->number);
921 922 923 924
		if (ret) {
			dev_dbg(dwc->dev, "failed to map request\n");
			return;
		}
925

926
		WARN_ON(req->request.length > DWC3_EP0_BOUNCE_SIZE);
927

928 929
		maxpacket = dep->endpoint.maxpacket;
		transfer_size = roundup(req->request.length, maxpacket);
930

931 932 933
		dwc->ep0_bounced = true;

		/*
934 935 936
		 * REVISIT in case request length is bigger than
		 * DWC3_EP0_BOUNCE_SIZE we will need two chained
		 * TRBs to handle the transfer.
937
		 */
938 939
		ret = dwc3_ep0_start_trans(dwc, dep->number,
				dwc->ep0_bounce_addr, transfer_size,
940 941
				DWC3_TRBCTL_CONTROL_DATA);
	} else {
942
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
943
				dep->number);
944 945 946 947
		if (ret) {
			dev_dbg(dwc->dev, "failed to map request\n");
			return;
		}
948

949 950
		ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
				req->request.length, DWC3_TRBCTL_CONTROL_DATA);
951 952 953
	}

	WARN_ON(ret < 0);
954 955
}

956
static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
957
{
958
	struct dwc3		*dwc = dep->dwc;
959
	u32			type;
960

961 962 963
	type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
		: DWC3_TRBCTL_CONTROL_STATUS2;

964
	return dwc3_ep0_start_trans(dwc, dep->number,
965
			dwc->ctrl_req_addr, 0, type);
966
}
967

968
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
969
{
970
	if (dwc->resize_fifos) {
971
		dwc3_trace(trace_dwc3_ep0, "Resizing FIFOs");
972 973 974 975
		dwc3_gadget_resize_tx_fifos(dwc);
		dwc->resize_fifos = 0;
	}

976
	WARN_ON(dwc3_ep0_start_control_status(dep));
977 978
}

979 980 981 982 983 984 985 986
static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	__dwc3_ep0_do_control_status(dwc, dep);
}

987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
	int			ret;

	if (!dep->resource_index)
		return;

	cmd = DWC3_DEPCMD_ENDTRANSFER;
	cmd |= DWC3_DEPCMD_CMDIOC;
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
	memset(&params, 0, sizeof(params));
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
	WARN_ON_ONCE(ret);
	dep->resource_index = 0;
}

1005 1006 1007
static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
1008 1009
	dwc->setup_packet_pending = true;

1010 1011
	switch (event->status) {
	case DEPEVT_STATUS_CONTROL_DATA:
1012
		dwc3_trace(trace_dwc3_ep0, "Control Data");
1013

1014
		/*
1015 1016 1017
		 * We already have a DATA transfer in the controller's cache,
		 * if we receive a XferNotReady(DATA) we will ignore it, unless
		 * it's for the wrong direction.
1018
		 *
1019 1020 1021
		 * In that case, we must issue END_TRANSFER command to the Data
		 * Phase we already have started and issue SetStall on the
		 * control endpoint.
1022 1023
		 */
		if (dwc->ep0_expect_in != event->endpoint_number) {
1024 1025
			struct dwc3_ep	*dep = dwc->eps[dwc->ep0_expect_in];

1026 1027
			dwc3_trace(trace_dwc3_ep0,
					"Wrong direction for Data phase");
1028
			dwc3_ep0_end_control_data(dwc, dep);
1029 1030 1031 1032
			dwc3_ep0_stall_and_restart(dwc);
			return;
		}

1033
		break;
1034

1035
	case DEPEVT_STATUS_CONTROL_STATUS:
1036 1037 1038
		if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
			return;

1039
		dwc3_trace(trace_dwc3_ep0, "Control Status");
1040

1041 1042
		dwc->ep0state = EP0_STATUS_PHASE;

1043 1044
		if (dwc->delayed_status) {
			WARN_ON_ONCE(event->endpoint_number != 1);
1045
			dwc3_trace(trace_dwc3_ep0, "Delayed Status");
1046 1047 1048
			return;
		}

1049
		dwc3_ep0_do_control_status(dwc, event);
1050 1051 1052 1053
	}
}

void dwc3_ep0_interrupt(struct dwc3 *dwc,
F
Felipe Balbi 已提交
1054
		const struct dwc3_event_depevt *event)
1055 1056 1057
{
	u8			epnum = event->endpoint_number;

1058
	dwc3_trace(trace_dwc3_ep0, "%s while ep%d%s in state '%s'",
1059
			dwc3_ep_event_string(event->endpoint_event),
1060
			epnum >> 1, (epnum & 1) ? "in" : "out",
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
			dwc3_ep0_state_string(dwc->ep0state));

	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
		dwc3_ep0_xfer_complete(dwc, event);
		break;

	case DWC3_DEPEVT_XFERNOTREADY:
		dwc3_ep0_xfernotready(dwc, event);
		break;

	case DWC3_DEPEVT_XFERINPROGRESS:
	case DWC3_DEPEVT_RXTXFIFOEVT:
	case DWC3_DEPEVT_STREAMEVT:
	case DWC3_DEPEVT_EPCMDCMPLT:
		break;
	}
}