intel_drv.h 58.4 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/sched/clock.h>
31
#include <linux/stackdepot.h>
32 33

#include <drm/drm_atomic.h>
34
#include <drm/drm_crtc.h>
35
#include <drm/drm_dp_dual_mode_helper.h>
36
#include <drm/drm_dp_mst_helper.h>
37 38
#include <drm/drm_encoder.h>
#include <drm/drm_fb_helper.h>
39
#include <drm/drm_probe_helper.h>
40
#include <drm/drm_rect.h>
41
#include <drm/drm_vblank.h>
42
#include <drm/i915_drm.h>
43
#include <drm/i915_mei_hdcp_interface.h>
44
#include <media/cec-notifier.h>
45

46 47
#include "i915_drv.h"

48 49
struct drm_printer;

D
Daniel Vetter 已提交
50
/**
51
 * __wait_for - magic wait macro
D
Daniel Vetter 已提交
52
 *
53 54 55 56
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
D
Daniel Vetter 已提交
57
 */
58
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
M
Mika Kuoppala 已提交
59
	const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
60
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
61
	int ret__;							\
62
	might_sleep();							\
63
	for (;;) {							\
M
Mika Kuoppala 已提交
64
		const bool expired__ = ktime_after(ktime_get_raw(), end__); \
65
		OP;							\
66 67
		/* Guarantee COND check prior to timeout */		\
		barrier();						\
68 69 70 71 72 73
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
74 75
			break;						\
		}							\
76 77 78
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
79 80 81 82
	}								\
	ret__;								\
})

83 84 85
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
86

87 88
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
89
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
90
#else
91
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
92 93
#endif

94 95 96 97 98 99 100 101 102 103 104 105 106 107
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
108 109
		/* Guarantee COND check prior to timeout */ \
		barrier(); \
110 111 112 113 114 115
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
116 117 118
			break; \
		} \
		cpu_relax(); \
119 120 121 122 123 124 125 126
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
127
	} \
128 129 130 131 132 133 134 135
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
136
		ret__ = _wait_for((COND), (US), 10, 10); \
137 138
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
139 140 141
	ret__; \
})

142 143 144 145 146 147 148 149
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
150

151 152
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
153

154 155 156 157
#define KBps(x) (1000 * (x))
#define MBps(x) KBps(1000 * (x))
#define GBps(x) ((u64)1000 * MBps((x)))

J
Jesse Barnes 已提交
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
173 174 175 176 177 178 179 180
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
181
	INTEL_OUTPUT_DP = 7,
182 183
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
184
	INTEL_OUTPUT_DDI = 10,
185 186
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
187 188 189 190 191 192

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

193 194
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
195

J
Jesse Barnes 已提交
196 197
struct intel_framebuffer {
	struct drm_framebuffer base;
198
	struct intel_rotation_info rot_info;
199 200 201 202 203 204 205 206 207 208

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
209 210
};

211 212
struct intel_fbdev {
	struct drm_fb_helper helper;
213
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
214
	struct i915_vma *vma;
215
	unsigned long vma_flags;
216
	async_cookie_t cookie;
217
	int preferred_bpp;
218 219 220 221 222 223 224 225 226 227

	/* Whether or not fbdev hpd processing is temporarily suspended */
	bool hpd_suspended : 1;
	/* Set when a hotplug was received while HPD processing was
	 * suspended
	 */
	bool hpd_waiting : 1;

	/* Protects hpd_suspended */
	struct mutex hpd_lock;
228
};
J
Jesse Barnes 已提交
229

230
struct intel_encoder {
231
	struct drm_encoder base;
232

233
	enum intel_output_type type;
234
	enum port port;
235
	unsigned int cloneable;
236 237
	bool (*hotplug)(struct intel_encoder *encoder,
			struct intel_connector *connector);
238 239 240
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
241 242 243
	int (*compute_config)(struct intel_encoder *,
			      struct intel_crtc_state *,
			      struct drm_connector_state *);
244
	void (*pre_pll_enable)(struct intel_encoder *,
245 246
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
247
	void (*pre_enable)(struct intel_encoder *,
248 249
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
250
	void (*enable)(struct intel_encoder *,
251 252
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
253
	void (*disable)(struct intel_encoder *,
254 255
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
256
	void (*post_disable)(struct intel_encoder *,
257 258
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
259
	void (*post_pll_disable)(struct intel_encoder *,
260 261
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
262 263 264
	void (*update_pipe)(struct intel_encoder *,
			    const struct intel_crtc_state *,
			    const struct drm_connector_state *);
265 266 267 268
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
269
	/* Reconstructs the equivalent mode flags for the current hardware
270
	 * state. This must be called _after_ display->get_pipe_config has
271 272
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
273
	void (*get_config)(struct intel_encoder *,
274
			   struct intel_crtc_state *pipe_config);
275 276 277 278 279 280
	/*
	 * Acquires the power domains needed for an active encoder during
	 * hardware state readout.
	 */
	void (*get_power_domains)(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state);
281 282 283 284 285 286
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
287
	int crtc_mask;
288
	enum hpd_pin hpd_pin;
289
	enum intel_display_power_domain power_domain;
290 291
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
292 293
};

294
struct intel_panel {
295
	struct drm_display_mode *fixed_mode;
296
	struct drm_display_mode *downclock_mode;
297 298 299

	/* backlight */
	struct {
300
		bool present;
301
		u32 level;
302
		u32 min;
303
		u32 max;
304
		bool enabled;
305 306
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
307
		bool alternate_pwm_increment;	/* lpt+ */
308 309

		/* PWM chip */
310 311
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
312 313
		struct pwm_device *pwm;

314
		struct backlight_device *device;
315

316 317
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
318 319
		u32 (*get)(struct intel_connector *connector);
		void (*set)(const struct drm_connector_state *conn_state, u32 level);
320 321 322
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
323
		u32 (*hz_to_pwm)(struct intel_connector *connector, u32 hz);
324 325
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
326 327
};

328 329
struct intel_digital_port;

330 331 332 333 334 335 336
enum check_link_response {
	HDCP_LINK_PROTECTED	= 0,
	HDCP_TOPOLOGY_CHANGE,
	HDCP_LINK_INTEGRITY_FAILURE,
	HDCP_REAUTH_REQUEST
};

337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
/*
 * This structure serves as a translation layer between the generic HDCP code
 * and the bus-specific code. What that means is that HDCP over HDMI differs
 * from HDCP over DP, so to account for these differences, we need to
 * communicate with the receiver through this shim.
 *
 * For completeness, the 2 buses differ in the following ways:
 *	- DP AUX vs. DDC
 *		HDCP registers on the receiver are set via DP AUX for DP, and
 *		they are set via DDC for HDMI.
 *	- Receiver register offsets
 *		The offsets of the registers are different for DP vs. HDMI
 *	- Receiver register masks/offsets
 *		For instance, the ready bit for the KSV fifo is in a different
 *		place on DP vs HDMI
 *	- Receiver register names
 *		Seriously. In the DP spec, the 16-bit register containing
 *		downstream information is called BINFO, on HDMI it's called
 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 *		with a completely different definition.
 *	- KSV FIFO
 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 *		be read 3 keys at a time
 *	- Aksv output
 *		Since Aksv is hidden in hardware, there's different procedures
 *		to send it over DP AUX vs DDC
 */
struct intel_hdcp_shim {
	/* Outputs the transmitter's An and Aksv values to the receiver. */
	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);

	/* Reads the receiver's key selection vector */
	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);

	/*
	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
	 * definitions are the same in the respective specs, but the names are
	 * different. Call it BSTATUS since that's the name the HDMI spec
	 * uses and it was there first.
	 */
	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
			    u8 *bstatus);

	/* Determines whether a repeater is present downstream */
	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
				bool *repeater_present);

	/* Reads the receiver's Ri' value */
	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);

	/* Determines if the receiver's KSV FIFO is ready for consumption */
	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
			      bool *ksv_ready);

	/* Reads the ksv fifo for num_downstream devices */
	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
			     int num_downstream, u8 *ksv_fifo);

	/* Reads a 32-bit part of V' from the receiver */
	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
				 int i, u32 *part);

	/* Enables HDCP signalling on the port */
	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
				 bool enable);

	/* Ensures the link is still protected */
	bool (*check_link)(struct intel_digital_port *intel_dig_port);
405 406 407 408

	/* Detects panel's hdcp capability. This is optional for HDMI. */
	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
			    bool *hdcp_capable);
409 410 411

	/* HDCP adaptation(DP/HDMI) required on the port */
	enum hdcp_wired_protocol protocol;
412 413 414 415

	/* Detects whether sink is HDCP2.2 capable */
	int (*hdcp_2_2_capable)(struct intel_digital_port *intel_dig_port,
				bool *capable);
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431

	/* Write HDCP2.2 messages */
	int (*write_2_2_msg)(struct intel_digital_port *intel_dig_port,
			     void *buf, size_t size);

	/* Read HDCP2.2 messages */
	int (*read_2_2_msg)(struct intel_digital_port *intel_dig_port,
			    u8 msg_id, void *buf, size_t size);

	/*
	 * Implementation of DP HDCP2.2 Errata for the communication of stream
	 * type to Receivers. In DP HDCP2.2 Stream type is one of the input to
	 * the HDCP2.2 Cipher for En/De-Cryption. Not applicable for HDMI.
	 */
	int (*config_stream_type)(struct intel_digital_port *intel_dig_port,
				  bool is_repeater, u8 type);
432 433 434

	/* HDCP2.2 Link Integrity Check */
	int (*check_2_2_link)(struct intel_digital_port *intel_dig_port);
435 436
};

437 438 439 440 441 442 443
struct intel_hdcp {
	const struct intel_hdcp_shim *shim;
	/* Mutex for hdcp state of the connector */
	struct mutex mutex;
	u64 value;
	struct delayed_work check_work;
	struct work_struct prop_work;
R
Ramalingam C 已提交
444

445 446 447
	/* HDCP1.4 Encryption status */
	bool hdcp_encrypted;

R
Ramalingam C 已提交
448 449 450 451
	/* HDCP2.2 related definitions */
	/* Flag indicates whether this connector supports HDCP2.2 or not. */
	bool hdcp2_supported;

452 453 454
	/* HDCP2.2 Encryption status */
	bool hdcp2_encrypted;

R
Ramalingam C 已提交
455 456 457 458 459 460
	/*
	 * Content Stream Type defined by content owner. TYPE0(0x0) content can
	 * flow in the link protected by HDCP2.2 or HDCP1.4, where as TYPE1(0x1)
	 * content can flow only through a link protected by HDCP2.2.
	 */
	u8 content_type;
461
	struct hdcp_port_data port_data;
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479

	bool is_paired;
	bool is_repeater;

	/*
	 * Count of ReceiverID_List received. Initialized to 0 at AKE_INIT.
	 * Incremented after processing the RepeaterAuth_Send_ReceiverID_List.
	 * When it rolls over re-auth has to be triggered.
	 */
	u32 seq_num_v;

	/*
	 * Count of RepeaterAuth_Stream_Manage msg propagated.
	 * Initialized to 0 on AKE_INIT. Incremented after every successful
	 * transmission of RepeaterAuth_Stream_Manage message. When it rolls
	 * over re-Auth has to be triggered.
	 */
	u32 seq_num_m;
480 481 482 483 484 485 486 487

	/*
	 * Work queue to signal the CP_IRQ. Used for the waiters to read the
	 * available information from HDCP DP sink.
	 */
	wait_queue_head_t cp_irq_queue;
	atomic_t cp_irq_count;
	int cp_irq_count_cached;
488 489
};

490 491
struct intel_connector {
	struct drm_connector base;
492 493 494
	/*
	 * The fixed encoder this connector is connected to.
	 */
495
	struct intel_encoder *encoder;
496

497 498 499
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

500 501 502
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
503 504 505

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
506 507 508

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
509
	struct edid *detect_edid;
510 511 512 513

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
514 515 516 517

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
518 519 520

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
521

522
	struct intel_hdcp hdcp;
523 524
};

525 526 527 528 529 530 531 532 533
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

534
struct dpll {
535 536 537 538 539 540 541 542 543
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
544
};
545

546 547 548
struct intel_atomic_state {
	struct drm_atomic_state base;

549 550 551 552 553 554 555 556 557 558 559 560 561
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
562 563 564

		int force_min_cdclk;
		bool force_min_cdclk_changed;
565 566
		/* pipe to which cd2x update is synchronized */
		enum pipe pipe;
567
	} cdclk;
568

569 570
	bool dpll_set, modeset;

571 572 573 574 575 576 577 578 579 580
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

581
	unsigned int active_crtcs;
582 583
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
584 585
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
586

587
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
588 589 590 591 592 593

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
594

C
Chris Wilson 已提交
595 596
	bool rps_interactive;

597
	/* Gen9+ only */
598
	struct skl_ddb_values wm_results;
599 600

	struct i915_sw_fence commit_ready;
601 602

	struct llist_node freed;
603 604
};

605
struct intel_plane_state {
606
	struct drm_plane_state base;
607
	struct i915_ggtt_view view;
608
	struct i915_vma *vma;
609 610
	unsigned long flags;
#define PLANE_HAS_FENCE BIT(0)
611

612 613
	struct {
		u32 offset;
614 615 616 617 618 619
		/*
		 * Plane stride in:
		 * bytes for 0/180 degree rotation
		 * pixels for 90/270 degree rotation
		 */
		u32 stride;
620
		int x, y;
621
	} color_plane[2];
622

623 624 625
	/* plane control register */
	u32 ctl;

626 627 628
	/* plane color control register */
	u32 color_ctl;

629 630 631 632 633 634 635 636
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
637
	 *     update_scaler_plane.
638 639 640 641 642 643 644
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
645
	 *     update_scaler_plane.
646 647
	 */
	int scaler_id;
648

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
	/*
	 * linked_plane:
	 *
	 * ICL planar formats require 2 planes that are updated as pairs.
	 * This member is used to make sure the other plane is also updated
	 * when required, and for update_slave() to find the correct
	 * plane_state to pass as argument.
	 */
	struct intel_plane *linked_plane;

	/*
	 * slave:
	 * If set don't update use the linked plane's state for updating
	 * this plane during atomic commit with the update_slave() callback.
	 *
	 * It's also used by the watermark code to ignore wm calculations on
	 * this plane. They're calculated by the linked plane's wm code.
	 */
	u32 slave;

669
	struct drm_intel_sprite_colorkey ckey;
670 671
};

672
struct intel_initial_plane_config {
673
	struct intel_framebuffer *fb;
674
	unsigned int tiling;
675 676
	int size;
	u32 base;
677
	u8 rotation;
678 679
};

680 681 682
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
683
#define SKL_MAX_SRC_H 4096
684 685 686
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
687
#define SKL_MAX_DST_H 4096
688 689 690 691
#define ICL_MAX_SRC_W 5120
#define ICL_MAX_SRC_H 4096
#define ICL_MAX_DST_W 5120
#define ICL_MAX_DST_H 4096
692 693
#define SKL_MIN_YUV_420_SRC_W 16
#define SKL_MIN_YUV_420_SRC_H 16
694 695 696

struct intel_scaler {
	int in_use;
697
	u32 mode;
698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

728
/* drm_mode->private_flags */
729
#define I915_MODE_FLAG_INHERITED (1<<0)
730 731
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
732 733
/* Flag to use the scanline counter instead of the pixel counter */
#define I915_MODE_FLAG_USE_SCANLINE_COUNTER (1<<2)
734

735 736
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
737
	u32 linetime;
738 739 740 741 742 743
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
744
struct skl_plane_wm {
745
	struct skl_wm_level wm[8];
746
	struct skl_wm_level uv_wm[8];
747
	struct skl_wm_level trans_wm;
748
	bool is_planar;
L
Lyude 已提交
749 750 751 752
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
753
	u32 linetime;
754 755
};

756 757 758 759 760 761 762 763
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
764 765
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
766
	u8 num_levels;
767 768 769
	bool cxsr;
};

770 771 772 773
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
812
			struct skl_ddb_entry ddb;
813 814
			struct skl_ddb_entry plane_ddb_y[I915_MAX_PLANES];
			struct skl_ddb_entry plane_ddb_uv[I915_MAX_PLANES];
815
		} skl;
816 817

		struct {
818
			/* "raw" watermarks (not inverted) */
819
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
820 821
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
822 823
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
824 825
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
826
		} vlv;
827 828 829 830 831 832 833 834 835

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
836 837 838 839 840 841 842 843 844 845 846
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

847 848 849
enum intel_output_format {
	INTEL_OUTPUT_FORMAT_INVALID,
	INTEL_OUTPUT_FORMAT_RGB,
850
	INTEL_OUTPUT_FORMAT_YCBCR420,
851
	INTEL_OUTPUT_FORMAT_YCBCR444,
852 853
};

854
struct intel_crtc_state {
855 856
	struct drm_crtc_state base;

857 858 859 860 861 862 863 864
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
865
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
866 867
	unsigned long quirks;

868
	unsigned fb_bits; /* framebuffers to flip */
869 870
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
871
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
872
	bool fb_changed; /* fb on any of the planes is changed */
873
	bool fifo_changed; /* FIFO split is changed */
874

875 876 877 878 879
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

880 881 882 883 884 885
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

886 887 888
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
889

890 891 892
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

893
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
894 895
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
896 897
	enum transcoder cpu_transcoder;

898 899 900 901 902 903
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

904 905 906 907 908
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

909 910 911
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

912 913 914 915
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

916 917 918 919
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
920
	bool dither;
921

922 923 924 925 926 927 928 929
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

930 931 932
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

933 934 935 936
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

937 938 939 940 941 942 943
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

944 945
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
946
	struct dpll dpll;
947

948 949
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
950

951 952 953
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

954 955 956 957 958
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

959
	int pipe_bpp;
960
	struct intel_link_m_n dp_m_n;
961

962 963
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
964
	bool has_drrs;
965

966 967 968
	bool has_psr;
	bool has_psr2;

969 970
	/*
	 * Frequence the dpll for the port should run at. Differs from the
971 972
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
973
	 */
974 975
	int port_clock;

976 977
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
978

979
	u8 lane_count;
980

981 982 983 984
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
985
	u8 lane_lat_optim_mask;
986

987 988 989
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

990
	/* Panel fitter controls for gen2-gen4 + VLV */
991 992 993
	struct {
		u32 control;
		u32 pgm_ratios;
994
		u32 lvds_border_bits;
995 996 997 998 999 1000
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
1001
		bool enabled;
1002
		bool force_thru;
1003
	} pch_pfit;
1004

1005
	/* FDI configuration, only valid if has_pch_encoder is set. */
1006
	int fdi_lanes;
1007
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
1008 1009

	bool ips_enabled;
1010 1011

	bool crc_enabled;
1012

1013 1014
	bool enable_fbc;

1015
	bool double_wide;
1016 1017

	int pbn;
1018 1019

	struct intel_crtc_scaler_state scaler_state;
1020 1021 1022

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
1023 1024 1025

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
1026

1027
	struct intel_crtc_wm_state wm;
1028 1029

	/* Gamma mode programmed on the pipe */
1030
	u32 gamma_mode;
1031

1032 1033 1034 1035 1036 1037 1038
	union {
		/* CSC mode programmed on the pipe */
		u32 csc_mode;

		/* CHV CGM mode */
		u32 cgm_mode;
	};
1039

1040 1041
	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
1042
	u8 nv12_planes;
1043
	u8 c8_planes;
S
Shashank Sharma 已提交
1044

1045 1046 1047
	/* bitmask of planes that will be updated during the commit */
	u8 update_planes;

1048 1049
	struct {
		u32 enable;
1050 1051 1052 1053
		u32 gcp;
		union hdmi_infoframe avi;
		union hdmi_infoframe spd;
		union hdmi_infoframe hdmi;
1054 1055
	} infoframes;

S
Shashank Sharma 已提交
1056 1057 1058 1059 1060
	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
1061

1062 1063
	/* Output format RGB/YCBCR etc */
	enum intel_output_format output_format;
1064 1065 1066

	/* Output down scaling is done in LSPCON device */
	bool lspcon_downsampling;
1067

1068 1069 1070
	/* enable pipe gamma? */
	bool gamma_enable;

1071 1072 1073
	/* enable pipe csc? */
	bool csc_enable;

1074 1075 1076 1077 1078 1079 1080 1081
	/* Display Stream compression state */
	struct {
		bool compression_enable;
		bool dsc_split;
		u16 compressed_bpp;
		u8 slice_count;
	} dsc_params;
	struct drm_dsc_config dp_dsc_cfg;
1082 1083 1084

	/* Forward Error correction State */
	bool fec_enable;
1085 1086
};

J
Jesse Barnes 已提交
1087 1088
struct intel_crtc {
	struct drm_crtc base;
1089
	enum pipe pipe;
1090 1091 1092 1093 1094 1095
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
1096
	u8 plane_ids_mask;
1097
	unsigned long long enabled_power_domains;
1098
	struct intel_overlay *overlay;
1099

1100
	struct intel_crtc_state *config;
1101

1102 1103 1104
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
1105 1106 1107 1108

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
1109 1110
		union {
			struct intel_pipe_wm ilk;
1111
			struct vlv_wm_state vlv;
1112
			struct g4x_wm_state g4x;
1113
		} active;
1114
	} wm;
1115

1116
	int scanline_offset;
1117

1118 1119 1120 1121 1122 1123
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
1124

1125 1126
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
1127 1128
};

1129 1130
struct intel_plane {
	struct drm_plane base;
1131
	enum i9xx_plane_id i9xx_plane;
1132
	enum plane_id id;
1133
	enum pipe pipe;
1134
	bool has_fbc;
1135
	bool has_ccs;
1136
	u32 frontbuffer_bit;
1137

1138 1139 1140 1141
	struct {
		u32 base, cntl, size;
	} cursor;

1142 1143 1144
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
1145
	 * the intel_plane_state structure and accessed via plane_state.
1146 1147
	 */

1148 1149 1150
	unsigned int (*max_stride)(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1151
	void (*update_plane)(struct intel_plane *plane,
1152 1153
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1154 1155 1156
	void (*update_slave)(struct intel_plane *plane,
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1157
	void (*disable_plane)(struct intel_plane *plane,
1158
			      const struct intel_crtc_state *crtc_state);
1159
	bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
1160 1161
	int (*check_plane)(struct intel_crtc_state *crtc_state,
			   struct intel_plane_state *plane_state);
1162 1163
};

1164
struct intel_watermark_params {
1165 1166 1167 1168 1169
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
1170 1171 1172
};

struct cxsr_latency {
1173 1174
	bool is_desktop : 1;
	bool is_ddr3 : 1;
1175 1176 1177 1178 1179 1180
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
1181 1182
};

1183
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
1184
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
1185
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
1186
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
1187
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
1188
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
1189
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
1190
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
1191
#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
J
Jesse Barnes 已提交
1192

1193
struct intel_hdmi {
1194
	i915_reg_t hdmi_reg;
1195
	int ddc_bus;
1196 1197 1198 1199
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
1200 1201
	bool has_hdmi_sink;
	bool has_audio;
1202
	struct intel_connector *attached_connector;
1203
	struct cec_notifier *cec_notifier;
1204 1205
};

1206
struct intel_dp_mst_encoder;
1207
#define DP_MAX_DOWNSTREAM_PORTS		0x10
1208

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

1229 1230
struct intel_dp_compliance_data {
	unsigned long edid;
1231 1232 1233
	u8 video_pattern;
	u16 hdisplay, vdisplay;
	u8 bpc;
1234 1235 1236 1237 1238 1239
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
1240 1241
	int test_link_rate;
	u8 test_lane_count;
1242 1243
};

1244
struct intel_dp {
1245
	i915_reg_t output_reg;
1246
	u32 DP;
1247
	int link_rate;
1248 1249
	u8 lane_count;
	u8 sink_count;
1250
	bool link_mst;
1251
	bool link_trained;
1252
	bool has_audio;
1253
	bool reset_link_params;
1254 1255 1256 1257
	u8 dpcd[DP_RECEIVER_CAP_SIZE];
	u8 psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
	u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
	u8 edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1258
	u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
1259
	u8 fec_capable;
1260 1261 1262
	/* source rates */
	int num_source_rates;
	const int *source_rates;
1263 1264
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
1265
	int sink_rates[DP_MAX_SUPPORTED_RATES];
1266
	bool use_rate_select;
1267 1268 1269
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1270 1271 1272 1273
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
1274
	/* sink or branch descriptor */
1275
	struct drm_dp_desc desc;
1276
	struct drm_dp_aux aux;
1277
	u8 train_set[4];
1278 1279 1280 1281 1282 1283 1284
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1285 1286
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1287
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1288

1289 1290
	struct notifier_block edp_notifier;

1291 1292 1293 1294 1295
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1296 1297 1298 1299 1300 1301
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1302 1303 1304 1305 1306
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1307
	struct edp_power_seq pps_delays;
1308

1309 1310
	bool can_mst; /* this port supports mst */
	bool is_mst;
1311
	int active_mst_links;
1312
	/* connector directly attached - won't be use for modeset in mst world */
1313
	struct intel_connector *attached_connector;
1314

1315 1316 1317 1318
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1319
	u32 (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1320 1321 1322 1323
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
1324 1325
	u32 (*get_aux_send_ctl)(struct intel_dp *dp, int send_bytes,
				u32 aux_clock_divider);
1326

1327 1328 1329
	i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
	i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);

1330 1331 1332
	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1333
	/* Displayport compliance testing */
1334
	struct intel_dp_compliance compliance;
1335 1336 1337

	/* Display stream compression testing */
	bool force_dsc_en;
1338 1339
};

1340 1341 1342 1343 1344
enum lspcon_vendor {
	LSPCON_VENDOR_MCA,
	LSPCON_VENDOR_PARADE
};

1345 1346 1347
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
1348
	enum lspcon_vendor vendor;
1349 1350
};

1351 1352
struct intel_digital_port {
	struct intel_encoder base;
1353
	u32 saved_port_bits;
1354 1355
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1356
	struct intel_lspcon lspcon;
1357
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1358
	bool release_cl2_override;
1359
	u8 max_lanes;
1360 1361
	/* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
	enum aux_ch aux_ch;
1362
	enum intel_display_power_domain ddi_io_power_domain;
1363
	bool tc_legacy_port:1;
1364
	enum tc_port_type tc_type;
1365

1366
	void (*write_infoframe)(struct intel_encoder *encoder,
1367
				const struct intel_crtc_state *crtc_state,
1368
				unsigned int type,
1369
				const void *frame, ssize_t len);
1370 1371 1372 1373
	void (*read_infoframe)(struct intel_encoder *encoder,
			       const struct intel_crtc_state *crtc_state,
			       unsigned int type,
			       void *frame, ssize_t len);
1374
	void (*set_infoframes)(struct intel_encoder *encoder,
1375 1376 1377
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
1378
	u32 (*infoframes_enabled)(struct intel_encoder *encoder,
1379
				  const struct intel_crtc_state *pipe_config);
1380 1381
};

1382 1383 1384 1385
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1386
	struct intel_connector *connector;
1387 1388
};

1389
static inline enum dpio_channel
1390 1391
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1392
	switch (dport->base.port) {
1393
	case PORT_B:
1394
	case PORT_D:
1395
		return DPIO_CH0;
1396
	case PORT_C:
1397
		return DPIO_CH1;
1398 1399 1400 1401 1402
	default:
		BUG();
	}
}

1403 1404 1405
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1406
	switch (dport->base.port) {
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1431
static inline struct intel_crtc *
1432
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1433 1434 1435 1436
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1437
static inline struct intel_crtc *
1438
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1439 1440 1441 1442
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1443
struct intel_load_detect_pipe {
1444
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1445
};
J
Jesse Barnes 已提交
1446

P
Paulo Zanoni 已提交
1447 1448
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1449 1450 1451 1452
{
	return to_intel_connector(connector)->encoder;
}

1453
static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1454
{
1455
	switch (encoder->type) {
1456
	case INTEL_OUTPUT_DDI:
1457 1458 1459
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
		return true;
	default:
		return false;
	}
}

static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	if (intel_encoder_is_dig_port(intel_encoder))
1472 1473
		return container_of(encoder, struct intel_digital_port,
				    base.base);
1474
	else
1475
		return NULL;
1476 1477
}

1478 1479 1480 1481 1482 1483
static inline struct intel_digital_port *
conn_to_dig_port(struct intel_connector *connector)
{
	return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
}

1484 1485 1486 1487 1488 1489
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1490 1491 1492
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1493 1494
}

1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
{
	switch (encoder->type) {
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
		return true;
	case INTEL_OUTPUT_DDI:
		/* Skip pure HDMI/DVI DDI encoders */
		return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
	default:
		return false;
	}
}

1509 1510 1511 1512 1513 1514
static inline struct intel_lspcon *
enc_to_intel_lspcon(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->lspcon;
}

1515 1516 1517 1518 1519 1520
static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1521 1522 1523 1524 1525 1526
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1527 1528 1529 1530 1531 1532
static inline struct drm_i915_private *
dp_to_i915(struct intel_dp *intel_dp)
{
	return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
}

1533 1534 1535 1536
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1537 1538
}

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
static inline struct intel_plane_state *
intel_atomic_get_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	struct drm_plane_state *ret =
		drm_atomic_get_plane_state(&state->base, &plane->base);

	if (IS_ERR(ret))
		return ERR_CAST(ret);

	return to_intel_plane_state(ret);
}

static inline struct intel_plane_state *
intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
								   &plane->base));
}

1560 1561 1562 1563 1564 1565 1566 1567
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1568 1569 1570 1571 1572 1573 1574 1575
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1576 1577 1578 1579 1580 1581 1582 1583
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1584
/* intel_display.c */
1585
void intel_plane_destroy(struct drm_plane *plane);
1586 1587
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1588
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1589
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1590 1591
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1592 1593
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1594 1595
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1596
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1597
unsigned int intel_fb_xy_to_linear(int x, int y,
1598 1599
				   const struct intel_plane_state *state,
				   int plane);
1600 1601
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
				   int color_plane, unsigned int height);
1602
void intel_add_fb_offsets(int *x, int *y,
1603
			  const struct intel_plane_state *state, int plane);
1604
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1605
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1606 1607
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1608
int intel_display_suspend(struct drm_device *dev);
1609
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1610
void intel_encoder_destroy(struct drm_encoder *encoder);
1611 1612
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);
1613
bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
P
Paulo Zanoni 已提交
1614 1615 1616
bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
			      enum port port);
1617 1618
int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
				      struct drm_file *file_priv);
1619 1620
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1621 1622 1623 1624 1625 1626
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1627 1628 1629 1630
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1631
		((1 << INTEL_OUTPUT_DP) |
1632 1633 1634
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1635
static inline void
1636
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1637
{
1638
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1639
}
1640
static inline void
1641
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1642
{
1643
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1644 1645

	if (crtc->active)
1646
		intel_wait_for_vblank(dev_priv, pipe);
1647
}
1648 1649 1650

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1651
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1652
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1653 1654
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1655
int intel_get_load_detect_pipe(struct drm_connector *connector,
1656
			       const struct drm_display_mode *mode,
1657 1658
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1659
void intel_release_load_detect_pipe(struct drm_connector *connector,
1660 1661
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1662
struct i915_vma *
1663
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1664
			   const struct i915_ggtt_view *view,
1665
			   bool uses_fence,
1666 1667
			   unsigned long *out_flags);
void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1668
struct drm_framebuffer *
1669 1670
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1671
int intel_prepare_plane_fb(struct drm_plane *plane,
1672
			   struct drm_plane_state *new_state);
1673
void intel_cleanup_plane_fb(struct drm_plane *plane,
1674
			    struct drm_plane_state *old_state);
1675 1676 1677
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
1678
				    u64 *val);
1679 1680 1681
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
1682
				    u64 val);
1683 1684 1685
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1686
				    struct drm_plane_state *plane_state);
1687

1688 1689 1690
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1691
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1692
		     const struct dpll *dpll);
1693
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1694
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1695

1696
/* modesetting asserts */
1697 1698
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1699 1700 1701 1702
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1703 1704 1705
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1706 1707 1708 1709
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1710
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1711 1712
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1713 1714
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1715 1716
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1717
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1718 1719
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1720
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1721
unsigned int skl_cdclk_get_vco(unsigned int freq);
1722
void skl_enable_dc6(struct drm_i915_private *dev_priv);
1723
void intel_dp_get_m_n(struct intel_crtc *crtc,
1724
		      struct intel_crtc_state *pipe_config);
1725 1726
void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
		      enum link_m_n_set m_n);
1727
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1728
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state,
1729 1730
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1731

1732
bool intel_crtc_active(struct intel_crtc *crtc);
1733
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1734 1735
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1736
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1737 1738
enum intel_display_power_domain
intel_aux_power_domain(struct intel_digital_port *dig_port);
1739
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1740
				 struct intel_crtc_state *pipe_config);
1741 1742
void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
1743

1744
u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
1745
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1746 1747
int skl_max_scale(const struct intel_crtc_state *crtc_state,
		  u32 pixel_format);
1748

1749 1750 1751 1752
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1753

1754 1755
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1756
u32 glk_plane_color_ctl_crtc(const struct intel_crtc_state *crtc_state);
1757 1758
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1759
u32 skl_plane_ctl_crtc(const struct intel_crtc_state *crtc_state);
1760 1761
u32 skl_plane_stride(const struct intel_plane_state *plane_state,
		     int plane);
1762
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1763
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1764
int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
1765 1766 1767
unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1768

1769 1770 1771
/* intel_vdsc.c */
int intel_dp_compute_dsc_params(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config);
1772 1773
enum intel_display_power_domain
intel_dsc_power_domain(const struct intel_crtc_state *crtc_state);
1774

1775 1776 1777
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1778

1779 1780
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1781 1782

/* intel_overlay.c */
1783 1784
void intel_overlay_setup(struct drm_i915_private *dev_priv);
void intel_overlay_cleanup(struct drm_i915_private *dev_priv);
1785
int intel_overlay_switch_off(struct intel_overlay *overlay);
1786 1787 1788 1789
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1790
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1791

1792
/* intel_runtime_pm.c */
1793
void intel_runtime_pm_init_early(struct drm_i915_private *dev_priv);
1794
int intel_power_domains_init(struct drm_i915_private *);
1795
void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
1796
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1797
void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
1798 1799
void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void icl_display_core_uninit(struct drm_i915_private *dev_priv);
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
void intel_power_domains_enable(struct drm_i915_private *dev_priv);
void intel_power_domains_disable(struct drm_i915_private *dev_priv);

enum i915_drm_suspend_mode {
	I915_DRM_SUSPEND_IDLE,
	I915_DRM_SUSPEND_MEM,
	I915_DRM_SUSPEND_HIBERNATE,
};

void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
				 enum i915_drm_suspend_mode);
void intel_power_domains_resume(struct drm_i915_private *dev_priv);
1812 1813
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1814
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1815
void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
1816
void intel_runtime_pm_cleanup(struct drm_i915_private *dev_priv);
1817 1818
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1819

1820 1821 1822 1823
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1824
intel_wakeref_t intel_display_power_get(struct drm_i915_private *dev_priv,
1825
					enum intel_display_power_domain domain);
1826 1827 1828 1829 1830 1831
intel_wakeref_t
intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
				   enum intel_display_power_domain domain);
void intel_display_power_put_unchecked(struct drm_i915_private *dev_priv,
				       enum intel_display_power_domain domain);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
1832
void intel_display_power_put(struct drm_i915_private *dev_priv,
1833 1834 1835 1836 1837 1838
			     enum intel_display_power_domain domain,
			     intel_wakeref_t wakeref);
#else
#define intel_display_power_put(i915, domain, wakeref) \
	intel_display_power_put_unchecked(i915, domain)
#endif
1839 1840
void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
			    u8 req_slices);
1841 1842

static inline void
1843
assert_rpm_device_not_suspended(struct i915_runtime_pm *rpm)
1844
{
1845
	WARN_ONCE(rpm->suspended,
1846 1847 1848 1849
		  "Device suspended during HW access\n");
}

static inline void
1850
__assert_rpm_wakelock_held(struct i915_runtime_pm *rpm)
1851
{
1852 1853
	assert_rpm_device_not_suspended(rpm);
	WARN_ONCE(!atomic_read(&rpm->wakeref_count),
1854
		  "RPM wakelock ref not held during HW access");
1855 1856
}

1857 1858 1859 1860 1861 1862
static inline void
assert_rpm_wakelock_held(struct drm_i915_private *i915)
{
	__assert_rpm_wakelock_held(&i915->runtime_pm);
}

1863 1864
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1865
 * @i915: i915 device instance
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
1882
disable_rpm_wakeref_asserts(struct drm_i915_private *i915)
1883
{
1884
	atomic_inc(&i915->runtime_pm.wakeref_count);
1885 1886 1887 1888
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1889
 * @i915: i915 device instance
1890 1891 1892 1893 1894 1895 1896 1897 1898
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
1899
enable_rpm_wakeref_asserts(struct drm_i915_private *i915)
1900
{
1901
	atomic_dec(&i915->runtime_pm.wakeref_count);
1902 1903
}

1904 1905 1906 1907
intel_wakeref_t intel_runtime_pm_get(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_if_in_use(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_noresume(struct drm_i915_private *i915);

1908 1909 1910 1911 1912 1913 1914 1915
#define with_intel_runtime_pm(i915, wf) \
	for ((wf) = intel_runtime_pm_get(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

#define with_intel_runtime_pm_if_in_use(i915, wf) \
	for ((wf) = intel_runtime_pm_get_if_in_use(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

1916 1917 1918 1919 1920 1921
void intel_runtime_pm_put_unchecked(struct drm_i915_private *i915);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void intel_runtime_pm_put(struct drm_i915_private *i915, intel_wakeref_t wref);
#else
#define intel_runtime_pm_put(i915, wref) intel_runtime_pm_put_unchecked(i915)
#endif
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931

#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
				    struct drm_printer *p);
#else
static inline void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
						  struct drm_printer *p)
{
}
#endif
1932

1933 1934
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1935 1936
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1937

1938
/* intel_atomic.c */
1939 1940 1941
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
1942
						u64 *val);
1943 1944 1945
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
1946
						u64 val);
1947 1948 1949 1950 1951
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

1952 1953 1954
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1955 1956 1957
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

1958 1959 1960 1961 1962 1963 1964
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1965
		return ERR_CAST(crtc_state);
1966 1967 1968

	return to_intel_crtc_state(crtc_state);
}
1969

1970 1971 1972
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
1973

J
Jesse Barnes 已提交
1974
#endif /* __INTEL_DRV_H__ */