omap5.dtsi 19.4 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 * Based on "omap4.dtsi"
 */

10
#include <dt-bindings/gpio/gpio.h>
11
#include <dt-bindings/interrupt-controller/arm-gic.h>
12
#include <dt-bindings/pinctrl/omap.h>
13

14
#include "skeleton.dtsi"
15 16

/ {
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23
	compatible = "ti,omap5";
	interrupt-parent = <&gic>;

	aliases {
N
Nishanth Menon 已提交
24 25 26 27 28
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
		i2c4 = &i2c5;
29 30 31 32 33 34 35 36 37
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
38 39 40
		#address-cells = <1>;
		#size-cells = <0>;

41
		cpu0: cpu@0 {
42
			device_type = "cpu";
43
			compatible = "arm,cortex-a15";
44
			reg = <0x0>;
J
J Keerthy 已提交
45 46 47 48 49 50 51

			operating-points = <
				/* kHz    uV */
				500000  880000
				1000000 1060000
				1500000 1250000
			>;
52 53 54 55
			/* cooling options */
			cooling-min-level = <0>;
			cooling-max-level = <2>;
			#cooling-cells = <2>; /* min followed by max */
56 57
		};
		cpu@1 {
58
			device_type = "cpu";
59
			compatible = "arm,cortex-a15";
60
			reg = <0x1>;
61 62 63
		};
	};

64 65 66 67 68 69
	thermal-zones {
		#include "omap4-cpu-thermal.dtsi"
		#include "omap5-gpu-thermal.dtsi"
		#include "omap5-core-thermal.dtsi"
	};

70 71
	timer {
		compatible = "arm,armv7-timer";
72 73 74 75 76
		/* PPI secure/nonsecure IRQ */
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
77 78
	};

79 80 81 82 83
	gic: interrupt-controller@48211000 {
		compatible = "arm,cortex-a15-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48211000 0x1000>,
84 85 86
		      <0x48212000 0x1000>,
		      <0x48214000 0x2000>,
		      <0x48216000 0x2000>;
87 88
	};

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
			compatible = "ti,omap5-mpu";
			ti,hwmods = "mpu";
		};
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
		compatible = "ti,omap4-l3-noc", "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
114 115 116
		reg = <0x44000000 0x2000>,
		      <0x44800000 0x3000>,
		      <0x45000000 0x4000>;
117 118
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
119

T
Tero Kristo 已提交
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
		prm: prm@4ae06000 {
			compatible = "ti,omap5-prm";
			reg = <0x4ae06000 0x3000>;

			prm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			prm_clockdomains: clockdomains {
			};
		};

		cm_core_aon: cm_core_aon@4a004000 {
			compatible = "ti,omap5-cm-core-aon";
			reg = <0x4a004000 0x2000>;

			cm_core_aon_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm_core_aon_clockdomains: clockdomains {
			};
		};

		scrm: scrm@4ae0a000 {
			compatible = "ti,omap5-scrm";
			reg = <0x4ae0a000 0x2000>;

			scrm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			scrm_clockdomains: clockdomains {
			};
		};

		cm_core: cm_core@4a008000 {
			compatible = "ti,omap5-cm-core";
			reg = <0x4a008000 0x3000>;

			cm_core_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm_core_clockdomains: clockdomains {
			};
		};

J
Jon Hunter 已提交
172 173 174 175 176 177
		counter32k: counter@4ae04000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4ae04000 0x40>;
			ti,hwmods = "counter_32k";
		};

178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
		omap5_pmx_core: pinmux@4a002840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a002840 0x01b6>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap5_pmx_wkup: pinmux@4ae0c840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4ae0c840 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

195 196 197
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
198 199 200 201
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
202 203 204 205 206
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

207 208
		gpio1: gpio@4ae10000 {
			compatible = "ti,omap4-gpio";
209
			reg = <0x4ae10000 0x200>;
210
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
211
			ti,hwmods = "gpio1";
212
			ti,gpio-always-on;
213 214 215
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
216
			#interrupt-cells = <2>;
217 218 219 220
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
221
			reg = <0x48055000 0x200>;
222
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
223 224 225 226
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
227
			#interrupt-cells = <2>;
228 229 230 231
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
232
			reg = <0x48057000 0x200>;
233
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
234 235 236 237
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
238
			#interrupt-cells = <2>;
239 240 241 242
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
243
			reg = <0x48059000 0x200>;
244
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
245 246 247 248
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
249
			#interrupt-cells = <2>;
250 251 252 253
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
254
			reg = <0x4805b000 0x200>;
255
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
256 257 258 259
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
260
			#interrupt-cells = <2>;
261 262 263 264
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
265
			reg = <0x4805d000 0x200>;
266
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
267 268 269 270
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
271
			#interrupt-cells = <2>;
272 273 274 275
		};

		gpio7: gpio@48051000 {
			compatible = "ti,omap4-gpio";
276
			reg = <0x48051000 0x200>;
277
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
278 279 280 281
			ti,hwmods = "gpio7";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
282
			#interrupt-cells = <2>;
283 284 285 286
		};

		gpio8: gpio@48053000 {
			compatible = "ti,omap4-gpio";
287
			reg = <0x48053000 0x200>;
288
			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
289 290 291 292
			ti,hwmods = "gpio8";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
293
			#interrupt-cells = <2>;
294 295
		};

296 297 298 299 300
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
301
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
302 303 304 305 306
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
		};

307 308
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
309
			reg = <0x48070000 0x100>;
310
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
311 312 313 314 315 316 317
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
318
			reg = <0x48072000 0x100>;
319
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
320 321 322 323 324 325 326
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
327
			reg = <0x48060000 0x100>;
328
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
329 330 331 332 333
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

334
		i2c4: i2c@4807a000 {
335
			compatible = "ti,omap4-i2c";
336
			reg = <0x4807a000 0x100>;
337
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
338 339 340 341 342
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};

343
		i2c5: i2c@4807c000 {
344
			compatible = "ti,omap4-i2c";
345
			reg = <0x4807c000 0x100>;
346
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
347 348 349 350 351
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c5";
		};

S
Suman Anna 已提交
352 353 354 355
		hwspinlock: spinlock@4a0f6000 {
			compatible = "ti,omap4-hwspinlock";
			reg = <0x4a0f6000 0x1000>;
			ti,hwmods = "spinlock";
356
			#hwlock-cells = <1>;
S
Suman Anna 已提交
357 358
		};

F
Felipe Balbi 已提交
359 360 361
		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x48098000 0x200>;
362
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
363 364 365 366
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
367 368 369 370 371 372 373 374 375 376
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
F
Felipe Balbi 已提交
377 378 379 380 381
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x4809a000 0x200>;
382
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
383 384 385 386
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
387 388 389 390 391
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
F
Felipe Balbi 已提交
392 393 394 395 396
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480b8000 0x200>;
397
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
398 399 400 401
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
402 403
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
404 405 406 407 408
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480ba000 0x200>;
409
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
410 411 412 413
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
414 415
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
416 417
		};

418 419
		uart1: serial@4806a000 {
			compatible = "ti,omap4-uart";
420
			reg = <0x4806a000 0x100>;
421
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
422 423 424 425 426 427
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

		uart2: serial@4806c000 {
			compatible = "ti,omap4-uart";
428
			reg = <0x4806c000 0x100>;
429
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
430 431 432 433 434 435
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

		uart3: serial@48020000 {
			compatible = "ti,omap4-uart";
436
			reg = <0x48020000 0x100>;
437
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
438 439 440 441 442 443
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

		uart4: serial@4806e000 {
			compatible = "ti,omap4-uart";
444
			reg = <0x4806e000 0x100>;
445
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
446 447 448 449 450
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};

		uart5: serial@48066000 {
451 452
			compatible = "ti,omap4-uart";
			reg = <0x48066000 0x100>;
453
			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
454 455 456 457 458
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
		};

		uart6: serial@48068000 {
459 460
			compatible = "ti,omap4-uart";
			reg = <0x48068000 0x100>;
461
			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
462 463 464
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
		};
465 466 467

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
468
			reg = <0x4809c000 0x400>;
469
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
470 471 472
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
473 474
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
475 476 477 478
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
479
			reg = <0x480b4000 0x400>;
480
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
481 482
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
483 484
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
485 486 487 488
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
489
			reg = <0x480ad000 0x400>;
490
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
491 492
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
493 494
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
495 496 497 498
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
499
			reg = <0x480d1000 0x400>;
500
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
501 502
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
503 504
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
505 506 507 508
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
509
			reg = <0x480d5000 0x400>;
510
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
511 512
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
513 514
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
515
		};
516 517 518

		keypad: keypad@4ae1c000 {
			compatible = "ti,omap4-keypad";
519
			reg = <0x4ae1c000 0x400>;
520 521
			ti,hwmods = "kbd";
		};
522

523 524 525 526 527
		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
528
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
529
			ti,hwmods = "mcpdm";
530 531 532
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
533
			status = "disabled";
534 535 536 537 538 539 540
		};

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
541
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
542
			ti,hwmods = "dmic";
543 544
			dmas = <&sdma 67>;
			dma-names = "up_link";
545
			status = "disabled";
546 547
		};

548 549 550 551 552
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
553
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
554 555 556
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
557 558 559
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
560
			status = "disabled";
561 562 563 564 565 566 567
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
568
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
569 570 571
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
572 573 574
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
575
			status = "disabled";
576 577 578 579 580 581 582
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
583
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
584 585 586
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
587 588 589
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
590
			status = "disabled";
591
		};
J
Jon Hunter 已提交
592 593

		timer1: timer@4ae18000 {
594
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
595
			reg = <0x4ae18000 0x80>;
596
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
597 598 599 600 601
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
602
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
603
			reg = <0x48032000 0x80>;
604
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
605 606 607 608
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
609
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
610
			reg = <0x48034000 0x80>;
611
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
612 613 614 615
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
616
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
617
			reg = <0x48036000 0x80>;
618
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
619 620 621 622
			ti,hwmods = "timer4";
		};

		timer5: timer@40138000 {
623
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
624 625
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
626
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
627 628
			ti,hwmods = "timer5";
			ti,timer-dsp;
629
			ti,timer-pwm;
J
Jon Hunter 已提交
630 631 632
		};

		timer6: timer@4013a000 {
633
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
634 635
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
636
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
637 638 639 640 641 642
			ti,hwmods = "timer6";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer7: timer@4013c000 {
643
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
644 645
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
646
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
647 648 649 650 651
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4013e000 {
652
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
653 654
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
655
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
656 657 658 659 660 661
			ti,hwmods = "timer8";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer9: timer@4803e000 {
662
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
663
			reg = <0x4803e000 0x80>;
664
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
665
			ti,hwmods = "timer9";
666
			ti,timer-pwm;
J
Jon Hunter 已提交
667 668 669
		};

		timer10: timer@48086000 {
670
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
671
			reg = <0x48086000 0x80>;
672
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
673
			ti,hwmods = "timer10";
674
			ti,timer-pwm;
J
Jon Hunter 已提交
675 676 677
		};

		timer11: timer@48088000 {
678
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
679
			reg = <0x48088000 0x80>;
680
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
681 682 683
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
684

685 686 687
		wdt2: wdt@4ae14000 {
			compatible = "ti,omap5-wdt", "ti,omap3-wdt";
			reg = <0x4ae14000 0x80>;
688
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
689 690 691
			ti,hwmods = "wd_timer2";
		};

692
		emif1: emif@4c000000 {
693 694
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif1";
695
			ti,no-idle-on-init;
696 697
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4c000000 0x400>;
698
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
699 700 701 702 703
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

704
		emif2: emif@4d000000 {
705 706
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif2";
707
			ti,no-idle-on-init;
708 709
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4d000000 0x400>;
710
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
711 712 713 714
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
715

716 717 718 719 720 721 722 723 724 725
		omap_control_usb2phy: control-phy@4a002300 {
			compatible = "ti,control-phy-usb2";
			reg = <0x4a002300 0x4>;
			reg-names = "power";
		};

		omap_control_usb3phy: control-phy@4a002370 {
			compatible = "ti,control-phy-pipe3";
			reg = <0x4a002370 0x4>;
			reg-names = "power";
726
		};
727

728
		usb3: omap_dwc3@4a020000 {
729 730
			compatible = "ti,dwc3";
			ti,hwmods = "usb_otg_ss";
731
			reg = <0x4a020000 0x10000>;
732
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
733 734 735 736 737
			#address-cells = <1>;
			#size-cells = <1>;
			utmi-mode = <2>;
			ranges;
			dwc3@4a030000 {
738
				compatible = "snps,dwc3";
739
				reg = <0x4a030000 0x10000>;
740
				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
741
				usb-phy = <&usb2_phy>, <&usb3_phy>;
742
				dr_mode = "peripheral";
743 744 745 746
				tx-fifo-resize;
			};
		};

747
		ocp2scp@4a080000 {
748 749 750
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
751
			reg = <0x4a080000 0x20>;
752 753
			ranges;
			ti,hwmods = "ocp2scp1";
754 755 756
			usb2_phy: usb2phy@4a084000 {
				compatible = "ti,omap-usb2";
				reg = <0x4a084000 0x7c>;
757
				ctrl-module = <&omap_control_usb2phy>;
758 759 760 761 762 763 764 765
			};

			usb3_phy: usb3phy@4a084400 {
				compatible = "ti,omap-usb3";
				reg = <0x4a084400 0x80>,
				      <0x4a084800 0x64>,
				      <0x4a084c00 0x40>;
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
766
				ctrl-module = <&omap_control_usb3phy>;
767
			};
768
		};
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
			};

			usbhsehci: ehci@4a064c00 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
			};
		};
799

800
		bandgap: bandgap@4a0021e0 {
801 802 803 804 805 806
			reg = <0x4a0021e0 0xc
			       0x4a00232c 0xc
			       0x4a002380 0x2c
			       0x4a0023C0 0x3c>;
			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
			compatible = "ti,omap5430-bandgap";
807 808

			#thermal-sensor-cells = <1>;
809
		};
810 811
	};
};
T
Tero Kristo 已提交
812 813

/include/ "omap54xx-clocks.dtsi"