omap5.dtsi 17.6 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 * Based on "omap4.dtsi"
 */

10
#include <dt-bindings/gpio/gpio.h>
11
#include <dt-bindings/interrupt-controller/arm-gic.h>
12
#include <dt-bindings/pinctrl/omap.h>
13

14
#include "skeleton.dtsi"
15 16

/ {
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23 24 25 26 27 28 29 30 31 32
	compatible = "ti,omap5";
	interrupt-parent = <&gic>;

	aliases {
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
33 34 35
		#address-cells = <1>;
		#size-cells = <0>;

36
		cpu@0 {
37
			device_type = "cpu";
38
			compatible = "arm,cortex-a15";
39
			reg = <0x0>;
40 41
		};
		cpu@1 {
42
			device_type = "cpu";
43
			compatible = "arm,cortex-a15";
44
			reg = <0x1>;
45 46 47
		};
	};

48 49
	timer {
		compatible = "arm,armv7-timer";
50 51 52 53 54
		/* PPI secure/nonsecure IRQ */
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
55 56 57
		clock-frequency = <6144000>;
	};

58 59 60 61 62
	gic: interrupt-controller@48211000 {
		compatible = "arm,cortex-a15-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48211000 0x1000>,
63 64 65
		      <0x48212000 0x1000>,
		      <0x48214000 0x2000>,
		      <0x48216000 0x2000>;
66 67
	};

68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
			compatible = "ti,omap5-mpu";
			ti,hwmods = "mpu";
		};
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
		compatible = "ti,omap4-l3-noc", "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
93 94 95
		reg = <0x44000000 0x2000>,
		      <0x44800000 0x3000>,
		      <0x45000000 0x4000>;
96 97
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
98

J
Jon Hunter 已提交
99 100 101 102 103 104
		counter32k: counter@4ae04000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4ae04000 0x40>;
			ti,hwmods = "counter_32k";
		};

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
		omap5_pmx_core: pinmux@4a002840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a002840 0x01b6>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap5_pmx_wkup: pinmux@4ae0c840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4ae0c840 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

122 123 124
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
125 126 127 128
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
129 130 131 132 133
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

134 135
		gpio1: gpio@4ae10000 {
			compatible = "ti,omap4-gpio";
136
			reg = <0x4ae10000 0x200>;
137
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
138
			ti,hwmods = "gpio1";
139
			ti,gpio-always-on;
140 141 142
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
143
			#interrupt-cells = <2>;
144 145 146 147
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
148
			reg = <0x48055000 0x200>;
149
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
150 151 152 153
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
154
			#interrupt-cells = <2>;
155 156 157 158
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
159
			reg = <0x48057000 0x200>;
160
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
161 162 163 164
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
165
			#interrupt-cells = <2>;
166 167 168 169
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
170
			reg = <0x48059000 0x200>;
171
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
172 173 174 175
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
176
			#interrupt-cells = <2>;
177 178 179 180
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
181
			reg = <0x4805b000 0x200>;
182
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
183 184 185 186
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
187
			#interrupt-cells = <2>;
188 189 190 191
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
192
			reg = <0x4805d000 0x200>;
193
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
194 195 196 197
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
198
			#interrupt-cells = <2>;
199 200 201 202
		};

		gpio7: gpio@48051000 {
			compatible = "ti,omap4-gpio";
203
			reg = <0x48051000 0x200>;
204
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
205 206 207 208
			ti,hwmods = "gpio7";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
209
			#interrupt-cells = <2>;
210 211 212 213
		};

		gpio8: gpio@48053000 {
			compatible = "ti,omap4-gpio";
214
			reg = <0x48053000 0x200>;
215
			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
216 217 218 219
			ti,hwmods = "gpio8";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
220
			#interrupt-cells = <2>;
221 222
		};

223 224 225 226 227
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
228
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
229 230 231 232 233
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
		};

234 235
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
236
			reg = <0x48070000 0x100>;
237
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
238 239 240 241 242 243 244
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
245
			reg = <0x48072000 0x100>;
246
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
247 248 249 250 251 252 253
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
254
			reg = <0x48060000 0x100>;
255
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
256 257 258 259 260
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

261
		i2c4: i2c@4807a000 {
262
			compatible = "ti,omap4-i2c";
263
			reg = <0x4807a000 0x100>;
264
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
265 266 267 268 269
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};

270
		i2c5: i2c@4807c000 {
271
			compatible = "ti,omap4-i2c";
272
			reg = <0x4807c000 0x100>;
273
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
274 275 276 277 278
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c5";
		};

F
Felipe Balbi 已提交
279 280 281
		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x48098000 0x200>;
282
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
283 284 285 286
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
287 288 289 290 291 292 293 294 295 296
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
F
Felipe Balbi 已提交
297 298 299 300 301
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x4809a000 0x200>;
302
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
303 304 305 306
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
307 308 309 310 311
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
F
Felipe Balbi 已提交
312 313 314 315 316
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480b8000 0x200>;
317
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
318 319 320 321
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
322 323
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
324 325 326 327 328
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480ba000 0x200>;
329
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
330 331 332 333
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
334 335
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
336 337
		};

338 339
		uart1: serial@4806a000 {
			compatible = "ti,omap4-uart";
340
			reg = <0x4806a000 0x100>;
341
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
342 343 344 345 346 347
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

		uart2: serial@4806c000 {
			compatible = "ti,omap4-uart";
348
			reg = <0x4806c000 0x100>;
349
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
350 351 352 353 354 355
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

		uart3: serial@48020000 {
			compatible = "ti,omap4-uart";
356
			reg = <0x48020000 0x100>;
357
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
358 359 360 361 362 363
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

		uart4: serial@4806e000 {
			compatible = "ti,omap4-uart";
364
			reg = <0x4806e000 0x100>;
365
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
366 367 368 369 370
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};

		uart5: serial@48066000 {
371 372
			compatible = "ti,omap4-uart";
			reg = <0x48066000 0x100>;
373
			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
374 375 376 377 378
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
		};

		uart6: serial@48068000 {
379 380
			compatible = "ti,omap4-uart";
			reg = <0x48068000 0x100>;
381
			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
382 383 384
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
		};
385 386 387

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
388
			reg = <0x4809c000 0x400>;
389
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
390 391 392
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
393 394
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
395 396 397 398
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
399
			reg = <0x480b4000 0x400>;
400
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
401 402
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
403 404
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
405 406 407 408
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
409
			reg = <0x480ad000 0x400>;
410
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
411 412
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
413 414
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
415 416 417 418
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
419
			reg = <0x480d1000 0x400>;
420
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
421 422
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
423 424
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
425 426 427 428
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
429
			reg = <0x480d5000 0x400>;
430
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
431 432
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
433 434
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
435
		};
436 437 438

		keypad: keypad@4ae1c000 {
			compatible = "ti,omap4-keypad";
439
			reg = <0x4ae1c000 0x400>;
440 441
			ti,hwmods = "kbd";
		};
442

443 444 445 446 447
		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
448
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
449
			ti,hwmods = "mcpdm";
450 451 452
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
453 454 455 456 457 458 459
		};

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
460
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
461
			ti,hwmods = "dmic";
462 463
			dmas = <&sdma 67>;
			dma-names = "up_link";
464 465
		};

466 467 468 469 470
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
471
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
472 473 474
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
475 476 477
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
478 479 480 481 482 483 484
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
485
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
486 487 488
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
489 490 491
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
492 493 494 495 496 497 498
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
499
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
500 501 502
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
503 504 505
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
506
		};
J
Jon Hunter 已提交
507 508

		timer1: timer@4ae18000 {
509
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
510
			reg = <0x4ae18000 0x80>;
511
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
512 513 514 515 516
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
517
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
518
			reg = <0x48032000 0x80>;
519
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
520 521 522 523
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
524
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
525
			reg = <0x48034000 0x80>;
526
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
527 528 529 530
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
531
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
532
			reg = <0x48036000 0x80>;
533
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
534 535 536 537
			ti,hwmods = "timer4";
		};

		timer5: timer@40138000 {
538
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
539 540
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
541
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
542 543
			ti,hwmods = "timer5";
			ti,timer-dsp;
544
			ti,timer-pwm;
J
Jon Hunter 已提交
545 546 547
		};

		timer6: timer@4013a000 {
548
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
549 550
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
551
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
552 553 554 555 556 557
			ti,hwmods = "timer6";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer7: timer@4013c000 {
558
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
559 560
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
561
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
562 563 564 565 566
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4013e000 {
567
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
568 569
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
570
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
571 572 573 574 575 576
			ti,hwmods = "timer8";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer9: timer@4803e000 {
577
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
578
			reg = <0x4803e000 0x80>;
579
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
580
			ti,hwmods = "timer9";
581
			ti,timer-pwm;
J
Jon Hunter 已提交
582 583 584
		};

		timer10: timer@48086000 {
585
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
586
			reg = <0x48086000 0x80>;
587
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
588
			ti,hwmods = "timer10";
589
			ti,timer-pwm;
J
Jon Hunter 已提交
590 591 592
		};

		timer11: timer@48088000 {
593
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
594
			reg = <0x48088000 0x80>;
595
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
596 597 598
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
599

600 601 602
		wdt2: wdt@4ae14000 {
			compatible = "ti,omap5-wdt", "ti,omap3-wdt";
			reg = <0x4ae14000 0x80>;
603
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
604 605 606
			ti,hwmods = "wd_timer2";
		};

607 608 609 610 611
		emif1: emif@0x4c000000 {
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif1";
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4c000000 0x400>;
612
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
613 614 615 616 617 618 619 620 621 622
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

		emif2: emif@0x4d000000 {
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif2";
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4d000000 0x400>;
623
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
624 625 626 627
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
628 629 630 631 632 633 634 635

		omap_control_usb: omap-control-usb@4a002300 {
			compatible = "ti,omap-control-usb";
			reg = <0x4a002300 0x4>,
			      <0x4a002370 0x4>;
			reg-names = "control_dev_conf", "phy_power_usb";
			ti,type = <2>;
		};
636

637 638 639
		omap_dwc3@4a020000 {
			compatible = "ti,dwc3";
			ti,hwmods = "usb_otg_ss";
640
			reg = <0x4a020000 0x10000>;
641
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
642 643 644 645 646
			#address-cells = <1>;
			#size-cells = <1>;
			utmi-mode = <2>;
			ranges;
			dwc3@4a030000 {
647
				compatible = "snps,dwc3";
648
				reg = <0x4a030000 0x10000>;
649
				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
650 651 652 653 654
				usb-phy = <&usb2_phy>, <&usb3_phy>;
				tx-fifo-resize;
			};
		};

655 656 657 658 659 660
		ocp2scp {
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
			ti,hwmods = "ocp2scp1";
661 662 663 664 665 666 667 668 669 670 671 672 673 674
			usb2_phy: usb2phy@4a084000 {
				compatible = "ti,omap-usb2";
				reg = <0x4a084000 0x7c>;
				ctrl-module = <&omap_control_usb>;
			};

			usb3_phy: usb3phy@4a084400 {
				compatible = "ti,omap-usb3";
				reg = <0x4a084400 0x80>,
				      <0x4a084800 0x64>,
				      <0x4a084c00 0x40>;
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
				ctrl-module = <&omap_control_usb>;
			};
675
		};
676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
			};

			usbhsehci: ehci@4a064c00 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
			};
		};
706 707 708 709 710 711 712 713 714

		bandgap@4a0021e0 {
			reg = <0x4a0021e0 0xc
			       0x4a00232c 0xc
			       0x4a002380 0x2c
			       0x4a0023C0 0x3c>;
			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
			compatible = "ti,omap5430-bandgap";
		};
715 716
	};
};