omap5.dtsi 18.0 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 * Based on "omap4.dtsi"
 */

10
#include <dt-bindings/gpio/gpio.h>
11
#include <dt-bindings/interrupt-controller/arm-gic.h>
12
#include <dt-bindings/pinctrl/omap.h>
13

14
#include "skeleton.dtsi"
15 16

/ {
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23
	compatible = "ti,omap5";
	interrupt-parent = <&gic>;

	aliases {
N
Nishanth Menon 已提交
24 25 26 27 28
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
		i2c4 = &i2c5;
29 30 31 32 33 34 35 36 37
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
38 39 40
		#address-cells = <1>;
		#size-cells = <0>;

41
		cpu0: cpu@0 {
42
			device_type = "cpu";
43
			compatible = "arm,cortex-a15";
44
			reg = <0x0>;
J
J Keerthy 已提交
45 46 47 48 49 50 51

			operating-points = <
				/* kHz    uV */
				500000  880000
				1000000 1060000
				1500000 1250000
			>;
52 53
		};
		cpu@1 {
54
			device_type = "cpu";
55
			compatible = "arm,cortex-a15";
56
			reg = <0x1>;
57 58 59
		};
	};

60 61
	timer {
		compatible = "arm,armv7-timer";
62 63 64 65 66
		/* PPI secure/nonsecure IRQ */
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
67 68
	};

69 70 71 72 73
	gic: interrupt-controller@48211000 {
		compatible = "arm,cortex-a15-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48211000 0x1000>,
74 75 76
		      <0x48212000 0x1000>,
		      <0x48214000 0x2000>,
		      <0x48216000 0x2000>;
77 78
	};

79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
			compatible = "ti,omap5-mpu";
			ti,hwmods = "mpu";
		};
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
		compatible = "ti,omap4-l3-noc", "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
104 105 106
		reg = <0x44000000 0x2000>,
		      <0x44800000 0x3000>,
		      <0x45000000 0x4000>;
107 108
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
109

J
Jon Hunter 已提交
110 111 112 113 114 115
		counter32k: counter@4ae04000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4ae04000 0x40>;
			ti,hwmods = "counter_32k";
		};

116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
		omap5_pmx_core: pinmux@4a002840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a002840 0x01b6>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap5_pmx_wkup: pinmux@4ae0c840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4ae0c840 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

133 134 135
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
136 137 138 139
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
140 141 142 143 144
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

145 146
		gpio1: gpio@4ae10000 {
			compatible = "ti,omap4-gpio";
147
			reg = <0x4ae10000 0x200>;
148
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
149
			ti,hwmods = "gpio1";
150
			ti,gpio-always-on;
151 152 153
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
154
			#interrupt-cells = <2>;
155 156 157 158
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
159
			reg = <0x48055000 0x200>;
160
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
161 162 163 164
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
165
			#interrupt-cells = <2>;
166 167 168 169
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
170
			reg = <0x48057000 0x200>;
171
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
172 173 174 175
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
176
			#interrupt-cells = <2>;
177 178 179 180
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
181
			reg = <0x48059000 0x200>;
182
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
183 184 185 186
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
187
			#interrupt-cells = <2>;
188 189 190 191
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
192
			reg = <0x4805b000 0x200>;
193
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
194 195 196 197
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
198
			#interrupt-cells = <2>;
199 200 201 202
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
203
			reg = <0x4805d000 0x200>;
204
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
205 206 207 208
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
209
			#interrupt-cells = <2>;
210 211 212 213
		};

		gpio7: gpio@48051000 {
			compatible = "ti,omap4-gpio";
214
			reg = <0x48051000 0x200>;
215
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
216 217 218 219
			ti,hwmods = "gpio7";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
220
			#interrupt-cells = <2>;
221 222 223 224
		};

		gpio8: gpio@48053000 {
			compatible = "ti,omap4-gpio";
225
			reg = <0x48053000 0x200>;
226
			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
227 228 229 230
			ti,hwmods = "gpio8";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
231
			#interrupt-cells = <2>;
232 233
		};

234 235 236 237 238
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
239
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
240 241 242 243 244
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
		};

245 246
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
247
			reg = <0x48070000 0x100>;
248
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
249 250 251 252 253 254 255
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
256
			reg = <0x48072000 0x100>;
257
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
258 259 260 261 262 263 264
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
265
			reg = <0x48060000 0x100>;
266
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
267 268 269 270 271
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

272
		i2c4: i2c@4807a000 {
273
			compatible = "ti,omap4-i2c";
274
			reg = <0x4807a000 0x100>;
275
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
276 277 278 279 280
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};

281
		i2c5: i2c@4807c000 {
282
			compatible = "ti,omap4-i2c";
283
			reg = <0x4807c000 0x100>;
284
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
285 286 287 288 289
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c5";
		};

S
Suman Anna 已提交
290 291 292 293 294 295
		hwspinlock: spinlock@4a0f6000 {
			compatible = "ti,omap4-hwspinlock";
			reg = <0x4a0f6000 0x1000>;
			ti,hwmods = "spinlock";
		};

F
Felipe Balbi 已提交
296 297 298
		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x48098000 0x200>;
299
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
300 301 302 303
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
304 305 306 307 308 309 310 311 312 313
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
F
Felipe Balbi 已提交
314 315 316 317 318
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x4809a000 0x200>;
319
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
320 321 322 323
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
324 325 326 327 328
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
F
Felipe Balbi 已提交
329 330 331 332 333
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480b8000 0x200>;
334
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
335 336 337 338
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
339 340
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
341 342 343 344 345
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480ba000 0x200>;
346
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
347 348 349 350
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
351 352
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
353 354
		};

355 356
		uart1: serial@4806a000 {
			compatible = "ti,omap4-uart";
357
			reg = <0x4806a000 0x100>;
358
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
359 360 361 362 363 364
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

		uart2: serial@4806c000 {
			compatible = "ti,omap4-uart";
365
			reg = <0x4806c000 0x100>;
366
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
367 368 369 370 371 372
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

		uart3: serial@48020000 {
			compatible = "ti,omap4-uart";
373
			reg = <0x48020000 0x100>;
374
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
375 376 377 378 379 380
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

		uart4: serial@4806e000 {
			compatible = "ti,omap4-uart";
381
			reg = <0x4806e000 0x100>;
382
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
383 384 385 386 387
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};

		uart5: serial@48066000 {
388 389
			compatible = "ti,omap4-uart";
			reg = <0x48066000 0x100>;
390
			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
391 392 393 394 395
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
		};

		uart6: serial@48068000 {
396 397
			compatible = "ti,omap4-uart";
			reg = <0x48068000 0x100>;
398
			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
399 400 401
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
		};
402 403 404

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
405
			reg = <0x4809c000 0x400>;
406
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
407 408 409
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
410 411
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
412 413 414 415
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
416
			reg = <0x480b4000 0x400>;
417
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
418 419
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
420 421
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
422 423 424 425
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
426
			reg = <0x480ad000 0x400>;
427
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
428 429
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
430 431
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
432 433 434 435
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
436
			reg = <0x480d1000 0x400>;
437
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
438 439
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
440 441
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
442 443 444 445
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
446
			reg = <0x480d5000 0x400>;
447
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
448 449
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
450 451
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
452
		};
453 454 455

		keypad: keypad@4ae1c000 {
			compatible = "ti,omap4-keypad";
456
			reg = <0x4ae1c000 0x400>;
457 458
			ti,hwmods = "kbd";
		};
459

460 461 462 463 464
		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
465
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
466
			ti,hwmods = "mcpdm";
467 468 469
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
470 471 472 473 474 475 476
		};

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
477
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
478
			ti,hwmods = "dmic";
479 480
			dmas = <&sdma 67>;
			dma-names = "up_link";
481 482
		};

483 484 485 486 487
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
488
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
489 490 491
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
492 493 494
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
495 496 497 498 499 500 501
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
502
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
503 504 505
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
506 507 508
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
509 510 511 512 513 514 515
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
516
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
517 518 519
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
520 521 522
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
523
		};
J
Jon Hunter 已提交
524 525

		timer1: timer@4ae18000 {
526
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
527
			reg = <0x4ae18000 0x80>;
528
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
529 530 531 532 533
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
534
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
535
			reg = <0x48032000 0x80>;
536
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
537 538 539 540
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
541
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
542
			reg = <0x48034000 0x80>;
543
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
544 545 546 547
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
548
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
549
			reg = <0x48036000 0x80>;
550
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
551 552 553 554
			ti,hwmods = "timer4";
		};

		timer5: timer@40138000 {
555
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
556 557
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
558
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
559 560
			ti,hwmods = "timer5";
			ti,timer-dsp;
561
			ti,timer-pwm;
J
Jon Hunter 已提交
562 563 564
		};

		timer6: timer@4013a000 {
565
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
566 567
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
568
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
569 570 571 572 573 574
			ti,hwmods = "timer6";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer7: timer@4013c000 {
575
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
576 577
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
578
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
579 580 581 582 583
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4013e000 {
584
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
585 586
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
587
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
588 589 590 591 592 593
			ti,hwmods = "timer8";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer9: timer@4803e000 {
594
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
595
			reg = <0x4803e000 0x80>;
596
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
597
			ti,hwmods = "timer9";
598
			ti,timer-pwm;
J
Jon Hunter 已提交
599 600 601
		};

		timer10: timer@48086000 {
602
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
603
			reg = <0x48086000 0x80>;
604
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
605
			ti,hwmods = "timer10";
606
			ti,timer-pwm;
J
Jon Hunter 已提交
607 608 609
		};

		timer11: timer@48088000 {
610
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
611
			reg = <0x48088000 0x80>;
612
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
613 614 615
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
616

617 618 619
		wdt2: wdt@4ae14000 {
			compatible = "ti,omap5-wdt", "ti,omap3-wdt";
			reg = <0x4ae14000 0x80>;
620
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
621 622 623
			ti,hwmods = "wd_timer2";
		};

624
		emif1: emif@4c000000 {
625 626
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif1";
627
			ti,no-idle-on-init;
628 629
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4c000000 0x400>;
630
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
631 632 633 634 635
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

636
		emif2: emif@4d000000 {
637 638
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif2";
639
			ti,no-idle-on-init;
640 641
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4d000000 0x400>;
642
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
643 644 645 646
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
647

648 649 650 651 652 653 654 655 656 657
		omap_control_usb2phy: control-phy@4a002300 {
			compatible = "ti,control-phy-usb2";
			reg = <0x4a002300 0x4>;
			reg-names = "power";
		};

		omap_control_usb3phy: control-phy@4a002370 {
			compatible = "ti,control-phy-pipe3";
			reg = <0x4a002370 0x4>;
			reg-names = "power";
658
		};
659

660
		usb3: omap_dwc3@4a020000 {
661 662
			compatible = "ti,dwc3";
			ti,hwmods = "usb_otg_ss";
663
			reg = <0x4a020000 0x10000>;
664
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
665 666 667 668 669
			#address-cells = <1>;
			#size-cells = <1>;
			utmi-mode = <2>;
			ranges;
			dwc3@4a030000 {
670
				compatible = "snps,dwc3";
671
				reg = <0x4a030000 0x10000>;
672
				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
673
				usb-phy = <&usb2_phy>, <&usb3_phy>;
674
				dr_mode = "peripheral";
675 676 677 678
				tx-fifo-resize;
			};
		};

679
		ocp2scp@4a080000 {
680 681 682
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
683
			reg = <0x4a080000 0x20>;
684 685
			ranges;
			ti,hwmods = "ocp2scp1";
686 687 688
			usb2_phy: usb2phy@4a084000 {
				compatible = "ti,omap-usb2";
				reg = <0x4a084000 0x7c>;
689
				ctrl-module = <&omap_control_usb2phy>;
690 691 692 693 694 695 696 697
			};

			usb3_phy: usb3phy@4a084400 {
				compatible = "ti,omap-usb3";
				reg = <0x4a084400 0x80>,
				      <0x4a084800 0x64>,
				      <0x4a084c00 0x40>;
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
698
				ctrl-module = <&omap_control_usb3phy>;
699
			};
700
		};
701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
			};

			usbhsehci: ehci@4a064c00 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
			};
		};
731 732 733 734 735 736 737 738 739

		bandgap@4a0021e0 {
			reg = <0x4a0021e0 0xc
			       0x4a00232c 0xc
			       0x4a002380 0x2c
			       0x4a0023C0 0x3c>;
			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
			compatible = "ti,omap5430-bandgap";
		};
740 741
	};
};