omap5.dtsi 17.6 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 * Based on "omap4.dtsi"
 */

10
#include <dt-bindings/gpio/gpio.h>
11
#include <dt-bindings/interrupt-controller/arm-gic.h>
12
#include <dt-bindings/pinctrl/omap.h>
13

14
#include "skeleton.dtsi"
15 16

/ {
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23 24 25 26 27 28 29 30 31 32
	compatible = "ti,omap5";
	interrupt-parent = <&gic>;

	aliases {
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
33 34 35
		#address-cells = <1>;
		#size-cells = <0>;

36
		cpu@0 {
37
			device_type = "cpu";
38
			compatible = "arm,cortex-a15";
39
			reg = <0x0>;
40 41
		};
		cpu@1 {
42
			device_type = "cpu";
43
			compatible = "arm,cortex-a15";
44
			reg = <0x1>;
45 46 47
		};
	};

48 49
	timer {
		compatible = "arm,armv7-timer";
50 51 52 53 54
		/* PPI secure/nonsecure IRQ */
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
55 56
	};

57 58 59 60 61
	gic: interrupt-controller@48211000 {
		compatible = "arm,cortex-a15-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48211000 0x1000>,
62 63 64
		      <0x48212000 0x1000>,
		      <0x48214000 0x2000>,
		      <0x48216000 0x2000>;
65 66
	};

67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
			compatible = "ti,omap5-mpu";
			ti,hwmods = "mpu";
		};
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
		compatible = "ti,omap4-l3-noc", "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
92 93 94
		reg = <0x44000000 0x2000>,
		      <0x44800000 0x3000>,
		      <0x45000000 0x4000>;
95 96
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
97

J
Jon Hunter 已提交
98 99 100 101 102 103
		counter32k: counter@4ae04000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4ae04000 0x40>;
			ti,hwmods = "counter_32k";
		};

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
		omap5_pmx_core: pinmux@4a002840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a002840 0x01b6>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap5_pmx_wkup: pinmux@4ae0c840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4ae0c840 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

121 122 123
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
124 125 126 127
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
128 129 130 131 132
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

133 134
		gpio1: gpio@4ae10000 {
			compatible = "ti,omap4-gpio";
135
			reg = <0x4ae10000 0x200>;
136
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
137
			ti,hwmods = "gpio1";
138
			ti,gpio-always-on;
139 140 141
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
142
			#interrupt-cells = <2>;
143 144 145 146
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
147
			reg = <0x48055000 0x200>;
148
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
149 150 151 152
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
153
			#interrupt-cells = <2>;
154 155 156 157
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
158
			reg = <0x48057000 0x200>;
159
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
160 161 162 163
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
164
			#interrupt-cells = <2>;
165 166 167 168
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
169
			reg = <0x48059000 0x200>;
170
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
171 172 173 174
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
175
			#interrupt-cells = <2>;
176 177 178 179
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
180
			reg = <0x4805b000 0x200>;
181
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
182 183 184 185
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
186
			#interrupt-cells = <2>;
187 188 189 190
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
191
			reg = <0x4805d000 0x200>;
192
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
193 194 195 196
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
197
			#interrupt-cells = <2>;
198 199 200 201
		};

		gpio7: gpio@48051000 {
			compatible = "ti,omap4-gpio";
202
			reg = <0x48051000 0x200>;
203
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
204 205 206 207
			ti,hwmods = "gpio7";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
208
			#interrupt-cells = <2>;
209 210 211 212
		};

		gpio8: gpio@48053000 {
			compatible = "ti,omap4-gpio";
213
			reg = <0x48053000 0x200>;
214
			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
215 216 217 218
			ti,hwmods = "gpio8";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
219
			#interrupt-cells = <2>;
220 221
		};

222 223 224 225 226
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
227
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
228 229 230 231 232
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
		};

233 234
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
235
			reg = <0x48070000 0x100>;
236
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
237 238 239 240 241 242 243
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
244
			reg = <0x48072000 0x100>;
245
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
246 247 248 249 250 251 252
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
253
			reg = <0x48060000 0x100>;
254
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
255 256 257 258 259
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

260
		i2c4: i2c@4807a000 {
261
			compatible = "ti,omap4-i2c";
262
			reg = <0x4807a000 0x100>;
263
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
264 265 266 267 268
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};

269
		i2c5: i2c@4807c000 {
270
			compatible = "ti,omap4-i2c";
271
			reg = <0x4807c000 0x100>;
272
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
273 274 275 276 277
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c5";
		};

F
Felipe Balbi 已提交
278 279 280
		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x48098000 0x200>;
281
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
282 283 284 285
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
286 287 288 289 290 291 292 293 294 295
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
F
Felipe Balbi 已提交
296 297 298 299 300
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x4809a000 0x200>;
301
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
302 303 304 305
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
306 307 308 309 310
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
F
Felipe Balbi 已提交
311 312 313 314 315
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480b8000 0x200>;
316
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
317 318 319 320
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
321 322
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
323 324 325 326 327
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480ba000 0x200>;
328
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
329 330 331 332
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
333 334
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
335 336
		};

337 338
		uart1: serial@4806a000 {
			compatible = "ti,omap4-uart";
339
			reg = <0x4806a000 0x100>;
340
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
341 342 343 344 345 346
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

		uart2: serial@4806c000 {
			compatible = "ti,omap4-uart";
347
			reg = <0x4806c000 0x100>;
348
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
349 350 351 352 353 354
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

		uart3: serial@48020000 {
			compatible = "ti,omap4-uart";
355
			reg = <0x48020000 0x100>;
356
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
357 358 359 360 361 362
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

		uart4: serial@4806e000 {
			compatible = "ti,omap4-uart";
363
			reg = <0x4806e000 0x100>;
364
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
365 366 367 368 369
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};

		uart5: serial@48066000 {
370 371
			compatible = "ti,omap4-uart";
			reg = <0x48066000 0x100>;
372
			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
373 374 375 376 377
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
		};

		uart6: serial@48068000 {
378 379
			compatible = "ti,omap4-uart";
			reg = <0x48068000 0x100>;
380
			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
381 382 383
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
		};
384 385 386

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
387
			reg = <0x4809c000 0x400>;
388
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
389 390 391
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
392 393
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
394 395 396 397
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
398
			reg = <0x480b4000 0x400>;
399
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
400 401
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
402 403
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
404 405 406 407
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
408
			reg = <0x480ad000 0x400>;
409
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
410 411
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
412 413
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
414 415 416 417
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
418
			reg = <0x480d1000 0x400>;
419
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
420 421
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
422 423
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
424 425 426 427
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
428
			reg = <0x480d5000 0x400>;
429
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
430 431
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
432 433
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
434
		};
435 436 437

		keypad: keypad@4ae1c000 {
			compatible = "ti,omap4-keypad";
438
			reg = <0x4ae1c000 0x400>;
439 440
			ti,hwmods = "kbd";
		};
441

442 443 444 445 446
		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
447
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
448
			ti,hwmods = "mcpdm";
449 450 451
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
452 453 454 455 456 457 458
		};

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
459
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
460
			ti,hwmods = "dmic";
461 462
			dmas = <&sdma 67>;
			dma-names = "up_link";
463 464
		};

465 466 467 468 469
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
470
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
471 472 473
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
474 475 476
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
477 478 479 480 481 482 483
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
484
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
485 486 487
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
488 489 490
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
491 492 493 494 495 496 497
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
498
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
499 500 501
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
502 503 504
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
505
		};
J
Jon Hunter 已提交
506 507

		timer1: timer@4ae18000 {
508
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
509
			reg = <0x4ae18000 0x80>;
510
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
511 512 513 514 515
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
516
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
517
			reg = <0x48032000 0x80>;
518
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
519 520 521 522
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
523
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
524
			reg = <0x48034000 0x80>;
525
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
526 527 528 529
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
530
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
531
			reg = <0x48036000 0x80>;
532
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
533 534 535 536
			ti,hwmods = "timer4";
		};

		timer5: timer@40138000 {
537
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
538 539
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
540
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
541 542
			ti,hwmods = "timer5";
			ti,timer-dsp;
543
			ti,timer-pwm;
J
Jon Hunter 已提交
544 545 546
		};

		timer6: timer@4013a000 {
547
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
548 549
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
550
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
551 552 553 554 555 556
			ti,hwmods = "timer6";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer7: timer@4013c000 {
557
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
558 559
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
560
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
561 562 563 564 565
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4013e000 {
566
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
567 568
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
569
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
570 571 572 573 574 575
			ti,hwmods = "timer8";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer9: timer@4803e000 {
576
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
577
			reg = <0x4803e000 0x80>;
578
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
579
			ti,hwmods = "timer9";
580
			ti,timer-pwm;
J
Jon Hunter 已提交
581 582 583
		};

		timer10: timer@48086000 {
584
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
585
			reg = <0x48086000 0x80>;
586
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
587
			ti,hwmods = "timer10";
588
			ti,timer-pwm;
J
Jon Hunter 已提交
589 590 591
		};

		timer11: timer@48088000 {
592
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
593
			reg = <0x48088000 0x80>;
594
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
595 596 597
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
598

599 600 601
		wdt2: wdt@4ae14000 {
			compatible = "ti,omap5-wdt", "ti,omap3-wdt";
			reg = <0x4ae14000 0x80>;
602
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
603 604 605
			ti,hwmods = "wd_timer2";
		};

606
		emif1: emif@4c000000 {
607 608 609 610
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif1";
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4c000000 0x400>;
611
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
612 613 614 615 616
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

617
		emif2: emif@4d000000 {
618 619 620 621
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif2";
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4d000000 0x400>;
622
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
623 624 625 626
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
627 628 629 630 631 632 633 634

		omap_control_usb: omap-control-usb@4a002300 {
			compatible = "ti,omap-control-usb";
			reg = <0x4a002300 0x4>,
			      <0x4a002370 0x4>;
			reg-names = "control_dev_conf", "phy_power_usb";
			ti,type = <2>;
		};
635

636
		usb3: omap_dwc3@4a020000 {
637 638
			compatible = "ti,dwc3";
			ti,hwmods = "usb_otg_ss";
639
			reg = <0x4a020000 0x10000>;
640
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
641 642 643 644 645
			#address-cells = <1>;
			#size-cells = <1>;
			utmi-mode = <2>;
			ranges;
			dwc3@4a030000 {
646
				compatible = "snps,dwc3";
647
				reg = <0x4a030000 0x10000>;
648
				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
649 650 651 652 653
				usb-phy = <&usb2_phy>, <&usb3_phy>;
				tx-fifo-resize;
			};
		};

654
		ocp2scp@4a080000 {
655 656 657
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
658
			reg = <0x4a080000 0x20>;
659 660
			ranges;
			ti,hwmods = "ocp2scp1";
661 662 663 664 665 666 667 668 669 670 671 672 673 674
			usb2_phy: usb2phy@4a084000 {
				compatible = "ti,omap-usb2";
				reg = <0x4a084000 0x7c>;
				ctrl-module = <&omap_control_usb>;
			};

			usb3_phy: usb3phy@4a084400 {
				compatible = "ti,omap-usb3";
				reg = <0x4a084400 0x80>,
				      <0x4a084800 0x64>,
				      <0x4a084c00 0x40>;
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
				ctrl-module = <&omap_control_usb>;
			};
675
		};
676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
			};

			usbhsehci: ehci@4a064c00 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
			};
		};
706 707 708 709 710 711 712 713 714

		bandgap@4a0021e0 {
			reg = <0x4a0021e0 0xc
			       0x4a00232c 0xc
			       0x4a002380 0x2c
			       0x4a0023C0 0x3c>;
			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
			compatible = "ti,omap5430-bandgap";
		};
715 716
	};
};