omap5.dtsi 17.7 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 * Based on "omap4.dtsi"
 */

10
#include <dt-bindings/gpio/gpio.h>
11
#include <dt-bindings/interrupt-controller/arm-gic.h>
12
#include <dt-bindings/pinctrl/omap.h>
13

14
#include "skeleton.dtsi"
15 16

/ {
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23
	compatible = "ti,omap5";
	interrupt-parent = <&gic>;

	aliases {
N
Nishanth Menon 已提交
24 25 26 27 28
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
		i2c4 = &i2c5;
29 30 31 32 33 34 35 36 37
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
38 39 40
		#address-cells = <1>;
		#size-cells = <0>;

41
		cpu@0 {
42
			device_type = "cpu";
43
			compatible = "arm,cortex-a15";
44
			reg = <0x0>;
45 46
		};
		cpu@1 {
47
			device_type = "cpu";
48
			compatible = "arm,cortex-a15";
49
			reg = <0x1>;
50 51 52
		};
	};

53 54
	timer {
		compatible = "arm,armv7-timer";
55 56 57 58 59
		/* PPI secure/nonsecure IRQ */
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
60 61
	};

62 63 64 65 66
	gic: interrupt-controller@48211000 {
		compatible = "arm,cortex-a15-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48211000 0x1000>,
67 68 69
		      <0x48212000 0x1000>,
		      <0x48214000 0x2000>,
		      <0x48216000 0x2000>;
70 71
	};

72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
			compatible = "ti,omap5-mpu";
			ti,hwmods = "mpu";
		};
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
		compatible = "ti,omap4-l3-noc", "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
97 98 99
		reg = <0x44000000 0x2000>,
		      <0x44800000 0x3000>,
		      <0x45000000 0x4000>;
100 101
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
102

J
Jon Hunter 已提交
103 104 105 106 107 108
		counter32k: counter@4ae04000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4ae04000 0x40>;
			ti,hwmods = "counter_32k";
		};

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
		omap5_pmx_core: pinmux@4a002840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a002840 0x01b6>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap5_pmx_wkup: pinmux@4ae0c840 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4ae0c840 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

126 127 128
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
129 130 131 132
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
133 134 135 136 137
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

138 139
		gpio1: gpio@4ae10000 {
			compatible = "ti,omap4-gpio";
140
			reg = <0x4ae10000 0x200>;
141
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
142
			ti,hwmods = "gpio1";
143
			ti,gpio-always-on;
144 145 146
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
147
			#interrupt-cells = <2>;
148 149 150 151
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
152
			reg = <0x48055000 0x200>;
153
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
154 155 156 157
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
158
			#interrupt-cells = <2>;
159 160 161 162
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
163
			reg = <0x48057000 0x200>;
164
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
165 166 167 168
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
169
			#interrupt-cells = <2>;
170 171 172 173
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
174
			reg = <0x48059000 0x200>;
175
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
176 177 178 179
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
180
			#interrupt-cells = <2>;
181 182 183 184
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
185
			reg = <0x4805b000 0x200>;
186
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
187 188 189 190
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
191
			#interrupt-cells = <2>;
192 193 194 195
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
196
			reg = <0x4805d000 0x200>;
197
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
198 199 200 201
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
202
			#interrupt-cells = <2>;
203 204 205 206
		};

		gpio7: gpio@48051000 {
			compatible = "ti,omap4-gpio";
207
			reg = <0x48051000 0x200>;
208
			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
209 210 211 212
			ti,hwmods = "gpio7";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
213
			#interrupt-cells = <2>;
214 215 216 217
		};

		gpio8: gpio@48053000 {
			compatible = "ti,omap4-gpio";
218
			reg = <0x48053000 0x200>;
219
			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
220 221 222 223
			ti,hwmods = "gpio8";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
224
			#interrupt-cells = <2>;
225 226
		};

227 228 229 230 231
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
232
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
233 234 235 236 237
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
		};

238 239
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
240
			reg = <0x48070000 0x100>;
241
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
242 243 244 245 246 247 248
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
249
			reg = <0x48072000 0x100>;
250
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
251 252 253 254 255 256 257
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
258
			reg = <0x48060000 0x100>;
259
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
260 261 262 263 264
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

265
		i2c4: i2c@4807a000 {
266
			compatible = "ti,omap4-i2c";
267
			reg = <0x4807a000 0x100>;
268
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
269 270 271 272 273
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};

274
		i2c5: i2c@4807c000 {
275
			compatible = "ti,omap4-i2c";
276
			reg = <0x4807c000 0x100>;
277
			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
278 279 280 281 282
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c5";
		};

F
Felipe Balbi 已提交
283 284 285
		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x48098000 0x200>;
286
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
287 288 289 290
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
291 292 293 294 295 296 297 298 299 300
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
F
Felipe Balbi 已提交
301 302 303 304 305
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x4809a000 0x200>;
306
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
307 308 309 310
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
311 312 313 314 315
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
F
Felipe Balbi 已提交
316 317 318 319 320
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480b8000 0x200>;
321
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
322 323 324 325
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
326 327
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
328 329 330 331 332
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
			reg = <0x480ba000 0x200>;
333
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
F
Felipe Balbi 已提交
334 335 336 337
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
338 339
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
F
Felipe Balbi 已提交
340 341
		};

342 343
		uart1: serial@4806a000 {
			compatible = "ti,omap4-uart";
344
			reg = <0x4806a000 0x100>;
345
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
346 347 348 349 350 351
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

		uart2: serial@4806c000 {
			compatible = "ti,omap4-uart";
352
			reg = <0x4806c000 0x100>;
353
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
354 355 356 357 358 359
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

		uart3: serial@48020000 {
			compatible = "ti,omap4-uart";
360
			reg = <0x48020000 0x100>;
361
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
362 363 364 365 366 367
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

		uart4: serial@4806e000 {
			compatible = "ti,omap4-uart";
368
			reg = <0x4806e000 0x100>;
369
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
370 371 372 373 374
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};

		uart5: serial@48066000 {
375 376
			compatible = "ti,omap4-uart";
			reg = <0x48066000 0x100>;
377
			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
378 379 380 381 382
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
		};

		uart6: serial@48068000 {
383 384
			compatible = "ti,omap4-uart";
			reg = <0x48068000 0x100>;
385
			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
386 387 388
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
		};
389 390 391

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
392
			reg = <0x4809c000 0x400>;
393
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
394 395 396
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
397 398
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
399 400 401 402
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
403
			reg = <0x480b4000 0x400>;
404
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
405 406
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
407 408
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
409 410 411 412
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
413
			reg = <0x480ad000 0x400>;
414
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
415 416
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
417 418
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
419 420 421 422
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
423
			reg = <0x480d1000 0x400>;
424
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
425 426
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
427 428
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
429 430 431 432
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
433
			reg = <0x480d5000 0x400>;
434
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
435 436
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
437 438
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
439
		};
440 441 442

		keypad: keypad@4ae1c000 {
			compatible = "ti,omap4-keypad";
443
			reg = <0x4ae1c000 0x400>;
444 445
			ti,hwmods = "kbd";
		};
446

447 448 449 450 451
		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
452
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
453
			ti,hwmods = "mcpdm";
454 455 456
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
457 458 459 460 461 462 463
		};

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
464
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
465
			ti,hwmods = "dmic";
466 467
			dmas = <&sdma 67>;
			dma-names = "up_link";
468 469
		};

470 471 472 473 474
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
475
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
476 477 478
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
479 480 481
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
482 483 484 485 486 487 488
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
489
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
490 491 492
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
493 494 495
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
496 497 498 499 500 501 502
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
503
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
504 505 506
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
507 508 509
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
510
		};
J
Jon Hunter 已提交
511 512

		timer1: timer@4ae18000 {
513
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
514
			reg = <0x4ae18000 0x80>;
515
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
516 517 518 519 520
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
521
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
522
			reg = <0x48032000 0x80>;
523
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
524 525 526 527
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
528
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
529
			reg = <0x48034000 0x80>;
530
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
531 532 533 534
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
535
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
536
			reg = <0x48036000 0x80>;
537
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
538 539 540 541
			ti,hwmods = "timer4";
		};

		timer5: timer@40138000 {
542
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
543 544
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
545
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
546 547
			ti,hwmods = "timer5";
			ti,timer-dsp;
548
			ti,timer-pwm;
J
Jon Hunter 已提交
549 550 551
		};

		timer6: timer@4013a000 {
552
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
553 554
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
555
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
556 557 558 559 560 561
			ti,hwmods = "timer6";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer7: timer@4013c000 {
562
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
563 564
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
565
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
566 567 568 569 570
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4013e000 {
571
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
572 573
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
574
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
575 576 577 578 579 580
			ti,hwmods = "timer8";
			ti,timer-dsp;
			ti,timer-pwm;
		};

		timer9: timer@4803e000 {
581
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
582
			reg = <0x4803e000 0x80>;
583
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
584
			ti,hwmods = "timer9";
585
			ti,timer-pwm;
J
Jon Hunter 已提交
586 587 588
		};

		timer10: timer@48086000 {
589
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
590
			reg = <0x48086000 0x80>;
591
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
592
			ti,hwmods = "timer10";
593
			ti,timer-pwm;
J
Jon Hunter 已提交
594 595 596
		};

		timer11: timer@48088000 {
597
			compatible = "ti,omap5430-timer";
J
Jon Hunter 已提交
598
			reg = <0x48088000 0x80>;
599
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
600 601 602
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
603

604 605 606
		wdt2: wdt@4ae14000 {
			compatible = "ti,omap5-wdt", "ti,omap3-wdt";
			reg = <0x4ae14000 0x80>;
607
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
608 609 610
			ti,hwmods = "wd_timer2";
		};

611
		emif1: emif@4c000000 {
612 613
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif1";
614
			ti,no-idle-on-init;
615 616
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4c000000 0x400>;
617
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
618 619 620 621 622
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

623
		emif2: emif@4d000000 {
624 625
			compatible	= "ti,emif-4d5";
			ti,hwmods	= "emif2";
626
			ti,no-idle-on-init;
627 628
			phy-type	= <2>; /* DDR PHY type: Intelli PHY */
			reg = <0x4d000000 0x400>;
629
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
630 631 632 633
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
634 635 636 637 638 639 640 641

		omap_control_usb: omap-control-usb@4a002300 {
			compatible = "ti,omap-control-usb";
			reg = <0x4a002300 0x4>,
			      <0x4a002370 0x4>;
			reg-names = "control_dev_conf", "phy_power_usb";
			ti,type = <2>;
		};
642

643
		usb3: omap_dwc3@4a020000 {
644 645
			compatible = "ti,dwc3";
			ti,hwmods = "usb_otg_ss";
646
			reg = <0x4a020000 0x10000>;
647
			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
648 649 650 651 652
			#address-cells = <1>;
			#size-cells = <1>;
			utmi-mode = <2>;
			ranges;
			dwc3@4a030000 {
653
				compatible = "snps,dwc3";
654
				reg = <0x4a030000 0x10000>;
655
				interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
656
				usb-phy = <&usb2_phy>, <&usb3_phy>;
657
				dr_mode = "peripheral";
658 659 660 661
				tx-fifo-resize;
			};
		};

662
		ocp2scp@4a080000 {
663 664 665
			compatible = "ti,omap-ocp2scp";
			#address-cells = <1>;
			#size-cells = <1>;
666
			reg = <0x4a080000 0x20>;
667 668
			ranges;
			ti,hwmods = "ocp2scp1";
669 670 671 672 673 674 675 676 677 678 679 680 681 682
			usb2_phy: usb2phy@4a084000 {
				compatible = "ti,omap-usb2";
				reg = <0x4a084000 0x7c>;
				ctrl-module = <&omap_control_usb>;
			};

			usb3_phy: usb3phy@4a084400 {
				compatible = "ti,omap-usb3";
				reg = <0x4a084400 0x80>,
				      <0x4a084800 0x64>,
				      <0x4a084c00 0x40>;
				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
				ctrl-module = <&omap_control_usb>;
			};
683
		};
684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
			};

			usbhsehci: ehci@4a064c00 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
			};
		};
714 715 716 717 718 719 720 721 722

		bandgap@4a0021e0 {
			reg = <0x4a0021e0 0xc
			       0x4a00232c 0xc
			       0x4a002380 0x2c
			       0x4a0023C0 0x3c>;
			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
			compatible = "ti,omap5430-bandgap";
		};
723 724
	};
};