gpio.c 59.9 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8
 *
9 10 11
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
20 21
#include <linux/sysdev.h>
#include <linux/err.h>
22
#include <linux/clk.h>
23
#include <linux/io.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27 28
#include <mach/irqs.h>
#include <mach/gpio.h>
29 30 31 32 33
#include <asm/mach/irq.h>

/*
 * OMAP1510 GPIO registers
 */
T
Tony Lindgren 已提交
34
#define OMAP1510_GPIO_BASE		0xfffce000
35 36 37 38 39 40 41 42 43 44 45 46 47
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
T
Tony Lindgren 已提交
48 49 50 51
#define OMAP1610_GPIO1_BASE		0xfffbe400
#define OMAP1610_GPIO2_BASE		0xfffbec00
#define OMAP1610_GPIO3_BASE		0xfffbb400
#define OMAP1610_GPIO4_BASE		0xfffbbc00
52 53 54 55 56
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
57
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
58 59 60 61 62 63
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
64
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
65 66
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
67
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
68 69 70
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
71
 * OMAP7XX specific GPIO registers
72
 */
T
Tony Lindgren 已提交
73 74 75 76 77 78
#define OMAP7XX_GPIO1_BASE		0xfffbc000
#define OMAP7XX_GPIO2_BASE		0xfffbc800
#define OMAP7XX_GPIO3_BASE		0xfffbd000
#define OMAP7XX_GPIO4_BASE		0xfffbd800
#define OMAP7XX_GPIO5_BASE		0xfffbe000
#define OMAP7XX_GPIO6_BASE		0xfffbe800
79 80 81 82 83 84
#define OMAP7XX_GPIO_DATA_INPUT		0x00
#define OMAP7XX_GPIO_DATA_OUTPUT	0x04
#define OMAP7XX_GPIO_DIR_CONTROL	0x08
#define OMAP7XX_GPIO_INT_CONTROL	0x0c
#define OMAP7XX_GPIO_INT_MASK		0x10
#define OMAP7XX_GPIO_INT_STATUS		0x14
85

T
Tony Lindgren 已提交
86
#define OMAP1_MPUIO_VBASE		OMAP1_MPUIO_BASE
87

88 89 90
/*
 * omap24xx specific GPIO registers
 */
T
Tony Lindgren 已提交
91 92 93 94
#define OMAP242X_GPIO1_BASE		0x48018000
#define OMAP242X_GPIO2_BASE		0x4801a000
#define OMAP242X_GPIO3_BASE		0x4801c000
#define OMAP242X_GPIO4_BASE		0x4801e000
95

T
Tony Lindgren 已提交
96 97 98 99 100
#define OMAP243X_GPIO1_BASE		0x4900C000
#define OMAP243X_GPIO2_BASE		0x4900E000
#define OMAP243X_GPIO3_BASE		0x49010000
#define OMAP243X_GPIO4_BASE		0x49012000
#define OMAP243X_GPIO5_BASE		0x480B6000
101

102 103 104 105
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
106 107
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
108
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
109
#define OMAP24XX_GPIO_WAKE_EN		0x0020
110 111 112 113 114 115 116 117
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
118 119
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
120 121 122 123 124 125 126
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
#define OMAP4_GPIO_REVISION		0x0000
#define OMAP4_GPIO_SYSCONFIG		0x0010
#define OMAP4_GPIO_EOI			0x0020
#define OMAP4_GPIO_IRQSTATUSRAW0	0x0024
#define OMAP4_GPIO_IRQSTATUSRAW1	0x0028
#define OMAP4_GPIO_IRQSTATUS0		0x002c
#define OMAP4_GPIO_IRQSTATUS1		0x0030
#define OMAP4_GPIO_IRQSTATUSSET0	0x0034
#define OMAP4_GPIO_IRQSTATUSSET1	0x0038
#define OMAP4_GPIO_IRQSTATUSCLR0	0x003c
#define OMAP4_GPIO_IRQSTATUSCLR1	0x0040
#define OMAP4_GPIO_IRQWAKEN0		0x0044
#define OMAP4_GPIO_IRQWAKEN1		0x0048
#define OMAP4_GPIO_SYSSTATUS		0x0104
#define OMAP4_GPIO_CTRL			0x0130
#define OMAP4_GPIO_OE			0x0134
#define OMAP4_GPIO_DATAIN		0x0138
#define OMAP4_GPIO_DATAOUT		0x013c
#define OMAP4_GPIO_LEVELDETECT0		0x0140
#define OMAP4_GPIO_LEVELDETECT1		0x0144
#define OMAP4_GPIO_RISINGDETECT		0x0148
#define OMAP4_GPIO_FALLINGDETECT	0x014c
#define OMAP4_GPIO_DEBOUNCENABLE	0x0150
#define OMAP4_GPIO_DEBOUNCINGTIME	0x0154
#define OMAP4_GPIO_CLEARDATAOUT		0x0190
#define OMAP4_GPIO_SETDATAOUT		0x0194
153 154 155 156
/*
 * omap34xx specific GPIO registers
 */

T
Tony Lindgren 已提交
157 158 159 160 161 162
#define OMAP34XX_GPIO1_BASE		0x48310000
#define OMAP34XX_GPIO2_BASE		0x49050000
#define OMAP34XX_GPIO3_BASE		0x49052000
#define OMAP34XX_GPIO4_BASE		0x49054000
#define OMAP34XX_GPIO5_BASE		0x49056000
#define OMAP34XX_GPIO6_BASE		0x49058000
163

164 165 166
/*
 * OMAP44XX  specific GPIO registers
 */
T
Tony Lindgren 已提交
167 168 169 170 171 172
#define OMAP44XX_GPIO1_BASE             0x4a310000
#define OMAP44XX_GPIO2_BASE             0x48055000
#define OMAP44XX_GPIO3_BASE             0x48057000
#define OMAP44XX_GPIO4_BASE             0x48059000
#define OMAP44XX_GPIO5_BASE             0x4805B000
#define OMAP44XX_GPIO6_BASE             0x4805D000
173

174
struct gpio_bank {
T
Tony Lindgren 已提交
175
	unsigned long pbase;
176
	void __iomem *base;
177 178
	u16 irq;
	u16 virtual_irq_start;
179
	int method;
180
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
181 182
	u32 suspend_wakeup;
	u32 saved_wakeup;
183
#endif
184
#ifdef CONFIG_ARCH_OMAP2PLUS
185 186 187 188 189 190 191
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
192
	u32 level_mask;
193
	u32 toggle_mask;
194
	spinlock_t lock;
D
David Brownell 已提交
195
	struct gpio_chip chip;
196
	struct clk *dbck;
C
Charulatha V 已提交
197
	u32 mod_usage;
198 199 200 201 202
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
203
#define METHOD_GPIO_7XX		3
204
#define METHOD_GPIO_24XX	5
205
#define METHOD_GPIO_44XX	6
206

207
#ifdef CONFIG_ARCH_OMAP16XX
208
static struct gpio_bank gpio_bank_1610[5] = {
T
Tony Lindgren 已提交
209 210 211 212 213 214 215 216 217 218
	{ OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
		METHOD_GPIO_1610 },
219 220 221
};
#endif

222
#ifdef CONFIG_ARCH_OMAP15XX
223
static struct gpio_bank gpio_bank_1510[2] = {
T
Tony Lindgren 已提交
224 225 226 227
	{ OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_1510 }
228 229 230
};
#endif

231
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
232
static struct gpio_bank gpio_bank_7xx[7] = {
T
Tony Lindgren 已提交
233 234 235 236 237 238 239 240 241 242 243 244 245 246
	{ OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4,  IH_GPIO_BASE + 96,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5,  IH_GPIO_BASE + 128,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6,  IH_GPIO_BASE + 160,
		METHOD_GPIO_7XX },
247 248 249
};
#endif

250
#ifdef CONFIG_ARCH_OMAP2
251 252

static struct gpio_bank gpio_bank_242x[4] = {
T
Tony Lindgren 已提交
253 254 255 256 257 258 259 260
	{ OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
261
};
262 263

static struct gpio_bank gpio_bank_243x[5] = {
T
Tony Lindgren 已提交
264 265 266 267 268 269 270 271 272 273
	{ OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
		METHOD_GPIO_24XX },
274 275
};

276 277
#endif

278
#ifdef CONFIG_ARCH_OMAP3
279
static struct gpio_bank gpio_bank_34xx[6] = {
T
Tony Lindgren 已提交
280 281 282 283 284 285 286 287 288 289 290 291
	{ OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
		METHOD_GPIO_24XX },
292 293
};

294 295 296 297 298 299 300 301 302 303 304 305 306 307
struct omap3_gpio_regs {
	u32 sysconfig;
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
	u32 setwkuena;
	u32 setdataout;
308 309
};

310
static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
311 312
#endif

313 314
#ifdef CONFIG_ARCH_OMAP4
static struct gpio_bank gpio_bank_44xx[6] = {
315
	{ OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
316
		METHOD_GPIO_44XX },
317
	{ OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
318
		METHOD_GPIO_44XX },
319
	{ OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
320
		METHOD_GPIO_44XX },
321
	{ OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
322
		METHOD_GPIO_44XX },
323
	{ OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
324
		METHOD_GPIO_44XX },
325
	{ OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
326
		METHOD_GPIO_44XX },
327 328 329 330
};

#endif

331 332 333 334 335
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
336
	if (cpu_is_omap15xx()) {
337 338 339 340 341 342 343 344 345
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
346
	if (cpu_is_omap7xx()) {
347 348 349 350
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
351 352
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
353
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
354
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
355 356
	BUG();
	return NULL;
357 358 359 360
}

static inline int get_gpio_index(int gpio)
{
361
	if (cpu_is_omap7xx())
362
		return gpio & 0x1f;
363 364
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
365
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
366
		return gpio & 0x1f;
367
	return gpio & 0x0f;
368 369 370 371 372 373
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
374
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
375
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
376 377 378
			return -1;
		return 0;
	}
379
	if (cpu_is_omap15xx() && gpio < 16)
380 381 382
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
383
	if (cpu_is_omap7xx() && gpio < 192)
384
		return 0;
385 386
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
387
	if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
388
		return 0;
389 390 391 392 393
	return -1;
}

static int check_gpio(int gpio)
{
R
Roel Kluin 已提交
394
	if (unlikely(gpio_valid(gpio) < 0)) {
395 396 397 398 399 400 401 402 403
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
404
	void __iomem *reg = bank->base;
405 406 407
	u32 l;

	switch (bank->method) {
408
#ifdef CONFIG_ARCH_OMAP1
409 410 411
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
412 413
#endif
#ifdef CONFIG_ARCH_OMAP15XX
414 415 416
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
417 418
#endif
#ifdef CONFIG_ARCH_OMAP16XX
419 420 421
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
422
#endif
423
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
424 425
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
426 427
		break;
#endif
428
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
429 430 431
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
432 433
#endif
#if defined(CONFIG_ARCH_OMAP4)
434
	case METHOD_GPIO_44XX:
435 436
		reg += OMAP4_GPIO_OE;
		break;
437 438 439 440
#endif
	default:
		WARN_ON(1);
		return;
441 442 443 444 445 446 447 448 449 450 451
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
452
	void __iomem *reg = bank->base;
453 454 455
	u32 l = 0;

	switch (bank->method) {
456
#ifdef CONFIG_ARCH_OMAP1
457 458 459 460 461 462 463 464
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
465 466
#endif
#ifdef CONFIG_ARCH_OMAP15XX
467 468 469 470 471 472 473 474
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
475 476
#endif
#ifdef CONFIG_ARCH_OMAP16XX
477 478 479 480 481 482 483
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
484
#endif
485
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
486 487
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
488 489 490 491 492 493 494
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
#endif
495
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
496 497 498 499 500 501 502
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
503 504
#endif
#ifdef CONFIG_ARCH_OMAP4
505
	case METHOD_GPIO_44XX:
506 507 508 509 510 511
		if (enable)
			reg += OMAP4_GPIO_SETDATAOUT;
		else
			reg += OMAP4_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
512
#endif
513
	default:
514
		WARN_ON(1);
515 516 517 518 519
		return;
	}
	__raw_writel(l, reg);
}

520
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
521
{
522
	void __iomem *reg;
523 524

	if (check_gpio(gpio) < 0)
525
		return -EINVAL;
526 527
	reg = bank->base;
	switch (bank->method) {
528
#ifdef CONFIG_ARCH_OMAP1
529 530 531
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
532 533
#endif
#ifdef CONFIG_ARCH_OMAP15XX
534 535 536
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
537 538
#endif
#ifdef CONFIG_ARCH_OMAP16XX
539 540 541
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
542
#endif
543
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
544 545
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_INPUT;
546 547
		break;
#endif
548
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
549 550 551
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
552 553
#endif
#ifdef CONFIG_ARCH_OMAP4
554
	case METHOD_GPIO_44XX:
555 556
		reg += OMAP4_GPIO_DATAIN;
		break;
557
#endif
558
	default:
559
		return -EINVAL;
560
	}
561 562
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
563 564
}

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg;

	if (check_gpio(gpio) < 0)
		return -EINVAL;
	reg = bank->base;

	switch (bank->method) {
#ifdef CONFIG_ARCH_OMAP1
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP16XX
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAOUT;
		break;
#endif
589
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
590 591
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
592 593
		break;
#endif
594
#ifdef CONFIG_ARCH_OMAP2PLUS
595
	case METHOD_GPIO_24XX:
596
	case METHOD_GPIO_44XX:
597 598 599 600 601 602 603 604 605 606
		reg += OMAP24XX_GPIO_DATAOUT;
		break;
#endif
	default:
		return -EINVAL;
	}

	return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
}

607 608 609 610 611 612 613 614
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

615 616 617 618
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
D
David Brownell 已提交
619
	unsigned long flags;
620 621 622 623 624 625 626
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;
627 628 629 630 631 632

	if (cpu_is_omap44xx())
		reg += OMAP4_GPIO_DEBOUNCENABLE;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_EN;

C
Charulatha V 已提交
633 634 635 636
	if (!(bank->mod_usage & l)) {
		printk(KERN_ERR "GPIO %d not requested\n", gpio);
		return;
	}
D
David Brownell 已提交
637 638

	spin_lock_irqsave(&bank->lock, flags);
639 640
	val = __raw_readl(reg);

641
	if (enable && !(val & l))
642
		val |= l;
D
David Brownell 已提交
643
	else if (!enable && (val & l))
644
		val &= ~l;
645
	else
D
David Brownell 已提交
646
		goto done;
647

648
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
D
David Brownell 已提交
649 650 651 652 653
		if (enable)
			clk_enable(bank->dbck);
		else
			clk_disable(bank->dbck);
	}
654 655

	__raw_writel(val, reg);
D
David Brownell 已提交
656 657
done:
	spin_unlock_irqrestore(&bank->lock, flags);
658 659 660 661 662 663 664 665 666 667 668 669 670 671
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

C
Charulatha V 已提交
672 673 674 675 676
	if (!bank->mod_usage) {
		printk(KERN_ERR "GPIO not requested\n");
		return;
	}

677
	enc_time &= 0xff;
678 679 680 681 682 683

	if (cpu_is_omap44xx())
		reg += OMAP4_GPIO_DEBOUNCINGTIME;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_VAL;

684 685 686 687
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

688
#ifdef CONFIG_ARCH_OMAP2PLUS
689 690
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
691
{
692
	void __iomem *base = bank->base;
693
	u32 gpio_bit = 1 << gpio;
694
	u32 val;
695

696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
	if (cpu_is_omap44xx()) {
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	} else {
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	}
715
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
716 717 718 719 720 721 722 723 724 725 726 727 728
		if (cpu_is_omap44xx()) {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base+
						OMAP4_GPIO_IRQWAKEN0);
			else {
				val = __raw_readl(bank->base +
							OMAP4_GPIO_IRQWAKEN0);
				__raw_writel(val & (~(1 << gpio)), bank->base +
							 OMAP4_GPIO_IRQWAKEN0);
			}
		} else {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base
729
					+ OMAP24XX_GPIO_SETWKUENA);
730 731
			else
				__raw_writel(1 << gpio, bank->base
732
					+ OMAP24XX_GPIO_CLEARWKUENA);
733
		}
734 735 736 737 738 739
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
740

741 742 743 744 745 746 747 748 749
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
750
}
751
#endif
752

753
#ifdef CONFIG_ARCH_OMAP1
754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		break;
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		break;
#endif
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
		break;
#endif
	default:
		return;
	}

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
789
#endif
790

791 792 793 794
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
795 796

	switch (bank->method) {
797
#ifdef CONFIG_ARCH_OMAP1
798 799 800
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
801 802
		if (trigger & IRQ_TYPE_EDGE_BOTH)
			bank->toggle_mask |= 1 << gpio;
803
		if (trigger & IRQ_TYPE_EDGE_RISING)
804
			l |= 1 << gpio;
805
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
806
			l &= ~(1 << gpio);
807 808
		else
			goto bad;
809
		break;
810 811
#endif
#ifdef CONFIG_ARCH_OMAP15XX
812 813 814
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
815 816
		if (trigger & IRQ_TYPE_EDGE_BOTH)
			bank->toggle_mask |= 1 << gpio;
817
		if (trigger & IRQ_TYPE_EDGE_RISING)
818
			l |= 1 << gpio;
819
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
820
			l &= ~(1 << gpio);
821 822
		else
			goto bad;
823
		break;
824
#endif
825
#ifdef CONFIG_ARCH_OMAP16XX
826 827 828 829 830 831 832 833
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
834
		if (trigger & IRQ_TYPE_EDGE_RISING)
835
			l |= 2 << (gpio << 1);
836
		if (trigger & IRQ_TYPE_EDGE_FALLING)
837
			l |= 1 << (gpio << 1);
838 839 840 841 842
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
843
		break;
844
#endif
845
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
846 847
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
848
		l = __raw_readl(reg);
849 850
		if (trigger & IRQ_TYPE_EDGE_BOTH)
			bank->toggle_mask |= 1 << gpio;
851 852 853 854 855 856 857 858
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
859
#ifdef CONFIG_ARCH_OMAP2PLUS
860
	case METHOD_GPIO_24XX:
861
	case METHOD_GPIO_44XX:
862
		set_24xx_gpio_triggering(bank, gpio, trigger);
863
		break;
864
#endif
865
	default:
866
		goto bad;
867
	}
868 869 870 871
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
872 873
}

874
static int gpio_irq_type(unsigned irq, unsigned type)
875 876
{
	struct gpio_bank *bank;
877 878
	unsigned gpio;
	int retval;
D
David Brownell 已提交
879
	unsigned long flags;
880

881
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
882 883 884
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
885 886

	if (check_gpio(gpio) < 0)
887 888
		return -EINVAL;

889
	if (type & ~IRQ_TYPE_SENSE_MASK)
890
		return -EINVAL;
891 892

	/* OMAP1 allows only only edge triggering */
893
	if (!cpu_class_is_omap2()
894
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
895 896
		return -EINVAL;

897
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
898
	spin_lock_irqsave(&bank->lock, flags);
899
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
900 901 902 903
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
904
	spin_unlock_irqrestore(&bank->lock, flags);
905 906 907 908 909 910

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

911
	return retval;
912 913 914 915
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
916
	void __iomem *reg = bank->base;
917 918

	switch (bank->method) {
919
#ifdef CONFIG_ARCH_OMAP1
920 921 922 923
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
924 925
#endif
#ifdef CONFIG_ARCH_OMAP15XX
926 927 928
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
929 930
#endif
#ifdef CONFIG_ARCH_OMAP16XX
931 932 933
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
934
#endif
935
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
936 937
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_STATUS;
938 939
		break;
#endif
940
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
941 942 943
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
944 945
#endif
#if defined(CONFIG_ARCH_OMAP4)
946
	case METHOD_GPIO_44XX:
947 948
		reg += OMAP4_GPIO_IRQSTATUS0;
		break;
949
#endif
950
	default:
951
		WARN_ON(1);
952 953 954
		return;
	}
	__raw_writel(gpio_mask, reg);
955 956

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
957 958 959 960 961
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
		reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
	else if (cpu_is_omap44xx())
		reg = bank->base + OMAP4_GPIO_IRQSTATUS1;

962
	if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
963 964 965 966
		__raw_writel(gpio_mask, reg);

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
967
	}
968 969 970 971 972 973 974
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

975 976 977
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
978 979 980
	int inv = 0;
	u32 l;
	u32 mask;
981 982

	switch (bank->method) {
983
#ifdef CONFIG_ARCH_OMAP1
984 985
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
986 987
		mask = 0xffff;
		inv = 1;
988
		break;
989 990
#endif
#ifdef CONFIG_ARCH_OMAP15XX
991 992
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
993 994
		mask = 0xffff;
		inv = 1;
995
		break;
996 997
#endif
#ifdef CONFIG_ARCH_OMAP16XX
998 999
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
1000
		mask = 0xffff;
1001
		break;
1002
#endif
1003
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1004 1005
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
1006 1007 1008 1009
		mask = 0xffffffff;
		inv = 1;
		break;
#endif
1010
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1011 1012
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
1013
		mask = 0xffffffff;
1014
		break;
1015 1016
#endif
#if defined(CONFIG_ARCH_OMAP4)
1017
	case METHOD_GPIO_44XX:
1018 1019 1020
		reg += OMAP4_GPIO_IRQSTATUSSET0;
		mask = 0xffffffff;
		break;
1021
#endif
1022
	default:
1023
		WARN_ON(1);
1024 1025 1026
		return 0;
	}

1027 1028 1029 1030 1031
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
1032 1033
}

1034 1035
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
1036
	void __iomem *reg = bank->base;
1037 1038 1039
	u32 l;

	switch (bank->method) {
1040
#ifdef CONFIG_ARCH_OMAP1
1041 1042 1043 1044 1045 1046 1047 1048
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
1049 1050
#endif
#ifdef CONFIG_ARCH_OMAP15XX
1051 1052 1053 1054 1055 1056 1057 1058
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
1059 1060
#endif
#ifdef CONFIG_ARCH_OMAP16XX
1061 1062 1063 1064 1065 1066 1067
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
1068
#endif
1069
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1070 1071
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
1072 1073 1074 1075 1076 1077 1078
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
#endif
1079
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1080 1081 1082 1083 1084 1085 1086
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
1087 1088
#endif
#ifdef CONFIG_ARCH_OMAP4
1089
	case METHOD_GPIO_44XX:
1090 1091 1092 1093 1094 1095
		if (enable)
			reg += OMAP4_GPIO_IRQSTATUSSET0;
		else
			reg += OMAP4_GPIO_IRQSTATUSCLR0;
		l = gpio_mask;
		break;
1096
#endif
1097
	default:
1098
		WARN_ON(1);
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
1119
	unsigned long uninitialized_var(flags);
D
David Brownell 已提交
1120

1121
	switch (bank->method) {
1122
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1123
	case METHOD_MPUIO:
1124
	case METHOD_GPIO_1610:
D
David Brownell 已提交
1125
		spin_lock_irqsave(&bank->lock, flags);
1126
		if (enable)
1127
			bank->suspend_wakeup |= (1 << gpio);
1128
		else
1129
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1130
		spin_unlock_irqrestore(&bank->lock, flags);
1131
		return 0;
1132
#endif
1133
#ifdef CONFIG_ARCH_OMAP2PLUS
1134
	case METHOD_GPIO_24XX:
1135
	case METHOD_GPIO_44XX:
D
David Brownell 已提交
1136 1137 1138 1139 1140 1141
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
1142
		spin_lock_irqsave(&bank->lock, flags);
1143
		if (enable)
1144
			bank->suspend_wakeup |= (1 << gpio);
1145
		else
1146
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1147
		spin_unlock_irqrestore(&bank->lock, flags);
1148 1149
		return 0;
#endif
1150 1151 1152 1153 1154 1155 1156
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

1157 1158 1159 1160 1161
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
1162
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1163 1164
}

1165 1166 1167 1168 1169 1170 1171 1172 1173
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
1174
	bank = get_irq_chip_data(irq);
1175 1176 1177 1178 1179
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

1180
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
1181
{
1182
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1183
	unsigned long flags;
D
David Brownell 已提交
1184

D
David Brownell 已提交
1185
	spin_lock_irqsave(&bank->lock, flags);
1186

1187 1188 1189
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
1190
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
1191

1192
#ifdef CONFIG_ARCH_OMAP15XX
1193
	if (bank->method == METHOD_GPIO_1510) {
1194
		void __iomem *reg;
1195

1196
		/* Claim the pin for MPU */
1197
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
1198
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
1199 1200
	}
#endif
C
Charulatha V 已提交
1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	if (!cpu_class_is_omap1()) {
		if (!bank->mod_usage) {
			u32 ctrl;
			ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
			ctrl &= 0xFFFFFFFE;
			/* Module is enabled, clocks are not gated */
			__raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
		}
		bank->mod_usage |= 1 << offset;
	}
D
David Brownell 已提交
1211
	spin_unlock_irqrestore(&bank->lock, flags);
1212 1213 1214 1215

	return 0;
}

1216
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
1217
{
1218
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1219
	unsigned long flags;
1220

D
David Brownell 已提交
1221
	spin_lock_irqsave(&bank->lock, flags);
1222 1223 1224 1225
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1226
		__raw_writel(1 << offset, reg);
1227 1228
	}
#endif
1229
#ifdef CONFIG_ARCH_OMAP2PLUS
1230 1231
	if ((bank->method == METHOD_GPIO_24XX) ||
			(bank->method == METHOD_GPIO_44XX)) {
1232 1233
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1234
		__raw_writel(1 << offset, reg);
1235 1236
	}
#endif
C
Charulatha V 已提交
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	if (!cpu_class_is_omap1()) {
		bank->mod_usage &= ~(1 << offset);
		if (!bank->mod_usage) {
			u32 ctrl;
			ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
			/* Module is disabled, clocks are gated */
			ctrl |= 1;
			__raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
		}
	}
1247
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
1248
	spin_unlock_irqrestore(&bank->lock, flags);
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
1260
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
1261
{
1262
	void __iomem *isr_reg = NULL;
1263
	u32 isr;
1264
	unsigned int gpio_irq, gpio_index;
1265
	struct gpio_bank *bank;
1266 1267
	u32 retrigger = 0;
	int unmasked = 0;
1268 1269 1270

	desc->chip->ack(irq);

1271
	bank = get_irq_data(irq);
1272
#ifdef CONFIG_ARCH_OMAP1
1273 1274
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1275
#endif
1276
#ifdef CONFIG_ARCH_OMAP15XX
1277 1278 1279 1280 1281 1282 1283
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
1284
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1285 1286
	if (bank->method == METHOD_GPIO_7XX)
		isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
1287
#endif
1288
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1289 1290
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1291 1292
#endif
#if defined(CONFIG_ARCH_OMAP4)
1293
	if (bank->method == METHOD_GPIO_44XX)
1294
		isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1295 1296
#endif
	while(1) {
1297
		u32 isr_saved, level_mask = 0;
1298
		u32 enabled;
1299

1300 1301
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1302 1303 1304 1305

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1306
		if (cpu_class_is_omap2()) {
1307
			level_mask = bank->level_mask & enabled;
1308
		}
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1319 1320
		if (!level_mask && !unmasked) {
			unmasked = 1;
1321
			desc->chip->unmask(irq);
1322
		}
1323

1324 1325
		isr |= retrigger;
		retrigger = 0;
1326 1327 1328 1329 1330
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
1331 1332
			gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));

1333 1334
			if (!(isr & 1))
				continue;
1335

1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
#ifdef CONFIG_ARCH_OMAP1
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);
#endif

1348
			generic_handle_irq(gpio_irq);
1349
		}
1350
	}
1351 1352 1353 1354 1355 1356 1357
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1358 1359
}

1360 1361 1362
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1363
	struct gpio_bank *bank = get_irq_chip_data(irq);
1364 1365 1366 1367

	_reset_gpio(bank, gpio);
}

1368 1369 1370
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1371
	struct gpio_bank *bank = get_irq_chip_data(irq);
1372 1373 1374 1375 1376 1377 1378

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1379
	struct gpio_bank *bank = get_irq_chip_data(irq);
1380 1381

	_set_gpio_irqenable(bank, gpio, 0);
1382
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1383 1384 1385 1386 1387
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1388
	struct gpio_bank *bank = get_irq_chip_data(irq);
1389
	unsigned int irq_mask = 1 << get_gpio_index(gpio);
1390 1391 1392 1393 1394
	struct irq_desc *desc = irq_to_desc(irq);
	u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;

	if (trigger)
		_set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
1395 1396 1397 1398 1399 1400 1401

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1402

K
Kevin Hilman 已提交
1403
	_set_gpio_irqenable(bank, gpio, 1);
1404 1405
}

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1422 1423 1424 1425 1426 1427 1428 1429
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1430
	struct gpio_bank *bank = get_irq_chip_data(irq);
1431 1432 1433 1434 1435 1436 1437

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1438
	struct gpio_bank *bank = get_irq_chip_data(irq);
1439 1440 1441 1442

	_set_gpio_irqenable(bank, gpio, 1);
}

1443 1444 1445 1446 1447
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1448
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1449 1450 1451 1452
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1453 1454
};

1455 1456 1457

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1458 1459 1460 1461 1462

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

1463
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
1464
{
1465
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1466 1467
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1468
	unsigned long		flags;
D
David Brownell 已提交
1469

D
David Brownell 已提交
1470
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1471 1472
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1473
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1474 1475 1476 1477

	return 0;
}

1478
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
1479
{
1480
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1481 1482
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1483
	unsigned long		flags;
D
David Brownell 已提交
1484

D
David Brownell 已提交
1485
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1486
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1487
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1488 1489 1490 1491

	return 0;
}

1492
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
1493 1494 1495 1496
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

D
David Brownell 已提交
1497 1498 1499 1500 1501 1502
/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
1503
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1518 1519
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1520 1521 1522 1523 1524 1525 1526 1527
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1528 1529 1530 1531 1532
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1533
static inline void mpuio_init(void) {}
1534 1535 1536 1537

#endif

/*---------------------------------------------------------------------*/
1538

D
David Brownell 已提交
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
1569 1570
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
1571 1572
		break;
	case METHOD_GPIO_24XX:
1573
	case METHOD_GPIO_44XX:
1574 1575 1576 1577 1578 1579
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
1580 1581
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	mask = 1 << get_gpio_index(gpio);

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1622 1623 1624 1625 1626 1627 1628 1629
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1630 1631
/*---------------------------------------------------------------------*/

1632
static int initialized;
1633
#if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
1634
static struct clk * gpio_ick;
1635 1636 1637
#endif

#if defined(CONFIG_ARCH_OMAP2)
1638
static struct clk * gpio_fck;
1639
#endif
1640

1641
#if defined(CONFIG_ARCH_OMAP2430)
1642 1643 1644 1645
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1646
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1647 1648 1649
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

T
Tony Lindgren 已提交
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
static void __init omap_gpio_show_rev(void)
{
	u32 rev;

	if (cpu_is_omap16xx())
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
	else if (cpu_is_omap24xx() || cpu_is_omap34xx())
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
	else if (cpu_is_omap44xx())
		rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
	else
		return;

	printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		(rev >> 4) & 0x0f, rev & 0x0f);
}

1667 1668 1669 1670 1671
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1672 1673 1674
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1675
	int gpio = 0;
1676
	struct gpio_bank *bank;
T
Tony Lindgren 已提交
1677
	int bank_size = SZ_8K;	/* Module 4KB + L4 4KB except on omap1 */
1678
	char clk_name[11];
1679 1680 1681

	initialized = 1;

1682
#if defined(CONFIG_ARCH_OMAP1)
1683
	if (cpu_is_omap15xx()) {
1684 1685
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1686 1687
			printk("Could not get arm_gpio_ck\n");
		else
1688
			clk_enable(gpio_ick);
1689
	}
1690 1691 1692
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1693 1694 1695 1696
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1697
			clk_enable(gpio_ick);
1698
		gpio_fck = clk_get(NULL, "gpios_fck");
1699
		if (IS_ERR(gpio_fck))
1700 1701
			printk("Could not get gpios_fck\n");
		else
1702
			clk_enable(gpio_fck);
1703 1704

		/*
1705
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1706
		 */
1707
#if defined(CONFIG_ARCH_OMAP2430)
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1721 1722 1723
	}
#endif

1724 1725
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
		}
	}
#endif

1737

1738
#ifdef CONFIG_ARCH_OMAP15XX
1739
	if (cpu_is_omap15xx()) {
1740 1741
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
T
Tony Lindgren 已提交
1742
		bank_size = SZ_2K;
1743 1744 1745 1746 1747 1748
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
T
Tony Lindgren 已提交
1749
		bank_size = SZ_2K;
1750 1751
	}
#endif
1752 1753
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	if (cpu_is_omap7xx()) {
1754
		gpio_bank_count = 7;
1755
		gpio_bank = gpio_bank_7xx;
T
Tony Lindgren 已提交
1756
		bank_size = SZ_2K;
1757 1758
	}
#endif
1759
#ifdef CONFIG_ARCH_OMAP2
1760
	if (cpu_is_omap242x()) {
1761
		gpio_bank_count = 4;
1762 1763 1764 1765 1766
		gpio_bank = gpio_bank_242x;
	}
	if (cpu_is_omap243x()) {
		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1767
	}
1768
#endif
1769
#ifdef CONFIG_ARCH_OMAP3
1770 1771 1772 1773
	if (cpu_is_omap34xx()) {
		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
	}
1774 1775 1776 1777 1778 1779
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (cpu_is_omap44xx()) {
		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_44xx;
	}
1780 1781 1782 1783 1784 1785
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1786 1787 1788 1789 1790 1791 1792 1793

		/* Static mapping, never released */
		bank->base = ioremap(bank->pbase, bank_size);
		if (!bank->base) {
			printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
			continue;
		}

1794
		if (bank_is_mpuio(bank))
1795
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1796
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1797 1798 1799
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1800
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1801 1802
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1803
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1804
		}
1805 1806 1807
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
1808

1809
			gpio_count = 32; /* 7xx has 32-bit GPIOs */
1810
		}
1811

1812
#ifdef CONFIG_ARCH_OMAP2PLUS
1813 1814
		if ((bank->method == METHOD_GPIO_24XX) ||
				(bank->method == METHOD_GPIO_44XX)) {
1815 1816 1817
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
1818 1819 1820

			if (cpu_is_omap44xx()) {
				__raw_writel(0xffffffff, bank->base +
1821
						OMAP4_GPIO_IRQSTATUSCLR0);
1822
				__raw_writew(0x0015, bank->base +
1823
						OMAP4_GPIO_SYSCONFIG);
1824
				__raw_writel(0x00000000, bank->base +
1825
						 OMAP4_GPIO_DEBOUNCENABLE);
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
				/*
				 * Initialize interface clock ungated,
				 * module enabled
				 */
				__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
			} else {
				__raw_writel(0x00000000, bank->base +
						OMAP24XX_GPIO_IRQENABLE1);
				__raw_writel(0xffffffff, bank->base +
						OMAP24XX_GPIO_IRQSTATUS1);
				__raw_writew(0x0015, bank->base +
						OMAP24XX_GPIO_SYSCONFIG);
				__raw_writel(0x00000000, bank->base +
						OMAP24XX_GPIO_DEBOUNCE_EN);

				/*
				 * Initialize interface clock ungated,
				 * module enabled
				 */
				__raw_writel(0, bank->base +
						OMAP24XX_GPIO_CTRL);
			}
1848 1849
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1850 1851
			gpio_count = 32;
		}
1852
#endif
C
Charulatha V 已提交
1853 1854

		bank->mod_usage = 0;
D
David Brownell 已提交
1855 1856 1857
		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
1858 1859
		bank->chip.request = omap_gpio_request;
		bank->chip.free = omap_gpio_free;
D
David Brownell 已提交
1860 1861 1862 1863
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
		bank->chip.set = gpio_set;
1864
		bank->chip.to_irq = gpio_2irq;
D
David Brownell 已提交
1865 1866
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1867
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1868 1869
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1880 1881
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1882
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1883
			set_irq_chip_data(j, bank);
1884
			if (bank_is_mpuio(bank))
1885 1886 1887
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1888
			set_irq_handler(j, handle_simple_irq);
1889 1890 1891 1892
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
1893

1894
		if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1895 1896 1897 1898 1899
			sprintf(clk_name, "gpio%d_dbck", i + 1);
			bank->dbck = clk_get(NULL, clk_name);
			if (IS_ERR(bank->dbck))
				printk(KERN_ERR "Could not get %s\n", clk_name);
		}
1900 1901 1902 1903
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1904
	if (cpu_is_omap16xx())
1905 1906
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1907 1908 1909
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1910 1911
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1912

T
Tony Lindgren 已提交
1913 1914
	omap_gpio_show_rev();

1915 1916 1917
	return 0;
}

1918
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1919 1920 1921 1922
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1923
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1924 1925 1926 1927 1928 1929 1930
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1931
		unsigned long flags;
1932 1933

		switch (bank->method) {
1934
#ifdef CONFIG_ARCH_OMAP16XX
1935 1936 1937 1938 1939
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1940
#endif
1941
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1942
		case METHOD_GPIO_24XX:
1943
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1944 1945 1946
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1947 1948
#endif
#ifdef CONFIG_ARCH_OMAP4
1949
		case METHOD_GPIO_44XX:
1950 1951 1952 1953
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1954
#endif
1955 1956 1957 1958
		default:
			continue;
		}

D
David Brownell 已提交
1959
		spin_lock_irqsave(&bank->lock, flags);
1960 1961 1962
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1963
		spin_unlock_irqrestore(&bank->lock, flags);
1964 1965 1966 1967 1968 1969 1970 1971 1972
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

1973
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1974 1975 1976 1977 1978 1979
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1980
		unsigned long flags;
1981 1982

		switch (bank->method) {
1983
#ifdef CONFIG_ARCH_OMAP16XX
1984 1985 1986 1987
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1988
#endif
1989
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1990
		case METHOD_GPIO_24XX:
1991 1992
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1993
			break;
1994 1995
#endif
#ifdef CONFIG_ARCH_OMAP4
1996
		case METHOD_GPIO_44XX:
1997 1998 1999
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
2000
#endif
2001 2002 2003 2004
		default:
			continue;
		}

D
David Brownell 已提交
2005
		spin_lock_irqsave(&bank->lock, flags);
2006 2007
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
2008
		spin_unlock_irqrestore(&bank->lock, flags);
2009 2010 2011 2012 2013 2014
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
2015
	.name		= "gpio",
2016 2017 2018 2019 2020 2021 2022 2023
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
2024 2025 2026

#endif

2027
#ifdef CONFIG_ARCH_OMAP2PLUS
2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			bank->saved_datain = __raw_readl(bank->base +
					OMAP24XX_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			bank->saved_datain = __raw_readl(bank->base +
						OMAP4_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
						OMAP4_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
						OMAP4_GPIO_RISINGDETECT);
		}

2062 2063 2064 2065
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(l1, bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
		}

2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
2096
		u32 l, gen, gen0, gen1;
2097 2098 2099

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
2100 2101 2102

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(bank->saved_fallingdetect,
2103
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2104
			__raw_writel(bank->saved_risingdetect,
2105
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2106 2107 2108 2109 2110
			l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(bank->saved_fallingdetect,
2111
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
2112
			__raw_writel(bank->saved_risingdetect,
2113
				 bank->base + OMAP4_GPIO_RISINGDETECT);
2114 2115 2116
			l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
		}

2117 2118 2119 2120 2121 2122
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
2141
			u32 old0, old1;
2142

2143
			if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2144 2145 2146 2147
				old0 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
				old1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
2148
				__raw_writel(old0 | gen, bank->base +
2149
					OMAP24XX_GPIO_LEVELDETECT0);
2150
				__raw_writel(old1 | gen, bank->base +
2151
					OMAP24XX_GPIO_LEVELDETECT1);
2152
				__raw_writel(old0, bank->base +
2153
					OMAP24XX_GPIO_LEVELDETECT0);
2154
				__raw_writel(old1, bank->base +
2155 2156 2157 2158 2159
					OMAP24XX_GPIO_LEVELDETECT1);
			}

			if (cpu_is_omap44xx()) {
				old0 = __raw_readl(bank->base +
2160
						OMAP4_GPIO_LEVELDETECT0);
2161
				old1 = __raw_readl(bank->base +
2162
						OMAP4_GPIO_LEVELDETECT1);
2163
				__raw_writel(old0 | l, bank->base +
2164
						OMAP4_GPIO_LEVELDETECT0);
2165
				__raw_writel(old1 | l, bank->base +
2166
						OMAP4_GPIO_LEVELDETECT1);
2167
				__raw_writel(old0, bank->base +
2168
						OMAP4_GPIO_LEVELDETECT0);
2169
				__raw_writel(old1, bank->base +
2170
						OMAP4_GPIO_LEVELDETECT1);
2171
			}
2172 2173 2174 2175 2176
		}
	}

}

2177 2178
#endif

2179
#ifdef CONFIG_ARCH_OMAP3
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
/* save the registers of bank 2-6 */
void omap_gpio_save_context(void)
{
	int i;

	/* saving banks from 2-6 only since GPIO1 is in WKUP */
	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		gpio_context[i].sysconfig =
			__raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
		gpio_context[i].irqenable1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
		gpio_context[i].irqenable2 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
		gpio_context[i].wake_en =
			__raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
		gpio_context[i].ctrl =
			__raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
		gpio_context[i].oe =
			__raw_readl(bank->base + OMAP24XX_GPIO_OE);
		gpio_context[i].leveldetect0 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		gpio_context[i].leveldetect1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		gpio_context[i].risingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
		gpio_context[i].fallingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		gpio_context[i].dataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
		gpio_context[i].setwkuena =
			__raw_readl(bank->base + OMAP24XX_GPIO_SETWKUENA);
		gpio_context[i].setdataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_SETDATAOUT);
	}
}

/* restore the required registers of bank 2-6 */
void omap_gpio_restore_context(void)
{
	int i;

	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		__raw_writel(gpio_context[i].sysconfig,
				bank->base + OMAP24XX_GPIO_SYSCONFIG);
		__raw_writel(gpio_context[i].irqenable1,
				bank->base + OMAP24XX_GPIO_IRQENABLE1);
		__raw_writel(gpio_context[i].irqenable2,
				bank->base + OMAP24XX_GPIO_IRQENABLE2);
		__raw_writel(gpio_context[i].wake_en,
				bank->base + OMAP24XX_GPIO_WAKE_EN);
		__raw_writel(gpio_context[i].ctrl,
				bank->base + OMAP24XX_GPIO_CTRL);
		__raw_writel(gpio_context[i].oe,
				bank->base + OMAP24XX_GPIO_OE);
		__raw_writel(gpio_context[i].leveldetect0,
				bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		__raw_writel(gpio_context[i].leveldetect1,
				bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		__raw_writel(gpio_context[i].risingdetect,
				bank->base + OMAP24XX_GPIO_RISINGDETECT);
		__raw_writel(gpio_context[i].fallingdetect,
				bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(gpio_context[i].dataout,
				bank->base + OMAP24XX_GPIO_DATAOUT);
		__raw_writel(gpio_context[i].setwkuena,
				bank->base + OMAP24XX_GPIO_SETWKUENA);
		__raw_writel(gpio_context[i].setdataout,
				bank->base + OMAP24XX_GPIO_SETDATAOUT);
	}
}
#endif

2254 2255
/*
 * This may get called early from board specific init
2256
 * for boards that have interrupts routed via FPGA.
2257
 */
2258
int __init omap_gpio_init(void)
2259 2260 2261 2262 2263 2264 2265
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

2266 2267 2268 2269 2270 2271 2272
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
2273 2274
	mpuio_init();

2275
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
2276
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

arch_initcall(omap_gpio_sysinit);
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

2305
		if (bank_is_mpuio(bank))
2306
			gpio = OMAP_MPUIO(0);
2307
		else if (cpu_class_is_omap2() || cpu_is_omap7xx())
2308 2309 2310 2311
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;
D
David Brownell 已提交
2312
			const char	*label;
2313

D
David Brownell 已提交
2314 2315
			label = gpiochip_is_requested(&bank->chip, j);
			if (!label)
2316 2317 2318
				continue;

			irq = bank->virtual_irq_start + j;
2319
			value = gpio_get_value(gpio);
2320 2321
			is_in = gpio_is_input(bank, mask);

2322
			if (bank_is_mpuio(bank))
D
David Brownell 已提交
2323
				seq_printf(s, "MPUIO %2d ", j);
2324
			else
D
David Brownell 已提交
2325
				seq_printf(s, "GPIO %3d ", gpio);
2326
			seq_printf(s, "(%-20.20s): %s %s",
D
David Brownell 已提交
2327
					label,
2328 2329 2330
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

D
David Brownell 已提交
2331 2332
/* FIXME for at least omap2, show pullup/pulldown state */

2333
			irqstat = irq_desc[irq].status;
2334
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
D
David Brownell 已提交
2356
					trigger = "(?)";
2357 2358
					break;
				}
D
David Brownell 已提交
2359
				seq_printf(s, ", irq-%d %-8s%s",
2360 2361 2362 2363
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
2364
#endif
2365 2366 2367
			seq_printf(s, "\n");
		}

2368
		if (bank_is_mpuio(bank)) {
2369 2370 2371 2372 2373 2374 2375 2376 2377
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
2378
	return single_open(file, dbg_gpio_show, &inode->i_private);
2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
2390 2391
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
2392 2393 2394 2395
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif