gpio.c 46.7 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
17 18
#include <linux/sysdev.h>
#include <linux/err.h>
19
#include <linux/clk.h>
20
#include <linux/io.h>
21

22
#include <mach/hardware.h>
23
#include <asm/irq.h>
24 25
#include <mach/irqs.h>
#include <mach/gpio.h>
26 27 28 29 30
#include <asm/mach/irq.h>

/*
 * OMAP1510 GPIO registers
 */
31
#define OMAP1510_GPIO_BASE		IO_ADDRESS(0xfffce000)
32 33 34 35 36 37 38 39 40 41 42 43 44
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
45 46 47 48
#define OMAP1610_GPIO1_BASE		IO_ADDRESS(0xfffbe400)
#define OMAP1610_GPIO2_BASE		IO_ADDRESS(0xfffbec00)
#define OMAP1610_GPIO3_BASE		IO_ADDRESS(0xfffbb400)
#define OMAP1610_GPIO4_BASE		IO_ADDRESS(0xfffbbc00)
49 50 51 52 53
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
54
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
55 56 57 58 59 60
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
61
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
62 63
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
64
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
65 66 67 68 69
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
 * OMAP730 specific GPIO registers
 */
70 71 72 73 74 75
#define OMAP730_GPIO1_BASE		IO_ADDRESS(0xfffbc000)
#define OMAP730_GPIO2_BASE		IO_ADDRESS(0xfffbc800)
#define OMAP730_GPIO3_BASE		IO_ADDRESS(0xfffbd000)
#define OMAP730_GPIO4_BASE		IO_ADDRESS(0xfffbd800)
#define OMAP730_GPIO5_BASE		IO_ADDRESS(0xfffbe000)
#define OMAP730_GPIO6_BASE		IO_ADDRESS(0xfffbe800)
76 77 78 79 80 81 82
#define OMAP730_GPIO_DATA_INPUT		0x00
#define OMAP730_GPIO_DATA_OUTPUT	0x04
#define OMAP730_GPIO_DIR_CONTROL	0x08
#define OMAP730_GPIO_INT_CONTROL	0x0c
#define OMAP730_GPIO_INT_MASK		0x10
#define OMAP730_GPIO_INT_STATUS		0x14

83 84 85
/*
 * omap24xx specific GPIO registers
 */
86 87 88 89
#define OMAP242X_GPIO1_BASE		IO_ADDRESS(0x48018000)
#define OMAP242X_GPIO2_BASE		IO_ADDRESS(0x4801a000)
#define OMAP242X_GPIO3_BASE		IO_ADDRESS(0x4801c000)
#define OMAP242X_GPIO4_BASE		IO_ADDRESS(0x4801e000)
90

91 92 93 94 95
#define OMAP243X_GPIO1_BASE		IO_ADDRESS(0x4900C000)
#define OMAP243X_GPIO2_BASE		IO_ADDRESS(0x4900E000)
#define OMAP243X_GPIO3_BASE		IO_ADDRESS(0x49010000)
#define OMAP243X_GPIO4_BASE		IO_ADDRESS(0x49012000)
#define OMAP243X_GPIO5_BASE		IO_ADDRESS(0x480B6000)
96

97 98 99 100
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
101 102
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
103
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
104
#define OMAP24XX_GPIO_WAKE_EN		0x0020
105 106 107 108 109 110 111 112
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
113 114
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
115 116 117 118 119 120 121
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

122 123 124 125
/*
 * omap34xx specific GPIO registers
 */

126 127 128 129 130 131
#define OMAP34XX_GPIO1_BASE		IO_ADDRESS(0x48310000)
#define OMAP34XX_GPIO2_BASE		IO_ADDRESS(0x49050000)
#define OMAP34XX_GPIO3_BASE		IO_ADDRESS(0x49052000)
#define OMAP34XX_GPIO4_BASE		IO_ADDRESS(0x49054000)
#define OMAP34XX_GPIO5_BASE		IO_ADDRESS(0x49056000)
#define OMAP34XX_GPIO6_BASE		IO_ADDRESS(0x49058000)
132

133
#define OMAP_MPUIO_VBASE		IO_ADDRESS(OMAP_MPUIO_BASE)
134

135
struct gpio_bank {
136
	void __iomem *base;
137 138
	u16 irq;
	u16 virtual_irq_start;
139
	int method;
140
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
141 142
	u32 suspend_wakeup;
	u32 saved_wakeup;
143
#endif
144
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
145 146 147 148 149 150 151
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
152
	u32 level_mask;
153
	spinlock_t lock;
D
David Brownell 已提交
154
	struct gpio_chip chip;
155
	struct clk *dbck;
156 157 158 159 160 161
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
#define METHOD_GPIO_730		3
162
#define METHOD_GPIO_24XX	4
163

164
#ifdef CONFIG_ARCH_OMAP16XX
165
static struct gpio_bank gpio_bank_1610[5] = {
166
	{ OMAP_MPUIO_VBASE,    INT_MPUIO,	    IH_MPUIO_BASE,     METHOD_MPUIO},
167 168 169 170 171 172 173
	{ OMAP1610_GPIO1_BASE, INT_GPIO_BANK1,	    IH_GPIO_BASE,      METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
};
#endif

174
#ifdef CONFIG_ARCH_OMAP15XX
175
static struct gpio_bank gpio_bank_1510[2] = {
176
	{ OMAP_MPUIO_VBASE,   INT_MPUIO,      IH_MPUIO_BASE, METHOD_MPUIO },
177 178 179 180 181 182
	{ OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE,  METHOD_GPIO_1510 }
};
#endif

#ifdef CONFIG_ARCH_OMAP730
static struct gpio_bank gpio_bank_730[7] = {
183
	{ OMAP_MPUIO_VBASE,    INT_730_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
184 185 186 187 188 189 190 191 192
	{ OMAP730_GPIO1_BASE,  INT_730_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_730 },
	{ OMAP730_GPIO2_BASE,  INT_730_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_730 },
	{ OMAP730_GPIO3_BASE,  INT_730_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_730 },
	{ OMAP730_GPIO4_BASE,  INT_730_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_730 },
	{ OMAP730_GPIO5_BASE,  INT_730_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_730 },
	{ OMAP730_GPIO6_BASE,  INT_730_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_730 },
};
#endif

193
#ifdef CONFIG_ARCH_OMAP24XX
194 195 196 197 198 199

static struct gpio_bank gpio_bank_242x[4] = {
	{ OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
200
};
201 202 203 204 205 206 207 208 209

static struct gpio_bank gpio_bank_243x[5] = {
	{ OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
};

210 211
#endif

212 213 214 215 216 217 218 219 220 221 222 223
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
	{ OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
};

#endif

224 225 226 227 228
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
229
	if (cpu_is_omap15xx()) {
230 231 232 233 234 235 236 237 238 239 240 241 242 243
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
	if (cpu_is_omap730()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
244 245
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
246 247
	if (cpu_is_omap34xx())
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
248 249
	BUG();
	return NULL;
250 251 252 253 254 255
}

static inline int get_gpio_index(int gpio)
{
	if (cpu_is_omap730())
		return gpio & 0x1f;
256 257
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
258 259
	if (cpu_is_omap34xx())
		return gpio & 0x1f;
260
	return gpio & 0x0f;
261 262 263 264 265 266
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
267
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
268
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
269 270 271
			return -1;
		return 0;
	}
272
	if (cpu_is_omap15xx() && gpio < 16)
273 274 275 276 277
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
	if (cpu_is_omap730() && gpio < 192)
		return 0;
278 279
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
280 281
	if (cpu_is_omap34xx() && gpio < 160)
		return 0;
282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
	return -1;
}

static int check_gpio(int gpio)
{
	if (unlikely(gpio_valid(gpio)) < 0) {
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
297
	void __iomem *reg = bank->base;
298 299 300
	u32 l;

	switch (bank->method) {
301
#ifdef CONFIG_ARCH_OMAP1
302 303 304
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
305 306
#endif
#ifdef CONFIG_ARCH_OMAP15XX
307 308 309
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
310 311
#endif
#ifdef CONFIG_ARCH_OMAP16XX
312 313 314
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
315 316
#endif
#ifdef CONFIG_ARCH_OMAP730
317 318 319
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
320
#endif
321
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
322 323 324
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
325 326 327 328
#endif
	default:
		WARN_ON(1);
		return;
329 330 331 332 333 334 335 336 337 338 339
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
340
	void __iomem *reg = bank->base;
341 342 343
	u32 l = 0;

	switch (bank->method) {
344
#ifdef CONFIG_ARCH_OMAP1
345 346 347 348 349 350 351 352
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
353 354
#endif
#ifdef CONFIG_ARCH_OMAP15XX
355 356 357 358 359 360 361 362
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
363 364
#endif
#ifdef CONFIG_ARCH_OMAP16XX
365 366 367 368 369 370 371
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
372 373
#endif
#ifdef CONFIG_ARCH_OMAP730
374 375 376 377 378 379 380 381
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
382
#endif
383
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
384 385 386 387 388 389 390
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
391
#endif
392
	default:
393
		WARN_ON(1);
394 395 396 397 398
		return;
	}
	__raw_writel(l, reg);
}

399
static int __omap_get_gpio_datain(int gpio)
400 401
{
	struct gpio_bank *bank;
402
	void __iomem *reg;
403 404

	if (check_gpio(gpio) < 0)
405
		return -EINVAL;
406 407 408
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	switch (bank->method) {
409
#ifdef CONFIG_ARCH_OMAP1
410 411 412
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
413 414
#endif
#ifdef CONFIG_ARCH_OMAP15XX
415 416 417
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
418 419
#endif
#ifdef CONFIG_ARCH_OMAP16XX
420 421 422
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
423 424
#endif
#ifdef CONFIG_ARCH_OMAP730
425 426 427
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_INPUT;
		break;
428
#endif
429
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
430 431 432
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
433
#endif
434
	default:
435
		return -EINVAL;
436
	}
437 438
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
439 440
}

441 442 443 444 445 446 447 448
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

449 450 451 452
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
D
David Brownell 已提交
453
	unsigned long flags;
454 455 456 457 458 459 460 461
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;
	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
D
David Brownell 已提交
462 463

	spin_lock_irqsave(&bank->lock, flags);
464 465
	val = __raw_readl(reg);

466
	if (enable && !(val & l))
467
		val |= l;
D
David Brownell 已提交
468
	else if (!enable && (val & l))
469
		val &= ~l;
470
	else
D
David Brownell 已提交
471
		goto done;
472

D
David Brownell 已提交
473 474 475 476 477 478
	if (cpu_is_omap34xx()) {
		if (enable)
			clk_enable(bank->dbck);
		else
			clk_disable(bank->dbck);
	}
479 480

	__raw_writel(val, reg);
D
David Brownell 已提交
481 482
done:
	spin_unlock_irqrestore(&bank->lock, flags);
483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	enc_time &= 0xff;
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

503
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
504 505
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
506
{
507
	void __iomem *base = bank->base;
508 509 510
	u32 gpio_bit = 1 << gpio;

	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
511
		trigger & IRQ_TYPE_LEVEL_LOW);
512
	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
513
		trigger & IRQ_TYPE_LEVEL_HIGH);
514
	MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
515
		trigger & IRQ_TYPE_EDGE_RISING);
516
	MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
517
		trigger & IRQ_TYPE_EDGE_FALLING);
518

519 520
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
		if (trigger != 0)
521 522
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_SETWKUENA);
523
		else
524 525
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_CLEARWKUENA);
526 527 528 529 530 531
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
532

533 534 535
	bank->level_mask =
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
536
}
537
#endif
538 539 540 541 542

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
543 544

	switch (bank->method) {
545
#ifdef CONFIG_ARCH_OMAP1
546 547 548
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
549
		if (trigger & IRQ_TYPE_EDGE_RISING)
550
			l |= 1 << gpio;
551
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
552
			l &= ~(1 << gpio);
553 554
		else
			goto bad;
555
		break;
556 557
#endif
#ifdef CONFIG_ARCH_OMAP15XX
558 559 560
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
561
		if (trigger & IRQ_TYPE_EDGE_RISING)
562
			l |= 1 << gpio;
563
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
564
			l &= ~(1 << gpio);
565 566
		else
			goto bad;
567
		break;
568
#endif
569
#ifdef CONFIG_ARCH_OMAP16XX
570 571 572 573 574 575 576 577
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
578
		if (trigger & IRQ_TYPE_EDGE_RISING)
579
			l |= 2 << (gpio << 1);
580
		if (trigger & IRQ_TYPE_EDGE_FALLING)
581
			l |= 1 << (gpio << 1);
582 583 584 585 586
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
587
		break;
588 589
#endif
#ifdef CONFIG_ARCH_OMAP730
590 591 592
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
593
		if (trigger & IRQ_TYPE_EDGE_RISING)
594
			l |= 1 << gpio;
595
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
596
			l &= ~(1 << gpio);
597 598 599
		else
			goto bad;
		break;
600
#endif
601
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
602
	case METHOD_GPIO_24XX:
603
		set_24xx_gpio_triggering(bank, gpio, trigger);
604
		break;
605
#endif
606
	default:
607
		goto bad;
608
	}
609 610 611 612
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
613 614
}

615
static int gpio_irq_type(unsigned irq, unsigned type)
616 617
{
	struct gpio_bank *bank;
618 619
	unsigned gpio;
	int retval;
D
David Brownell 已提交
620
	unsigned long flags;
621

622
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
623 624 625
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
626 627

	if (check_gpio(gpio) < 0)
628 629
		return -EINVAL;

630
	if (type & ~IRQ_TYPE_SENSE_MASK)
631
		return -EINVAL;
632 633

	/* OMAP1 allows only only edge triggering */
634
	if (!cpu_class_is_omap2()
635
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
636 637
		return -EINVAL;

638
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
639
	spin_lock_irqsave(&bank->lock, flags);
640
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
641 642 643 644
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
645
	spin_unlock_irqrestore(&bank->lock, flags);
646 647 648 649 650 651

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

652
	return retval;
653 654 655 656
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
657
	void __iomem *reg = bank->base;
658 659

	switch (bank->method) {
660
#ifdef CONFIG_ARCH_OMAP1
661 662 663 664
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
665 666
#endif
#ifdef CONFIG_ARCH_OMAP15XX
667 668 669
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
670 671
#endif
#ifdef CONFIG_ARCH_OMAP16XX
672 673 674
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
675 676
#endif
#ifdef CONFIG_ARCH_OMAP730
677 678 679
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_STATUS;
		break;
680
#endif
681
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
682 683 684
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
685
#endif
686
	default:
687
		WARN_ON(1);
688 689 690
		return;
	}
	__raw_writel(gpio_mask, reg);
691 692

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
693 694
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
695
		__raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
696
#endif
697 698 699 700 701 702 703
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

704 705 706
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
707 708 709
	int inv = 0;
	u32 l;
	u32 mask;
710 711

	switch (bank->method) {
712
#ifdef CONFIG_ARCH_OMAP1
713 714
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
715 716
		mask = 0xffff;
		inv = 1;
717
		break;
718 719
#endif
#ifdef CONFIG_ARCH_OMAP15XX
720 721
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
722 723
		mask = 0xffff;
		inv = 1;
724
		break;
725 726
#endif
#ifdef CONFIG_ARCH_OMAP16XX
727 728
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
729
		mask = 0xffff;
730
		break;
731 732
#endif
#ifdef CONFIG_ARCH_OMAP730
733 734
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
735 736
		mask = 0xffffffff;
		inv = 1;
737
		break;
738
#endif
739
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
740 741
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
742
		mask = 0xffffffff;
743
		break;
744
#endif
745
	default:
746
		WARN_ON(1);
747 748 749
		return 0;
	}

750 751 752 753 754
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
755 756
}

757 758
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
759
	void __iomem *reg = bank->base;
760 761 762
	u32 l;

	switch (bank->method) {
763
#ifdef CONFIG_ARCH_OMAP1
764 765 766 767 768 769 770 771
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
772 773
#endif
#ifdef CONFIG_ARCH_OMAP15XX
774 775 776 777 778 779 780 781
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
782 783
#endif
#ifdef CONFIG_ARCH_OMAP16XX
784 785 786 787 788 789 790
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
791 792
#endif
#ifdef CONFIG_ARCH_OMAP730
793 794 795 796 797 798 799 800
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
801
#endif
802
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
803 804 805 806 807 808 809
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
810
#endif
811
	default:
812
		WARN_ON(1);
813 814 815 816 817 818 819 820 821 822
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

823 824 825 826 827 828 829 830 831 832
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
D
David Brownell 已提交
833 834
	unsigned long flags;

835
	switch (bank->method) {
836
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
837
	case METHOD_MPUIO:
838
	case METHOD_GPIO_1610:
D
David Brownell 已提交
839
		spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
840
		if (enable) {
841
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
842 843 844
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
845
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
846
		}
D
David Brownell 已提交
847
		spin_unlock_irqrestore(&bank->lock, flags);
848
		return 0;
849
#endif
850
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
851
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
852 853 854 855 856 857
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
858
		spin_lock_irqsave(&bank->lock, flags);
859 860
		if (enable) {
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
861 862 863
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
864
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
865
		}
D
David Brownell 已提交
866
		spin_unlock_irqrestore(&bank->lock, flags);
867 868
		return 0;
#endif
869 870 871 872 873 874 875
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

876 877 878 879 880
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
881
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
882 883
}

884 885 886 887 888 889 890 891 892
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
893
	bank = get_irq_chip_data(irq);
894 895 896 897 898
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

899
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
900
{
901
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
902
	unsigned long flags;
D
David Brownell 已提交
903

D
David Brownell 已提交
904
	spin_lock_irqsave(&bank->lock, flags);
905

906 907 908
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
909
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
910

911
#ifdef CONFIG_ARCH_OMAP15XX
912
	if (bank->method == METHOD_GPIO_1510) {
913
		void __iomem *reg;
914

915
		/* Claim the pin for MPU */
916
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
917
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
918 919
	}
#endif
D
David Brownell 已提交
920
	spin_unlock_irqrestore(&bank->lock, flags);
921 922 923 924

	return 0;
}

925
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
926
{
927
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
928
	unsigned long flags;
929

D
David Brownell 已提交
930
	spin_lock_irqsave(&bank->lock, flags);
931 932 933 934
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
935
		__raw_writel(1 << offset, reg);
936 937
	}
#endif
938
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
939 940 941
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
942
		__raw_writel(1 << offset, reg);
943 944
	}
#endif
945
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
946
	spin_unlock_irqrestore(&bank->lock, flags);
947 948 949 950 951 952 953 954 955 956 957
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
958
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
959
{
960
	void __iomem *isr_reg = NULL;
961 962 963
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
964 965
	u32 retrigger = 0;
	int unmasked = 0;
966 967 968

	desc->chip->ack(irq);

969
	bank = get_irq_data(irq);
970
#ifdef CONFIG_ARCH_OMAP1
971 972
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
973
#endif
974
#ifdef CONFIG_ARCH_OMAP15XX
975 976 977 978 979 980 981 982 983 984 985
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (bank->method == METHOD_GPIO_730)
		isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
#endif
986
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
987 988 989 990
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
#endif
	while(1) {
991
		u32 isr_saved, level_mask = 0;
992
		u32 enabled;
993

994 995
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
996 997 998 999

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1000
		if (cpu_class_is_omap2()) {
1001
			level_mask = bank->level_mask & enabled;
1002
		}
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1013 1014
		if (!level_mask && !unmasked) {
			unmasked = 1;
1015
			desc->chip->unmask(irq);
1016
		}
1017

1018 1019
		isr |= retrigger;
		retrigger = 0;
1020 1021 1022 1023 1024 1025 1026
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
			if (!(isr & 1))
				continue;
1027

1028
			generic_handle_irq(gpio_irq);
1029
		}
1030
	}
1031 1032 1033 1034 1035 1036 1037
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1038 1039
}

1040 1041 1042
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1043
	struct gpio_bank *bank = get_irq_chip_data(irq);
1044 1045 1046 1047

	_reset_gpio(bank, gpio);
}

1048 1049 1050
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1051
	struct gpio_bank *bank = get_irq_chip_data(irq);
1052 1053 1054 1055 1056 1057 1058

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1059
	struct gpio_bank *bank = get_irq_chip_data(irq);
1060 1061 1062 1063 1064 1065 1066

	_set_gpio_irqenable(bank, gpio, 0);
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1067
	struct gpio_bank *bank = get_irq_chip_data(irq);
1068 1069 1070 1071 1072 1073 1074 1075
	unsigned int irq_mask = 1 << get_gpio_index(gpio);

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1076

K
Kevin Hilman 已提交
1077
	_set_gpio_irqenable(bank, gpio, 1);
1078 1079
}

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1096 1097 1098 1099 1100 1101 1102 1103
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1104
	struct gpio_bank *bank = get_irq_chip_data(irq);
1105 1106 1107 1108 1109 1110 1111

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1112
	struct gpio_bank *bank = get_irq_chip_data(irq);
1113 1114 1115 1116

	_set_gpio_irqenable(bank, gpio, 1);
}

1117 1118 1119 1120 1121
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1122
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1123 1124 1125 1126
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1127 1128
};

1129 1130 1131

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1132 1133 1134 1135 1136 1137 1138 1139 1140

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1141
	unsigned long		flags;
D
David Brownell 已提交
1142

D
David Brownell 已提交
1143
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1144 1145
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1146
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1147 1148 1149 1150 1151 1152 1153 1154

	return 0;
}

static int omap_mpuio_resume_early(struct platform_device *pdev)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1155
	unsigned long		flags;
D
David Brownell 已提交
1156

D
David Brownell 已提交
1157
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1158
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1159
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185

	return 0;
}

/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.suspend_late	= omap_mpuio_suspend_late,
	.resume_early	= omap_mpuio_resume_early,
	.driver		= {
		.name	= "mpuio",
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1186 1187
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1188 1189 1190 1191 1192 1193 1194 1195
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1196 1197 1198 1199 1200
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1201
static inline void mpuio_init(void) {}
1202 1203 1204 1205

#endif

/*---------------------------------------------------------------------*/
1206

D
David Brownell 已提交
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1225
	return __omap_get_gpio_datain(chip->base + offset);
D
David Brownell 已提交
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1252 1253 1254 1255 1256 1257 1258 1259
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1260 1261
/*---------------------------------------------------------------------*/

1262
static int initialized;
1263
#if !defined(CONFIG_ARCH_OMAP3)
1264
static struct clk * gpio_ick;
1265 1266 1267
#endif

#if defined(CONFIG_ARCH_OMAP2)
1268
static struct clk * gpio_fck;
1269
#endif
1270

1271
#if defined(CONFIG_ARCH_OMAP2430)
1272 1273 1274 1275
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1276 1277 1278 1279
#if defined(CONFIG_ARCH_OMAP3)
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

1280 1281 1282 1283 1284
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1285 1286 1287
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1288
	int gpio = 0;
1289
	struct gpio_bank *bank;
1290
	char clk_name[11];
1291 1292 1293

	initialized = 1;

1294
#if defined(CONFIG_ARCH_OMAP1)
1295
	if (cpu_is_omap15xx()) {
1296 1297
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1298 1299
			printk("Could not get arm_gpio_ck\n");
		else
1300
			clk_enable(gpio_ick);
1301
	}
1302 1303 1304
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1305 1306 1307 1308
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1309
			clk_enable(gpio_ick);
1310
		gpio_fck = clk_get(NULL, "gpios_fck");
1311
		if (IS_ERR(gpio_fck))
1312 1313
			printk("Could not get gpios_fck\n");
		else
1314
			clk_enable(gpio_fck);
1315 1316

		/*
1317
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1318
		 */
1319
#if defined(CONFIG_ARCH_OMAP2430)
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	}
#endif

#if defined(CONFIG_ARCH_OMAP3)
	if (cpu_is_omap34xx()) {
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
		}
	}
#endif

1349

1350
#ifdef CONFIG_ARCH_OMAP15XX
1351
	if (cpu_is_omap15xx()) {
1352 1353 1354 1355 1356 1357 1358
		printk(KERN_INFO "OMAP1510 GPIO hardware\n");
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
1359
		u32 rev;
1360 1361 1362

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
1363
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
		printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		       (rev >> 4) & 0x0f, rev & 0x0f);
	}
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (cpu_is_omap730()) {
		printk(KERN_INFO "OMAP730 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_730;
	}
1374
#endif
1375

1376
#ifdef CONFIG_ARCH_OMAP24XX
1377
	if (cpu_is_omap242x()) {
1378 1379 1380
		int rev;

		gpio_bank_count = 4;
1381
		gpio_bank = gpio_bank_242x;
1382
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1383 1384 1385 1386 1387 1388 1389 1390
		printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
	if (cpu_is_omap243x()) {
		int rev;

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1391
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1392
		printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
1393 1394
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1395 1396 1397 1398 1399 1400 1401
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
1402
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1403 1404 1405
		printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1406 1407 1408 1409 1410 1411
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
1412
		if (bank_is_mpuio(bank))
1413
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1414
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1415 1416 1417
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1418
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1419 1420
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1421
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1422
		}
1423
		if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
1424 1425 1426 1427 1428
			__raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);

			gpio_count = 32; /* 730 has 32-bit GPIOs */
		}
1429

1430
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1431
		if (bank->method == METHOD_GPIO_24XX) {
1432 1433 1434 1435
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};

1436 1437
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1438 1439 1440 1441
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1442 1443
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1444 1445
			gpio_count = 32;
		}
1446
#endif
D
David Brownell 已提交
1447 1448 1449 1450

		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
1451 1452
		bank->chip.request = omap_gpio_request;
		bank->chip.free = omap_gpio_free;
D
David Brownell 已提交
1453 1454 1455 1456
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
		bank->chip.set = gpio_set;
1457
		bank->chip.to_irq = gpio_2irq;
D
David Brownell 已提交
1458 1459
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1460
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1461 1462
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1473 1474
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1475
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1476
			set_irq_chip_data(j, bank);
1477
			if (bank_is_mpuio(bank))
1478 1479 1480
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1481
			set_irq_handler(j, handle_simple_irq);
1482 1483 1484 1485
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
1486 1487 1488 1489 1490 1491 1492

		if (cpu_is_omap34xx()) {
			sprintf(clk_name, "gpio%d_dbck", i + 1);
			bank->dbck = clk_get(NULL, clk_name);
			if (IS_ERR(bank->dbck))
				printk(KERN_ERR "Could not get %s\n", clk_name);
		}
1493 1494 1495 1496
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1497
	if (cpu_is_omap16xx())
1498 1499
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1500 1501 1502
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1503 1504
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1505

1506 1507 1508
	return 0;
}

1509
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1510 1511 1512 1513
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1514
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1515 1516 1517 1518 1519 1520 1521
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1522
		unsigned long flags;
1523 1524

		switch (bank->method) {
1525
#ifdef CONFIG_ARCH_OMAP16XX
1526 1527 1528 1529 1530
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1531
#endif
1532
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1533
		case METHOD_GPIO_24XX:
1534
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1535 1536 1537
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1538
#endif
1539 1540 1541 1542
		default:
			continue;
		}

D
David Brownell 已提交
1543
		spin_lock_irqsave(&bank->lock, flags);
1544 1545 1546
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1547
		spin_unlock_irqrestore(&bank->lock, flags);
1548 1549 1550 1551 1552 1553 1554 1555 1556
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

1557
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1558 1559 1560 1561 1562 1563
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1564
		unsigned long flags;
1565 1566

		switch (bank->method) {
1567
#ifdef CONFIG_ARCH_OMAP16XX
1568 1569 1570 1571
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1572
#endif
1573
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1574
		case METHOD_GPIO_24XX:
1575 1576
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1577
			break;
1578
#endif
1579 1580 1581 1582
		default:
			continue;
		}

D
David Brownell 已提交
1583
		spin_lock_irqsave(&bank->lock, flags);
1584 1585
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1586
		spin_unlock_irqrestore(&bank->lock, flags);
1587 1588 1589 1590 1591 1592
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1593
	.name		= "gpio",
1594 1595 1596 1597 1598 1599 1600 1601
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1602 1603 1604

#endif

1605
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1621
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1622 1623 1624
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1625
#endif
1626 1627 1628 1629
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1630
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1631 1632
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1633
#endif
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1655
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1656 1657 1658 1659
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1660
#endif
1661 1662 1663 1664
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
1665
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1666
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1667
#endif
1668 1669 1670 1671
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
		if (l) {
			u32 old0, old1;
1672
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1673 1674 1675 1676 1677 1678
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1679
#endif
1680 1681 1682 1683 1684
		}
	}

}

1685 1686
#endif

1687 1688
/*
 * This may get called early from board specific init
1689
 * for boards that have interrupts routed via FPGA.
1690
 */
1691
int __init omap_gpio_init(void)
1692 1693 1694 1695 1696 1697 1698
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

1699 1700 1701 1702 1703 1704 1705
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
1706 1707
	mpuio_init();

1708 1709
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

arch_initcall(omap_gpio_sysinit);
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}


static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

1763
		if (bank_is_mpuio(bank))
1764
			gpio = OMAP_MPUIO(0);
1765
		else if (cpu_class_is_omap2() || cpu_is_omap730())
1766 1767 1768 1769
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;
D
David Brownell 已提交
1770
			const char	*label;
1771

D
David Brownell 已提交
1772 1773
			label = gpiochip_is_requested(&bank->chip, j);
			if (!label)
1774 1775 1776
				continue;

			irq = bank->virtual_irq_start + j;
1777
			value = gpio_get_value(gpio);
1778 1779
			is_in = gpio_is_input(bank, mask);

1780
			if (bank_is_mpuio(bank))
D
David Brownell 已提交
1781
				seq_printf(s, "MPUIO %2d ", j);
1782
			else
D
David Brownell 已提交
1783
				seq_printf(s, "GPIO %3d ", gpio);
1784
			seq_printf(s, "(%-20.20s): %s %s",
D
David Brownell 已提交
1785
					label,
1786 1787 1788
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

D
David Brownell 已提交
1789 1790
/* FIXME for at least omap2, show pullup/pulldown state */

1791
			irqstat = irq_desc[irq].status;
1792 1793
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) ||	\
		defined(CONFIG_ARCH_OMAP34XX)
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
D
David Brownell 已提交
1815
					trigger = "(?)";
1816 1817
					break;
				}
D
David Brownell 已提交
1818
				seq_printf(s, ", irq-%d %-8s%s",
1819 1820 1821 1822
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
1823
#endif
1824 1825 1826
			seq_printf(s, "\n");
		}

1827
		if (bank_is_mpuio(bank)) {
1828 1829 1830 1831 1832 1833 1834 1835 1836
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
1837
	return single_open(file, dbg_gpio_show, &inode->i_private);
1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
1849 1850
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
1851 1852 1853 1854
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif