gpio.c 59.6 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8
 *
9 10 11
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
20 21
#include <linux/sysdev.h>
#include <linux/err.h>
22
#include <linux/clk.h>
23
#include <linux/io.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27 28
#include <mach/irqs.h>
#include <mach/gpio.h>
29 30 31 32 33
#include <asm/mach/irq.h>

/*
 * OMAP1510 GPIO registers
 */
T
Tony Lindgren 已提交
34
#define OMAP1510_GPIO_BASE		0xfffce000
35 36 37 38 39 40 41 42 43 44 45 46 47
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
T
Tony Lindgren 已提交
48 49 50 51
#define OMAP1610_GPIO1_BASE		0xfffbe400
#define OMAP1610_GPIO2_BASE		0xfffbec00
#define OMAP1610_GPIO3_BASE		0xfffbb400
#define OMAP1610_GPIO4_BASE		0xfffbbc00
52 53 54 55 56
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
57
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
58 59 60 61 62 63
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
64
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
65 66
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
67
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
68 69 70
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
71
 * OMAP7XX specific GPIO registers
72
 */
T
Tony Lindgren 已提交
73 74 75 76 77 78
#define OMAP7XX_GPIO1_BASE		0xfffbc000
#define OMAP7XX_GPIO2_BASE		0xfffbc800
#define OMAP7XX_GPIO3_BASE		0xfffbd000
#define OMAP7XX_GPIO4_BASE		0xfffbd800
#define OMAP7XX_GPIO5_BASE		0xfffbe000
#define OMAP7XX_GPIO6_BASE		0xfffbe800
79 80 81 82 83 84
#define OMAP7XX_GPIO_DATA_INPUT		0x00
#define OMAP7XX_GPIO_DATA_OUTPUT	0x04
#define OMAP7XX_GPIO_DIR_CONTROL	0x08
#define OMAP7XX_GPIO_INT_CONTROL	0x0c
#define OMAP7XX_GPIO_INT_MASK		0x10
#define OMAP7XX_GPIO_INT_STATUS		0x14
85

T
Tony Lindgren 已提交
86
#define OMAP1_MPUIO_VBASE		OMAP1_MPUIO_BASE
87

88 89 90
/*
 * omap24xx specific GPIO registers
 */
T
Tony Lindgren 已提交
91 92 93 94
#define OMAP242X_GPIO1_BASE		0x48018000
#define OMAP242X_GPIO2_BASE		0x4801a000
#define OMAP242X_GPIO3_BASE		0x4801c000
#define OMAP242X_GPIO4_BASE		0x4801e000
95

T
Tony Lindgren 已提交
96 97 98 99 100
#define OMAP243X_GPIO1_BASE		0x4900C000
#define OMAP243X_GPIO2_BASE		0x4900E000
#define OMAP243X_GPIO3_BASE		0x49010000
#define OMAP243X_GPIO4_BASE		0x49012000
#define OMAP243X_GPIO5_BASE		0x480B6000
101

102 103 104 105
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
106 107
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
108
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
109
#define OMAP24XX_GPIO_WAKE_EN		0x0020
110 111 112 113 114 115 116 117
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
118 119
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
120 121 122 123 124 125 126
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
#define OMAP4_GPIO_REVISION		0x0000
#define OMAP4_GPIO_SYSCONFIG		0x0010
#define OMAP4_GPIO_EOI			0x0020
#define OMAP4_GPIO_IRQSTATUSRAW0	0x0024
#define OMAP4_GPIO_IRQSTATUSRAW1	0x0028
#define OMAP4_GPIO_IRQSTATUS0		0x002c
#define OMAP4_GPIO_IRQSTATUS1		0x0030
#define OMAP4_GPIO_IRQSTATUSSET0	0x0034
#define OMAP4_GPIO_IRQSTATUSSET1	0x0038
#define OMAP4_GPIO_IRQSTATUSCLR0	0x003c
#define OMAP4_GPIO_IRQSTATUSCLR1	0x0040
#define OMAP4_GPIO_IRQWAKEN0		0x0044
#define OMAP4_GPIO_IRQWAKEN1		0x0048
#define OMAP4_GPIO_SYSSTATUS		0x0104
#define OMAP4_GPIO_CTRL			0x0130
#define OMAP4_GPIO_OE			0x0134
#define OMAP4_GPIO_DATAIN		0x0138
#define OMAP4_GPIO_DATAOUT		0x013c
#define OMAP4_GPIO_LEVELDETECT0		0x0140
#define OMAP4_GPIO_LEVELDETECT1		0x0144
#define OMAP4_GPIO_RISINGDETECT		0x0148
#define OMAP4_GPIO_FALLINGDETECT	0x014c
#define OMAP4_GPIO_DEBOUNCENABLE	0x0150
#define OMAP4_GPIO_DEBOUNCINGTIME	0x0154
#define OMAP4_GPIO_CLEARDATAOUT		0x0190
#define OMAP4_GPIO_SETDATAOUT		0x0194
153 154 155 156
/*
 * omap34xx specific GPIO registers
 */

T
Tony Lindgren 已提交
157 158 159 160 161 162
#define OMAP34XX_GPIO1_BASE		0x48310000
#define OMAP34XX_GPIO2_BASE		0x49050000
#define OMAP34XX_GPIO3_BASE		0x49052000
#define OMAP34XX_GPIO4_BASE		0x49054000
#define OMAP34XX_GPIO5_BASE		0x49056000
#define OMAP34XX_GPIO6_BASE		0x49058000
163

164 165 166
/*
 * OMAP44XX  specific GPIO registers
 */
T
Tony Lindgren 已提交
167 168 169 170 171 172
#define OMAP44XX_GPIO1_BASE             0x4a310000
#define OMAP44XX_GPIO2_BASE             0x48055000
#define OMAP44XX_GPIO3_BASE             0x48057000
#define OMAP44XX_GPIO4_BASE             0x48059000
#define OMAP44XX_GPIO5_BASE             0x4805B000
#define OMAP44XX_GPIO6_BASE             0x4805D000
173

174
struct gpio_bank {
T
Tony Lindgren 已提交
175
	unsigned long pbase;
176
	void __iomem *base;
177 178
	u16 irq;
	u16 virtual_irq_start;
179
	int method;
180
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
181 182
	u32 suspend_wakeup;
	u32 saved_wakeup;
183
#endif
184
#ifdef CONFIG_ARCH_OMAP2PLUS
185 186 187 188 189 190 191
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
192
	u32 level_mask;
193
	u32 toggle_mask;
194
	spinlock_t lock;
D
David Brownell 已提交
195
	struct gpio_chip chip;
196
	struct clk *dbck;
C
Charulatha V 已提交
197
	u32 mod_usage;
198 199 200 201 202
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
203
#define METHOD_GPIO_7XX		3
204
#define METHOD_GPIO_24XX	5
205

206
#ifdef CONFIG_ARCH_OMAP16XX
207
static struct gpio_bank gpio_bank_1610[5] = {
T
Tony Lindgren 已提交
208 209 210 211 212 213 214 215 216 217
	{ OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
		METHOD_GPIO_1610 },
218 219 220
};
#endif

221
#ifdef CONFIG_ARCH_OMAP15XX
222
static struct gpio_bank gpio_bank_1510[2] = {
T
Tony Lindgren 已提交
223 224 225 226
	{ OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_1510 }
227 228 229
};
#endif

230
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
231
static struct gpio_bank gpio_bank_7xx[7] = {
T
Tony Lindgren 已提交
232 233 234 235 236 237 238 239 240 241 242 243 244 245
	{ OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4,  IH_GPIO_BASE + 96,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5,  IH_GPIO_BASE + 128,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6,  IH_GPIO_BASE + 160,
		METHOD_GPIO_7XX },
246 247 248
};
#endif

249
#ifdef CONFIG_ARCH_OMAP2
250 251

static struct gpio_bank gpio_bank_242x[4] = {
T
Tony Lindgren 已提交
252 253 254 255 256 257 258 259
	{ OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
260
};
261 262

static struct gpio_bank gpio_bank_243x[5] = {
T
Tony Lindgren 已提交
263 264 265 266 267 268 269 270 271 272
	{ OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
		METHOD_GPIO_24XX },
273 274
};

275 276
#endif

277
#ifdef CONFIG_ARCH_OMAP3
278
static struct gpio_bank gpio_bank_34xx[6] = {
T
Tony Lindgren 已提交
279 280 281 282 283 284 285 286 287 288 289 290
	{ OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
		METHOD_GPIO_24XX },
291 292
};

293 294 295 296 297 298 299 300 301 302 303 304 305 306
struct omap3_gpio_regs {
	u32 sysconfig;
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
	u32 setwkuena;
	u32 setdataout;
307 308
};

309
static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
310 311
#endif

312 313
#ifdef CONFIG_ARCH_OMAP4
static struct gpio_bank gpio_bank_44xx[6] = {
T
Tony Lindgren 已提交
314
	{ OMAP44XX_GPIO1_BASE, NULL, INT_44XX_GPIO_BANK1, IH_GPIO_BASE,
315
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
316
	{ OMAP44XX_GPIO2_BASE, NULL, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32,
317
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
318
	{ OMAP44XX_GPIO3_BASE, NULL, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64,
319
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
320
	{ OMAP44XX_GPIO4_BASE, NULL, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96,
321
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
322
	{ OMAP44XX_GPIO5_BASE, NULL, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128,
323
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
324
	{ OMAP44XX_GPIO6_BASE, NULL, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160,
325 326 327 328 329
		METHOD_GPIO_24XX },
};

#endif

330 331 332 333 334
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
335
	if (cpu_is_omap15xx()) {
336 337 338 339 340 341 342 343 344
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
345
	if (cpu_is_omap7xx()) {
346 347 348 349
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
350 351
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
352
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
353
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
354 355
	BUG();
	return NULL;
356 357 358 359
}

static inline int get_gpio_index(int gpio)
{
360
	if (cpu_is_omap7xx())
361
		return gpio & 0x1f;
362 363
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
364
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
365
		return gpio & 0x1f;
366
	return gpio & 0x0f;
367 368 369 370 371 372
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
373
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
374
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
375 376 377
			return -1;
		return 0;
	}
378
	if (cpu_is_omap15xx() && gpio < 16)
379 380 381
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
382
	if (cpu_is_omap7xx() && gpio < 192)
383
		return 0;
384 385
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
386
	if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
387
		return 0;
388 389 390 391 392
	return -1;
}

static int check_gpio(int gpio)
{
R
Roel Kluin 已提交
393
	if (unlikely(gpio_valid(gpio) < 0)) {
394 395 396 397 398 399 400 401 402
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
403
	void __iomem *reg = bank->base;
404 405 406
	u32 l;

	switch (bank->method) {
407
#ifdef CONFIG_ARCH_OMAP1
408 409 410
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
411 412
#endif
#ifdef CONFIG_ARCH_OMAP15XX
413 414 415
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
416 417
#endif
#ifdef CONFIG_ARCH_OMAP16XX
418 419 420
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
421
#endif
422
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
423 424
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
425 426
		break;
#endif
427
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
428 429 430
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
431 432 433 434 435
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_OE;
		break;
436 437 438 439
#endif
	default:
		WARN_ON(1);
		return;
440 441 442 443 444 445 446 447 448 449 450
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
451
	void __iomem *reg = bank->base;
452 453 454
	u32 l = 0;

	switch (bank->method) {
455
#ifdef CONFIG_ARCH_OMAP1
456 457 458 459 460 461 462 463
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
464 465
#endif
#ifdef CONFIG_ARCH_OMAP15XX
466 467 468 469 470 471 472 473
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
474 475
#endif
#ifdef CONFIG_ARCH_OMAP16XX
476 477 478 479 480 481 482
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
483
#endif
484
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
485 486
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
487 488 489 490 491 492 493
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
#endif
494
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
495 496 497 498 499 500 501
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
502 503 504 505 506 507 508 509 510
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP4_GPIO_SETDATAOUT;
		else
			reg += OMAP4_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
511
#endif
512
	default:
513
		WARN_ON(1);
514 515 516 517 518
		return;
	}
	__raw_writel(l, reg);
}

519
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
520
{
521
	void __iomem *reg;
522 523

	if (check_gpio(gpio) < 0)
524
		return -EINVAL;
525 526
	reg = bank->base;
	switch (bank->method) {
527
#ifdef CONFIG_ARCH_OMAP1
528 529 530
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
531 532
#endif
#ifdef CONFIG_ARCH_OMAP15XX
533 534 535
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
536 537
#endif
#ifdef CONFIG_ARCH_OMAP16XX
538 539 540
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
541
#endif
542
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
543 544
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_INPUT;
545 546
		break;
#endif
547
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
548 549 550
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
551 552 553 554 555
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_DATAIN;
		break;
556
#endif
557
	default:
558
		return -EINVAL;
559
	}
560 561
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
562 563
}

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg;

	if (check_gpio(gpio) < 0)
		return -EINVAL;
	reg = bank->base;

	switch (bank->method) {
#ifdef CONFIG_ARCH_OMAP1
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP16XX
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAOUT;
		break;
#endif
588
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
589 590
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
591 592
		break;
#endif
593
#ifdef CONFIG_ARCH_OMAP2PLUS
594 595 596 597 598 599 600 601 602 603 604
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAOUT;
		break;
#endif
	default:
		return -EINVAL;
	}

	return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
}

605 606 607 608 609 610 611 612
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

613 614 615 616
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
D
David Brownell 已提交
617
	unsigned long flags;
618 619 620 621 622 623 624
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;
625 626 627
#ifdef CONFIG_ARCH_OMAP4
	reg += OMAP4_GPIO_DEBOUNCENABLE;
#else
628
	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
629
#endif
C
Charulatha V 已提交
630 631 632 633
	if (!(bank->mod_usage & l)) {
		printk(KERN_ERR "GPIO %d not requested\n", gpio);
		return;
	}
D
David Brownell 已提交
634 635

	spin_lock_irqsave(&bank->lock, flags);
636 637
	val = __raw_readl(reg);

638
	if (enable && !(val & l))
639
		val |= l;
D
David Brownell 已提交
640
	else if (!enable && (val & l))
641
		val &= ~l;
642
	else
D
David Brownell 已提交
643
		goto done;
644

645
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
D
David Brownell 已提交
646 647 648 649 650
		if (enable)
			clk_enable(bank->dbck);
		else
			clk_disable(bank->dbck);
	}
651 652

	__raw_writel(val, reg);
D
David Brownell 已提交
653 654
done:
	spin_unlock_irqrestore(&bank->lock, flags);
655 656 657 658 659 660 661 662 663 664 665 666 667 668
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

C
Charulatha V 已提交
669 670 671 672 673
	if (!bank->mod_usage) {
		printk(KERN_ERR "GPIO not requested\n");
		return;
	}

674
	enc_time &= 0xff;
675 676 677
#ifdef CONFIG_ARCH_OMAP4
	reg += OMAP4_GPIO_DEBOUNCINGTIME;
#else
678
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
679
#endif
680 681 682 683
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

684
#ifdef CONFIG_ARCH_OMAP2PLUS
685 686
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
687
{
688
	void __iomem *base = bank->base;
689
	u32 gpio_bit = 1 << gpio;
690
	u32 val;
691

692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
	if (cpu_is_omap44xx()) {
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	} else {
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	}
711
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
712 713 714 715 716 717 718 719 720 721 722 723 724
		if (cpu_is_omap44xx()) {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base+
						OMAP4_GPIO_IRQWAKEN0);
			else {
				val = __raw_readl(bank->base +
							OMAP4_GPIO_IRQWAKEN0);
				__raw_writel(val & (~(1 << gpio)), bank->base +
							 OMAP4_GPIO_IRQWAKEN0);
			}
		} else {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base
725
					+ OMAP24XX_GPIO_SETWKUENA);
726 727
			else
				__raw_writel(1 << gpio, bank->base
728
					+ OMAP24XX_GPIO_CLEARWKUENA);
729
		}
730 731 732 733 734 735
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
736

737 738 739 740 741 742 743 744 745
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
746
}
747
#endif
748

749
#ifdef CONFIG_ARCH_OMAP1
750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		break;
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		break;
#endif
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
		break;
#endif
	default:
		return;
	}

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
785
#endif
786

787 788 789 790
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
791 792

	switch (bank->method) {
793
#ifdef CONFIG_ARCH_OMAP1
794 795 796
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
797 798
		if (trigger & IRQ_TYPE_EDGE_BOTH)
			bank->toggle_mask |= 1 << gpio;
799
		if (trigger & IRQ_TYPE_EDGE_RISING)
800
			l |= 1 << gpio;
801
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
802
			l &= ~(1 << gpio);
803 804
		else
			goto bad;
805
		break;
806 807
#endif
#ifdef CONFIG_ARCH_OMAP15XX
808 809 810
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
811 812
		if (trigger & IRQ_TYPE_EDGE_BOTH)
			bank->toggle_mask |= 1 << gpio;
813
		if (trigger & IRQ_TYPE_EDGE_RISING)
814
			l |= 1 << gpio;
815
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
816
			l &= ~(1 << gpio);
817 818
		else
			goto bad;
819
		break;
820
#endif
821
#ifdef CONFIG_ARCH_OMAP16XX
822 823 824 825 826 827 828 829
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
830
		if (trigger & IRQ_TYPE_EDGE_RISING)
831
			l |= 2 << (gpio << 1);
832
		if (trigger & IRQ_TYPE_EDGE_FALLING)
833
			l |= 1 << (gpio << 1);
834 835 836 837 838
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
839
		break;
840
#endif
841
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
842 843
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
844
		l = __raw_readl(reg);
845 846
		if (trigger & IRQ_TYPE_EDGE_BOTH)
			bank->toggle_mask |= 1 << gpio;
847 848 849 850 851 852 853 854
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
855
#ifdef CONFIG_ARCH_OMAP2PLUS
856
	case METHOD_GPIO_24XX:
857
		set_24xx_gpio_triggering(bank, gpio, trigger);
858
		break;
859
#endif
860
	default:
861
		goto bad;
862
	}
863 864 865 866
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
867 868
}

869
static int gpio_irq_type(unsigned irq, unsigned type)
870 871
{
	struct gpio_bank *bank;
872 873
	unsigned gpio;
	int retval;
D
David Brownell 已提交
874
	unsigned long flags;
875

876
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
877 878 879
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
880 881

	if (check_gpio(gpio) < 0)
882 883
		return -EINVAL;

884
	if (type & ~IRQ_TYPE_SENSE_MASK)
885
		return -EINVAL;
886 887

	/* OMAP1 allows only only edge triggering */
888
	if (!cpu_class_is_omap2()
889
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
890 891
		return -EINVAL;

892
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
893
	spin_lock_irqsave(&bank->lock, flags);
894
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
895 896 897 898
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
899
	spin_unlock_irqrestore(&bank->lock, flags);
900 901 902 903 904 905

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

906
	return retval;
907 908 909 910
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
911
	void __iomem *reg = bank->base;
912 913

	switch (bank->method) {
914
#ifdef CONFIG_ARCH_OMAP1
915 916 917 918
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
919 920
#endif
#ifdef CONFIG_ARCH_OMAP15XX
921 922 923
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
924 925
#endif
#ifdef CONFIG_ARCH_OMAP16XX
926 927 928
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
929
#endif
930
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
931 932
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_STATUS;
933 934
		break;
#endif
935
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
936 937 938
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
939 940 941 942 943
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_IRQSTATUS0;
		break;
944
#endif
945
	default:
946
		WARN_ON(1);
947 948 949
		return;
	}
	__raw_writel(gpio_mask, reg);
950 951

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
952
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
953
	reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
954 955 956 957 958
#endif
#if defined(CONFIG_ARCH_OMAP4)
	reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
#endif
	if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
959 960 961 962
		__raw_writel(gpio_mask, reg);

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
963
	}
964 965 966 967 968 969 970
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

971 972 973
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
974 975 976
	int inv = 0;
	u32 l;
	u32 mask;
977 978

	switch (bank->method) {
979
#ifdef CONFIG_ARCH_OMAP1
980 981
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
982 983
		mask = 0xffff;
		inv = 1;
984
		break;
985 986
#endif
#ifdef CONFIG_ARCH_OMAP15XX
987 988
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
989 990
		mask = 0xffff;
		inv = 1;
991
		break;
992 993
#endif
#ifdef CONFIG_ARCH_OMAP16XX
994 995
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
996
		mask = 0xffff;
997
		break;
998
#endif
999
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1000 1001
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
1002 1003 1004 1005
		mask = 0xffffffff;
		inv = 1;
		break;
#endif
1006
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1007 1008
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
1009
		mask = 0xffffffff;
1010
		break;
1011 1012 1013 1014 1015 1016
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_IRQSTATUSSET0;
		mask = 0xffffffff;
		break;
1017
#endif
1018
	default:
1019
		WARN_ON(1);
1020 1021 1022
		return 0;
	}

1023 1024 1025 1026 1027
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
1028 1029
}

1030 1031
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
1032
	void __iomem *reg = bank->base;
1033 1034 1035
	u32 l;

	switch (bank->method) {
1036
#ifdef CONFIG_ARCH_OMAP1
1037 1038 1039 1040 1041 1042 1043 1044
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
1045 1046
#endif
#ifdef CONFIG_ARCH_OMAP15XX
1047 1048 1049 1050 1051 1052 1053 1054
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
1055 1056
#endif
#ifdef CONFIG_ARCH_OMAP16XX
1057 1058 1059 1060 1061 1062 1063
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
1064
#endif
1065
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1066 1067
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
1068 1069 1070 1071 1072 1073 1074
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
#endif
1075
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1076 1077 1078 1079 1080 1081 1082
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
1083 1084 1085 1086 1087 1088 1089 1090 1091
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP4_GPIO_IRQSTATUSSET0;
		else
			reg += OMAP4_GPIO_IRQSTATUSCLR0;
		l = gpio_mask;
		break;
1092
#endif
1093
	default:
1094
		WARN_ON(1);
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
1115
	unsigned long uninitialized_var(flags);
D
David Brownell 已提交
1116

1117
	switch (bank->method) {
1118
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1119
	case METHOD_MPUIO:
1120
	case METHOD_GPIO_1610:
D
David Brownell 已提交
1121
		spin_lock_irqsave(&bank->lock, flags);
1122
		if (enable)
1123
			bank->suspend_wakeup |= (1 << gpio);
1124
		else
1125
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1126
		spin_unlock_irqrestore(&bank->lock, flags);
1127
		return 0;
1128
#endif
1129
#ifdef CONFIG_ARCH_OMAP2PLUS
1130
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
1131 1132 1133 1134 1135 1136
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
1137
		spin_lock_irqsave(&bank->lock, flags);
1138
		if (enable)
1139
			bank->suspend_wakeup |= (1 << gpio);
1140
		else
1141
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1142
		spin_unlock_irqrestore(&bank->lock, flags);
1143 1144
		return 0;
#endif
1145 1146 1147 1148 1149 1150 1151
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

1152 1153 1154 1155 1156
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
1157
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1158 1159
}

1160 1161 1162 1163 1164 1165 1166 1167 1168
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
1169
	bank = get_irq_chip_data(irq);
1170 1171 1172 1173 1174
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

1175
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
1176
{
1177
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1178
	unsigned long flags;
D
David Brownell 已提交
1179

D
David Brownell 已提交
1180
	spin_lock_irqsave(&bank->lock, flags);
1181

1182 1183 1184
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
1185
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
1186

1187
#ifdef CONFIG_ARCH_OMAP15XX
1188
	if (bank->method == METHOD_GPIO_1510) {
1189
		void __iomem *reg;
1190

1191
		/* Claim the pin for MPU */
1192
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
1193
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
1194 1195
	}
#endif
C
Charulatha V 已提交
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
	if (!cpu_class_is_omap1()) {
		if (!bank->mod_usage) {
			u32 ctrl;
			ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
			ctrl &= 0xFFFFFFFE;
			/* Module is enabled, clocks are not gated */
			__raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
		}
		bank->mod_usage |= 1 << offset;
	}
D
David Brownell 已提交
1206
	spin_unlock_irqrestore(&bank->lock, flags);
1207 1208 1209 1210

	return 0;
}

1211
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
1212
{
1213
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1214
	unsigned long flags;
1215

D
David Brownell 已提交
1216
	spin_lock_irqsave(&bank->lock, flags);
1217 1218 1219 1220
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1221
		__raw_writel(1 << offset, reg);
1222 1223
	}
#endif
1224
#ifdef CONFIG_ARCH_OMAP2PLUS
1225 1226 1227
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1228
		__raw_writel(1 << offset, reg);
1229 1230
	}
#endif
C
Charulatha V 已提交
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
	if (!cpu_class_is_omap1()) {
		bank->mod_usage &= ~(1 << offset);
		if (!bank->mod_usage) {
			u32 ctrl;
			ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
			/* Module is disabled, clocks are gated */
			ctrl |= 1;
			__raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
		}
	}
1241
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
1242
	spin_unlock_irqrestore(&bank->lock, flags);
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
1254
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
1255
{
1256
	void __iomem *isr_reg = NULL;
1257
	u32 isr;
1258
	unsigned int gpio_irq, gpio_index;
1259
	struct gpio_bank *bank;
1260 1261
	u32 retrigger = 0;
	int unmasked = 0;
1262 1263 1264

	desc->chip->ack(irq);

1265
	bank = get_irq_data(irq);
1266
#ifdef CONFIG_ARCH_OMAP1
1267 1268
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1269
#endif
1270
#ifdef CONFIG_ARCH_OMAP15XX
1271 1272 1273 1274 1275 1276 1277
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
1278
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1279 1280
	if (bank->method == METHOD_GPIO_7XX)
		isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
1281
#endif
1282
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1283 1284
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1285 1286 1287 1288
#endif
#if defined(CONFIG_ARCH_OMAP4)
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1289 1290
#endif
	while(1) {
1291
		u32 isr_saved, level_mask = 0;
1292
		u32 enabled;
1293

1294 1295
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1296 1297 1298 1299

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1300
		if (cpu_class_is_omap2()) {
1301
			level_mask = bank->level_mask & enabled;
1302
		}
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1313 1314
		if (!level_mask && !unmasked) {
			unmasked = 1;
1315
			desc->chip->unmask(irq);
1316
		}
1317

1318 1319
		isr |= retrigger;
		retrigger = 0;
1320 1321 1322 1323 1324
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
1325 1326
			gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));

1327 1328
			if (!(isr & 1))
				continue;
1329

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
#ifdef CONFIG_ARCH_OMAP1
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);
#endif

1342
			generic_handle_irq(gpio_irq);
1343
		}
1344
	}
1345 1346 1347 1348 1349 1350 1351
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1352 1353
}

1354 1355 1356
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1357
	struct gpio_bank *bank = get_irq_chip_data(irq);
1358 1359 1360 1361

	_reset_gpio(bank, gpio);
}

1362 1363 1364
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1365
	struct gpio_bank *bank = get_irq_chip_data(irq);
1366 1367 1368 1369 1370 1371 1372

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1373
	struct gpio_bank *bank = get_irq_chip_data(irq);
1374 1375

	_set_gpio_irqenable(bank, gpio, 0);
1376
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1377 1378 1379 1380 1381
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1382
	struct gpio_bank *bank = get_irq_chip_data(irq);
1383
	unsigned int irq_mask = 1 << get_gpio_index(gpio);
1384 1385 1386 1387 1388
	struct irq_desc *desc = irq_to_desc(irq);
	u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;

	if (trigger)
		_set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
1389 1390 1391 1392 1393 1394 1395

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1396

K
Kevin Hilman 已提交
1397
	_set_gpio_irqenable(bank, gpio, 1);
1398 1399
}

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1416 1417 1418 1419 1420 1421 1422 1423
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1424
	struct gpio_bank *bank = get_irq_chip_data(irq);
1425 1426 1427 1428 1429 1430 1431

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1432
	struct gpio_bank *bank = get_irq_chip_data(irq);
1433 1434 1435 1436

	_set_gpio_irqenable(bank, gpio, 1);
}

1437 1438 1439 1440 1441
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1442
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1443 1444 1445 1446
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1447 1448
};

1449 1450 1451

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1452 1453 1454 1455 1456

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

1457
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
1458
{
1459
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1460 1461
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1462
	unsigned long		flags;
D
David Brownell 已提交
1463

D
David Brownell 已提交
1464
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1465 1466
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1467
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1468 1469 1470 1471

	return 0;
}

1472
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
1473
{
1474
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1475 1476
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1477
	unsigned long		flags;
D
David Brownell 已提交
1478

D
David Brownell 已提交
1479
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1480
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1481
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1482 1483 1484 1485

	return 0;
}

1486
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
1487 1488 1489 1490
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

D
David Brownell 已提交
1491 1492 1493 1494 1495 1496
/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
1497
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1512 1513
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1514 1515 1516 1517 1518 1519 1520 1521
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1522 1523 1524 1525 1526
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1527
static inline void mpuio_init(void) {}
1528 1529 1530 1531

#endif

/*---------------------------------------------------------------------*/
1532

D
David Brownell 已提交
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
1563 1564
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
1565 1566 1567 1568 1569 1570 1571 1572
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
1573 1574
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	mask = 1 << get_gpio_index(gpio);

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1615 1616 1617 1618 1619 1620 1621 1622
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1623 1624
/*---------------------------------------------------------------------*/

1625
static int initialized;
1626
#if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
1627
static struct clk * gpio_ick;
1628 1629 1630
#endif

#if defined(CONFIG_ARCH_OMAP2)
1631
static struct clk * gpio_fck;
1632
#endif
1633

1634
#if defined(CONFIG_ARCH_OMAP2430)
1635 1636 1637 1638
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1639
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1640 1641 1642
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

T
Tony Lindgren 已提交
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
static void __init omap_gpio_show_rev(void)
{
	u32 rev;

	if (cpu_is_omap16xx())
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
	else if (cpu_is_omap24xx() || cpu_is_omap34xx())
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
	else if (cpu_is_omap44xx())
		rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
	else
		return;

	printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		(rev >> 4) & 0x0f, rev & 0x0f);
}

1660 1661 1662 1663 1664
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1665 1666 1667
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1668
	int gpio = 0;
1669
	struct gpio_bank *bank;
T
Tony Lindgren 已提交
1670
	int bank_size = SZ_8K;	/* Module 4KB + L4 4KB except on omap1 */
1671
	char clk_name[11];
1672 1673 1674

	initialized = 1;

1675
#if defined(CONFIG_ARCH_OMAP1)
1676
	if (cpu_is_omap15xx()) {
1677 1678
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1679 1680
			printk("Could not get arm_gpio_ck\n");
		else
1681
			clk_enable(gpio_ick);
1682
	}
1683 1684 1685
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1686 1687 1688 1689
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1690
			clk_enable(gpio_ick);
1691
		gpio_fck = clk_get(NULL, "gpios_fck");
1692
		if (IS_ERR(gpio_fck))
1693 1694
			printk("Could not get gpios_fck\n");
		else
1695
			clk_enable(gpio_fck);
1696 1697

		/*
1698
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1699
		 */
1700
#if defined(CONFIG_ARCH_OMAP2430)
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1714 1715 1716
	}
#endif

1717 1718
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
		}
	}
#endif

1730

1731
#ifdef CONFIG_ARCH_OMAP15XX
1732
	if (cpu_is_omap15xx()) {
1733 1734
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
T
Tony Lindgren 已提交
1735
		bank_size = SZ_2K;
1736 1737 1738 1739 1740 1741
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
T
Tony Lindgren 已提交
1742
		bank_size = SZ_2K;
1743 1744
	}
#endif
1745 1746
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	if (cpu_is_omap7xx()) {
1747
		gpio_bank_count = 7;
1748
		gpio_bank = gpio_bank_7xx;
T
Tony Lindgren 已提交
1749
		bank_size = SZ_2K;
1750 1751
	}
#endif
1752
#ifdef CONFIG_ARCH_OMAP2
1753
	if (cpu_is_omap242x()) {
1754
		gpio_bank_count = 4;
1755 1756 1757 1758 1759
		gpio_bank = gpio_bank_242x;
	}
	if (cpu_is_omap243x()) {
		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1760
	}
1761
#endif
1762
#ifdef CONFIG_ARCH_OMAP3
1763 1764 1765 1766
	if (cpu_is_omap34xx()) {
		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
	}
1767 1768 1769 1770 1771 1772
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (cpu_is_omap44xx()) {
		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_44xx;
	}
1773 1774 1775 1776 1777 1778
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1779 1780 1781 1782 1783 1784 1785 1786

		/* Static mapping, never released */
		bank->base = ioremap(bank->pbase, bank_size);
		if (!bank->base) {
			printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
			continue;
		}

1787
		if (bank_is_mpuio(bank))
1788
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1789
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1790 1791 1792
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1793
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1794 1795
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1796
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1797
		}
1798 1799 1800
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
1801

1802
			gpio_count = 32; /* 7xx has 32-bit GPIOs */
1803
		}
1804

1805
#ifdef CONFIG_ARCH_OMAP2PLUS
1806
		if (bank->method == METHOD_GPIO_24XX) {
1807 1808 1809
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
		if (cpu_is_omap44xx()) {
			__raw_writel(0xffffffff, bank->base +
						OMAP4_GPIO_IRQSTATUSCLR0);
			__raw_writew(0x0015, bank->base +
						OMAP4_GPIO_SYSCONFIG);
			__raw_writel(0x00000000, bank->base +
						 OMAP4_GPIO_DEBOUNCENABLE);
			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
		} else {
1820 1821
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1822
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
1823
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
1824 1825 1826

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1827
		}
1828 1829
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1830 1831
			gpio_count = 32;
		}
1832
#endif
C
Charulatha V 已提交
1833 1834

		bank->mod_usage = 0;
D
David Brownell 已提交
1835 1836 1837
		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
1838 1839
		bank->chip.request = omap_gpio_request;
		bank->chip.free = omap_gpio_free;
D
David Brownell 已提交
1840 1841 1842 1843
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
		bank->chip.set = gpio_set;
1844
		bank->chip.to_irq = gpio_2irq;
D
David Brownell 已提交
1845 1846
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1847
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1848 1849
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1860 1861
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1862
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1863
			set_irq_chip_data(j, bank);
1864
			if (bank_is_mpuio(bank))
1865 1866 1867
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1868
			set_irq_handler(j, handle_simple_irq);
1869 1870 1871 1872
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
1873

1874
		if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1875 1876 1877 1878 1879
			sprintf(clk_name, "gpio%d_dbck", i + 1);
			bank->dbck = clk_get(NULL, clk_name);
			if (IS_ERR(bank->dbck))
				printk(KERN_ERR "Could not get %s\n", clk_name);
		}
1880 1881 1882 1883
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1884
	if (cpu_is_omap16xx())
1885 1886
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1887 1888 1889
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1890 1891
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1892

T
Tony Lindgren 已提交
1893 1894
	omap_gpio_show_rev();

1895 1896 1897
	return 0;
}

1898
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1899 1900 1901 1902
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1903
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1904 1905 1906 1907 1908 1909 1910
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1911
		unsigned long flags;
1912 1913

		switch (bank->method) {
1914
#ifdef CONFIG_ARCH_OMAP16XX
1915 1916 1917 1918 1919
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1920
#endif
1921
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1922
		case METHOD_GPIO_24XX:
1923
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1924 1925 1926
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1927 1928 1929 1930 1931 1932 1933
#endif
#ifdef CONFIG_ARCH_OMAP4
		case METHOD_GPIO_24XX:
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1934
#endif
1935 1936 1937 1938
		default:
			continue;
		}

D
David Brownell 已提交
1939
		spin_lock_irqsave(&bank->lock, flags);
1940 1941 1942
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1943
		spin_unlock_irqrestore(&bank->lock, flags);
1944 1945 1946 1947 1948 1949 1950 1951 1952
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

1953
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1954 1955 1956 1957 1958 1959
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1960
		unsigned long flags;
1961 1962

		switch (bank->method) {
1963
#ifdef CONFIG_ARCH_OMAP16XX
1964 1965 1966 1967
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1968
#endif
1969
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1970
		case METHOD_GPIO_24XX:
1971 1972
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1973
			break;
1974 1975 1976 1977 1978 1979
#endif
#ifdef CONFIG_ARCH_OMAP4
		case METHOD_GPIO_24XX:
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1980
#endif
1981 1982 1983 1984
		default:
			continue;
		}

D
David Brownell 已提交
1985
		spin_lock_irqsave(&bank->lock, flags);
1986 1987
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1988
		spin_unlock_irqrestore(&bank->lock, flags);
1989 1990 1991 1992 1993 1994
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1995
	.name		= "gpio",
1996 1997 1998 1999 2000 2001 2002 2003
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
2004 2005 2006

#endif

2007
#ifdef CONFIG_ARCH_OMAP2PLUS
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
2023
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
2024 2025 2026
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
2027 2028 2029 2030 2031 2032
#endif
#ifdef CONFIG_ARCH_OMAP4
		bank->saved_datain = __raw_readl(bank->base +
							OMAP4_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP4_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP4_GPIO_RISINGDETECT);
2033
#endif
2034 2035 2036 2037
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
2038
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
2039 2040
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
2041 2042 2043 2044
#endif
#ifdef CONFIG_ARCH_OMAP4
		__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
2045
#endif
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
2063
		u32 l, gen, gen0, gen1;
2064 2065 2066

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
2067
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
2068 2069 2070 2071
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2072 2073 2074 2075 2076 2077 2078 2079
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
#endif
#ifdef CONFIG_ARCH_OMAP4
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP4_GPIO_RISINGDETECT);
		l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
2080
#endif
2081 2082 2083 2084 2085 2086
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
2105
			u32 old0, old1;
2106
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
2107 2108
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2109 2110 2111 2112
			__raw_writel(old0 | gen, bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | gen, bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
2113 2114
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
#endif
#ifdef CONFIG_ARCH_OMAP4
			old0 = __raw_readl(bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base +
						OMAP4_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base +
						OMAP4_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base +
						OMAP4_GPIO_LEVELDETECT1);
2129
#endif
2130 2131 2132 2133 2134
		}
	}

}

2135 2136
#endif

2137
#ifdef CONFIG_ARCH_OMAP3
2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
/* save the registers of bank 2-6 */
void omap_gpio_save_context(void)
{
	int i;

	/* saving banks from 2-6 only since GPIO1 is in WKUP */
	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		gpio_context[i].sysconfig =
			__raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
		gpio_context[i].irqenable1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
		gpio_context[i].irqenable2 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
		gpio_context[i].wake_en =
			__raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
		gpio_context[i].ctrl =
			__raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
		gpio_context[i].oe =
			__raw_readl(bank->base + OMAP24XX_GPIO_OE);
		gpio_context[i].leveldetect0 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		gpio_context[i].leveldetect1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		gpio_context[i].risingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
		gpio_context[i].fallingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		gpio_context[i].dataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
		gpio_context[i].setwkuena =
			__raw_readl(bank->base + OMAP24XX_GPIO_SETWKUENA);
		gpio_context[i].setdataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_SETDATAOUT);
	}
}

/* restore the required registers of bank 2-6 */
void omap_gpio_restore_context(void)
{
	int i;

	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		__raw_writel(gpio_context[i].sysconfig,
				bank->base + OMAP24XX_GPIO_SYSCONFIG);
		__raw_writel(gpio_context[i].irqenable1,
				bank->base + OMAP24XX_GPIO_IRQENABLE1);
		__raw_writel(gpio_context[i].irqenable2,
				bank->base + OMAP24XX_GPIO_IRQENABLE2);
		__raw_writel(gpio_context[i].wake_en,
				bank->base + OMAP24XX_GPIO_WAKE_EN);
		__raw_writel(gpio_context[i].ctrl,
				bank->base + OMAP24XX_GPIO_CTRL);
		__raw_writel(gpio_context[i].oe,
				bank->base + OMAP24XX_GPIO_OE);
		__raw_writel(gpio_context[i].leveldetect0,
				bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		__raw_writel(gpio_context[i].leveldetect1,
				bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		__raw_writel(gpio_context[i].risingdetect,
				bank->base + OMAP24XX_GPIO_RISINGDETECT);
		__raw_writel(gpio_context[i].fallingdetect,
				bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(gpio_context[i].dataout,
				bank->base + OMAP24XX_GPIO_DATAOUT);
		__raw_writel(gpio_context[i].setwkuena,
				bank->base + OMAP24XX_GPIO_SETWKUENA);
		__raw_writel(gpio_context[i].setdataout,
				bank->base + OMAP24XX_GPIO_SETDATAOUT);
	}
}
#endif

2212 2213
/*
 * This may get called early from board specific init
2214
 * for boards that have interrupts routed via FPGA.
2215
 */
2216
int __init omap_gpio_init(void)
2217 2218 2219 2220 2221 2222 2223
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

2224 2225 2226 2227 2228 2229 2230
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
2231 2232
	mpuio_init();

2233
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
2234
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

arch_initcall(omap_gpio_sysinit);
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

2263
		if (bank_is_mpuio(bank))
2264
			gpio = OMAP_MPUIO(0);
2265
		else if (cpu_class_is_omap2() || cpu_is_omap7xx())
2266 2267 2268 2269
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;
D
David Brownell 已提交
2270
			const char	*label;
2271

D
David Brownell 已提交
2272 2273
			label = gpiochip_is_requested(&bank->chip, j);
			if (!label)
2274 2275 2276
				continue;

			irq = bank->virtual_irq_start + j;
2277
			value = gpio_get_value(gpio);
2278 2279
			is_in = gpio_is_input(bank, mask);

2280
			if (bank_is_mpuio(bank))
D
David Brownell 已提交
2281
				seq_printf(s, "MPUIO %2d ", j);
2282
			else
D
David Brownell 已提交
2283
				seq_printf(s, "GPIO %3d ", gpio);
2284
			seq_printf(s, "(%-20.20s): %s %s",
D
David Brownell 已提交
2285
					label,
2286 2287 2288
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

D
David Brownell 已提交
2289 2290
/* FIXME for at least omap2, show pullup/pulldown state */

2291
			irqstat = irq_desc[irq].status;
2292
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
D
David Brownell 已提交
2314
					trigger = "(?)";
2315 2316
					break;
				}
D
David Brownell 已提交
2317
				seq_printf(s, ", irq-%d %-8s%s",
2318 2319 2320 2321
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
2322
#endif
2323 2324 2325
			seq_printf(s, "\n");
		}

2326
		if (bank_is_mpuio(bank)) {
2327 2328 2329 2330 2331 2332 2333 2334 2335
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
2336
	return single_open(file, dbg_gpio_show, &inode->i_private);
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
2348 2349
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
2350 2351 2352 2353
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif