gpio.c 59.0 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8
 *
9 10 11
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
20 21
#include <linux/sysdev.h>
#include <linux/err.h>
22
#include <linux/clk.h>
23
#include <linux/io.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27 28
#include <mach/irqs.h>
#include <mach/gpio.h>
29 30 31 32 33
#include <asm/mach/irq.h>

/*
 * OMAP1510 GPIO registers
 */
T
Tony Lindgren 已提交
34
#define OMAP1510_GPIO_BASE		0xfffce000
35 36 37 38 39 40 41 42 43 44 45 46 47
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
T
Tony Lindgren 已提交
48 49 50 51
#define OMAP1610_GPIO1_BASE		0xfffbe400
#define OMAP1610_GPIO2_BASE		0xfffbec00
#define OMAP1610_GPIO3_BASE		0xfffbb400
#define OMAP1610_GPIO4_BASE		0xfffbbc00
52 53 54 55 56
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
57
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
58 59 60 61 62 63
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
64
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
65 66
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
67
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
68 69 70
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
71
 * OMAP7XX specific GPIO registers
72
 */
T
Tony Lindgren 已提交
73 74 75 76 77 78
#define OMAP7XX_GPIO1_BASE		0xfffbc000
#define OMAP7XX_GPIO2_BASE		0xfffbc800
#define OMAP7XX_GPIO3_BASE		0xfffbd000
#define OMAP7XX_GPIO4_BASE		0xfffbd800
#define OMAP7XX_GPIO5_BASE		0xfffbe000
#define OMAP7XX_GPIO6_BASE		0xfffbe800
79 80 81 82 83 84
#define OMAP7XX_GPIO_DATA_INPUT		0x00
#define OMAP7XX_GPIO_DATA_OUTPUT	0x04
#define OMAP7XX_GPIO_DIR_CONTROL	0x08
#define OMAP7XX_GPIO_INT_CONTROL	0x0c
#define OMAP7XX_GPIO_INT_MASK		0x10
#define OMAP7XX_GPIO_INT_STATUS		0x14
85

T
Tony Lindgren 已提交
86
#define OMAP1_MPUIO_VBASE		OMAP1_MPUIO_BASE
87

88 89 90
/*
 * omap24xx specific GPIO registers
 */
T
Tony Lindgren 已提交
91 92 93 94
#define OMAP242X_GPIO1_BASE		0x48018000
#define OMAP242X_GPIO2_BASE		0x4801a000
#define OMAP242X_GPIO3_BASE		0x4801c000
#define OMAP242X_GPIO4_BASE		0x4801e000
95

T
Tony Lindgren 已提交
96 97 98 99 100
#define OMAP243X_GPIO1_BASE		0x4900C000
#define OMAP243X_GPIO2_BASE		0x4900E000
#define OMAP243X_GPIO3_BASE		0x49010000
#define OMAP243X_GPIO4_BASE		0x49012000
#define OMAP243X_GPIO5_BASE		0x480B6000
101

102 103 104 105
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
106 107
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
108
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
109
#define OMAP24XX_GPIO_WAKE_EN		0x0020
110 111 112 113 114 115 116 117
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
118 119
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
120 121 122 123 124 125 126
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
#define OMAP4_GPIO_REVISION		0x0000
#define OMAP4_GPIO_SYSCONFIG		0x0010
#define OMAP4_GPIO_EOI			0x0020
#define OMAP4_GPIO_IRQSTATUSRAW0	0x0024
#define OMAP4_GPIO_IRQSTATUSRAW1	0x0028
#define OMAP4_GPIO_IRQSTATUS0		0x002c
#define OMAP4_GPIO_IRQSTATUS1		0x0030
#define OMAP4_GPIO_IRQSTATUSSET0	0x0034
#define OMAP4_GPIO_IRQSTATUSSET1	0x0038
#define OMAP4_GPIO_IRQSTATUSCLR0	0x003c
#define OMAP4_GPIO_IRQSTATUSCLR1	0x0040
#define OMAP4_GPIO_IRQWAKEN0		0x0044
#define OMAP4_GPIO_IRQWAKEN1		0x0048
#define OMAP4_GPIO_SYSSTATUS		0x0104
#define OMAP4_GPIO_CTRL			0x0130
#define OMAP4_GPIO_OE			0x0134
#define OMAP4_GPIO_DATAIN		0x0138
#define OMAP4_GPIO_DATAOUT		0x013c
#define OMAP4_GPIO_LEVELDETECT0		0x0140
#define OMAP4_GPIO_LEVELDETECT1		0x0144
#define OMAP4_GPIO_RISINGDETECT		0x0148
#define OMAP4_GPIO_FALLINGDETECT	0x014c
#define OMAP4_GPIO_DEBOUNCENABLE	0x0150
#define OMAP4_GPIO_DEBOUNCINGTIME	0x0154
#define OMAP4_GPIO_CLEARDATAOUT		0x0190
#define OMAP4_GPIO_SETDATAOUT		0x0194
153 154 155 156
/*
 * omap34xx specific GPIO registers
 */

T
Tony Lindgren 已提交
157 158 159 160 161 162
#define OMAP34XX_GPIO1_BASE		0x48310000
#define OMAP34XX_GPIO2_BASE		0x49050000
#define OMAP34XX_GPIO3_BASE		0x49052000
#define OMAP34XX_GPIO4_BASE		0x49054000
#define OMAP34XX_GPIO5_BASE		0x49056000
#define OMAP34XX_GPIO6_BASE		0x49058000
163

164 165 166
/*
 * OMAP44XX  specific GPIO registers
 */
T
Tony Lindgren 已提交
167 168 169 170 171 172
#define OMAP44XX_GPIO1_BASE             0x4a310000
#define OMAP44XX_GPIO2_BASE             0x48055000
#define OMAP44XX_GPIO3_BASE             0x48057000
#define OMAP44XX_GPIO4_BASE             0x48059000
#define OMAP44XX_GPIO5_BASE             0x4805B000
#define OMAP44XX_GPIO6_BASE             0x4805D000
173

174
struct gpio_bank {
T
Tony Lindgren 已提交
175
	unsigned long pbase;
176
	void __iomem *base;
177 178
	u16 irq;
	u16 virtual_irq_start;
179
	int method;
180 181
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) ||  \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
182 183
	u32 suspend_wakeup;
	u32 saved_wakeup;
184
#endif
185 186
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
187 188 189 190 191 192 193
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
194
	u32 level_mask;
195
	spinlock_t lock;
D
David Brownell 已提交
196
	struct gpio_chip chip;
197
	struct clk *dbck;
C
Charulatha V 已提交
198
	u32 mod_usage;
199 200 201 202 203
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
204
#define METHOD_GPIO_7XX		3
205
#define METHOD_GPIO_24XX	5
206

207
#ifdef CONFIG_ARCH_OMAP16XX
208
static struct gpio_bank gpio_bank_1610[5] = {
T
Tony Lindgren 已提交
209 210 211 212 213 214 215 216 217 218
	{ OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
		METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
		METHOD_GPIO_1610 },
219 220 221
};
#endif

222
#ifdef CONFIG_ARCH_OMAP15XX
223
static struct gpio_bank gpio_bank_1510[2] = {
T
Tony Lindgren 已提交
224 225 226 227
	{ OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_1510 }
228 229 230
};
#endif

231
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
232
static struct gpio_bank gpio_bank_7xx[7] = {
T
Tony Lindgren 已提交
233 234 235 236 237 238 239 240 241 242 243 244 245 246
	{ OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
		METHOD_MPUIO },
	{ OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4,  IH_GPIO_BASE + 96,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5,  IH_GPIO_BASE + 128,
		METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6,  IH_GPIO_BASE + 160,
		METHOD_GPIO_7XX },
247 248 249
};
#endif

250
#ifdef CONFIG_ARCH_OMAP24XX
251 252

static struct gpio_bank gpio_bank_242x[4] = {
T
Tony Lindgren 已提交
253 254 255 256 257 258 259 260
	{ OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
261
};
262 263

static struct gpio_bank gpio_bank_243x[5] = {
T
Tony Lindgren 已提交
264 265 266 267 268 269 270 271 272 273
	{ OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
		METHOD_GPIO_24XX },
274 275
};

276 277
#endif

278 279
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
T
Tony Lindgren 已提交
280 281 282 283 284 285 286 287 288 289 290 291
	{ OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
		METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
		METHOD_GPIO_24XX },
292 293
};

294 295 296 297 298 299 300 301 302 303 304 305 306 307
struct omap3_gpio_regs {
	u32 sysconfig;
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
	u32 setwkuena;
	u32 setdataout;
308 309
};

310
static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
311 312
#endif

313 314
#ifdef CONFIG_ARCH_OMAP4
static struct gpio_bank gpio_bank_44xx[6] = {
T
Tony Lindgren 已提交
315
	{ OMAP44XX_GPIO1_BASE, NULL, INT_44XX_GPIO_BANK1, IH_GPIO_BASE,
316
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
317
	{ OMAP44XX_GPIO2_BASE, NULL, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32,
318
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
319
	{ OMAP44XX_GPIO3_BASE, NULL, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64,
320
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
321
	{ OMAP44XX_GPIO4_BASE, NULL, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96,
322
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
323
	{ OMAP44XX_GPIO5_BASE, NULL, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128,
324
		METHOD_GPIO_24XX },
T
Tony Lindgren 已提交
325
	{ OMAP44XX_GPIO6_BASE, NULL, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160,
326 327 328 329 330
		METHOD_GPIO_24XX },
};

#endif

331 332 333 334 335
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
336
	if (cpu_is_omap15xx()) {
337 338 339 340 341 342 343 344 345
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
346
	if (cpu_is_omap7xx()) {
347 348 349 350
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
351 352
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
353
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
354
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
355 356
	BUG();
	return NULL;
357 358 359 360
}

static inline int get_gpio_index(int gpio)
{
361
	if (cpu_is_omap7xx())
362
		return gpio & 0x1f;
363 364
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
365
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
366
		return gpio & 0x1f;
367
	return gpio & 0x0f;
368 369 370 371 372 373
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
374
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
375
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
376 377 378
			return -1;
		return 0;
	}
379
	if (cpu_is_omap15xx() && gpio < 16)
380 381 382
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
383
	if (cpu_is_omap7xx() && gpio < 192)
384
		return 0;
385 386
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
387
	if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
388
		return 0;
389 390 391 392 393
	return -1;
}

static int check_gpio(int gpio)
{
R
Roel Kluin 已提交
394
	if (unlikely(gpio_valid(gpio) < 0)) {
395 396 397 398 399 400 401 402 403
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
404
	void __iomem *reg = bank->base;
405 406 407
	u32 l;

	switch (bank->method) {
408
#ifdef CONFIG_ARCH_OMAP1
409 410 411
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
412 413
#endif
#ifdef CONFIG_ARCH_OMAP15XX
414 415 416
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
417 418
#endif
#ifdef CONFIG_ARCH_OMAP16XX
419 420 421
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
422
#endif
423
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
424 425
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
426 427
		break;
#endif
428
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
429 430 431
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
432 433 434 435 436
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_OE;
		break;
437 438 439 440
#endif
	default:
		WARN_ON(1);
		return;
441 442 443 444 445 446 447 448 449 450 451
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
452
	void __iomem *reg = bank->base;
453 454 455
	u32 l = 0;

	switch (bank->method) {
456
#ifdef CONFIG_ARCH_OMAP1
457 458 459 460 461 462 463 464
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
465 466
#endif
#ifdef CONFIG_ARCH_OMAP15XX
467 468 469 470 471 472 473 474
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
475 476
#endif
#ifdef CONFIG_ARCH_OMAP16XX
477 478 479 480 481 482 483
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
484
#endif
485
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
486 487
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
488 489 490 491 492 493 494
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
#endif
495
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
496 497 498 499 500 501 502
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
503 504 505 506 507 508 509 510 511
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP4_GPIO_SETDATAOUT;
		else
			reg += OMAP4_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
512
#endif
513
	default:
514
		WARN_ON(1);
515 516 517 518 519
		return;
	}
	__raw_writel(l, reg);
}

520
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
521
{
522
	void __iomem *reg;
523 524

	if (check_gpio(gpio) < 0)
525
		return -EINVAL;
526 527
	reg = bank->base;
	switch (bank->method) {
528
#ifdef CONFIG_ARCH_OMAP1
529 530 531
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
532 533
#endif
#ifdef CONFIG_ARCH_OMAP15XX
534 535 536
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
537 538
#endif
#ifdef CONFIG_ARCH_OMAP16XX
539 540 541
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
542
#endif
543
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
544 545
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_INPUT;
546 547
		break;
#endif
548
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
549 550 551
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
552 553 554 555 556
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_DATAIN;
		break;
557
#endif
558
	default:
559
		return -EINVAL;
560
	}
561 562
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
563 564
}

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg;

	if (check_gpio(gpio) < 0)
		return -EINVAL;
	reg = bank->base;

	switch (bank->method) {
#ifdef CONFIG_ARCH_OMAP1
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP16XX
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAOUT;
		break;
#endif
589
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
590 591
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
		break;
#endif
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
		defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAOUT;
		break;
#endif
	default:
		return -EINVAL;
	}

	return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
}

607 608 609 610 611 612 613 614
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

615 616 617 618
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
D
David Brownell 已提交
619
	unsigned long flags;
620 621 622 623 624 625 626
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;
627 628 629
#ifdef CONFIG_ARCH_OMAP4
	reg += OMAP4_GPIO_DEBOUNCENABLE;
#else
630
	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
631
#endif
C
Charulatha V 已提交
632 633 634 635
	if (!(bank->mod_usage & l)) {
		printk(KERN_ERR "GPIO %d not requested\n", gpio);
		return;
	}
D
David Brownell 已提交
636 637

	spin_lock_irqsave(&bank->lock, flags);
638 639
	val = __raw_readl(reg);

640
	if (enable && !(val & l))
641
		val |= l;
D
David Brownell 已提交
642
	else if (!enable && (val & l))
643
		val &= ~l;
644
	else
D
David Brownell 已提交
645
		goto done;
646

647
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
D
David Brownell 已提交
648 649 650 651 652
		if (enable)
			clk_enable(bank->dbck);
		else
			clk_disable(bank->dbck);
	}
653 654

	__raw_writel(val, reg);
D
David Brownell 已提交
655 656
done:
	spin_unlock_irqrestore(&bank->lock, flags);
657 658 659 660 661 662 663 664 665 666 667 668 669 670
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

C
Charulatha V 已提交
671 672 673 674 675
	if (!bank->mod_usage) {
		printk(KERN_ERR "GPIO not requested\n");
		return;
	}

676
	enc_time &= 0xff;
677 678 679
#ifdef CONFIG_ARCH_OMAP4
	reg += OMAP4_GPIO_DEBOUNCINGTIME;
#else
680
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
681
#endif
682 683 684 685
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

686 687
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
688 689
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
690
{
691
	void __iomem *base = bank->base;
692
	u32 gpio_bit = 1 << gpio;
693
	u32 val;
694

695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
	if (cpu_is_omap44xx()) {
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	} else {
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	}
714
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
715 716 717 718 719 720 721 722 723 724 725 726 727
		if (cpu_is_omap44xx()) {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base+
						OMAP4_GPIO_IRQWAKEN0);
			else {
				val = __raw_readl(bank->base +
							OMAP4_GPIO_IRQWAKEN0);
				__raw_writel(val & (~(1 << gpio)), bank->base +
							 OMAP4_GPIO_IRQWAKEN0);
			}
		} else {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base
728
					+ OMAP24XX_GPIO_SETWKUENA);
729 730
			else
				__raw_writel(1 << gpio, bank->base
731
					+ OMAP24XX_GPIO_CLEARWKUENA);
732
		}
733 734 735 736 737 738
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
739

740 741 742 743 744 745 746 747 748
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
749
}
750
#endif
751 752 753 754 755

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
756 757

	switch (bank->method) {
758
#ifdef CONFIG_ARCH_OMAP1
759 760 761
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
762
		if (trigger & IRQ_TYPE_EDGE_RISING)
763
			l |= 1 << gpio;
764
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
765
			l &= ~(1 << gpio);
766 767
		else
			goto bad;
768
		break;
769 770
#endif
#ifdef CONFIG_ARCH_OMAP15XX
771 772 773
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
774
		if (trigger & IRQ_TYPE_EDGE_RISING)
775
			l |= 1 << gpio;
776
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
777
			l &= ~(1 << gpio);
778 779
		else
			goto bad;
780
		break;
781
#endif
782
#ifdef CONFIG_ARCH_OMAP16XX
783 784 785 786 787 788 789 790
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
791
		if (trigger & IRQ_TYPE_EDGE_RISING)
792
			l |= 2 << (gpio << 1);
793
		if (trigger & IRQ_TYPE_EDGE_FALLING)
794
			l |= 1 << (gpio << 1);
795 796 797 798 799
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
800
		break;
801
#endif
802
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
803 804
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
805 806 807 808 809 810 811 812 813
		l = __raw_readl(reg);
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
814 815
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
816
	case METHOD_GPIO_24XX:
817
		set_24xx_gpio_triggering(bank, gpio, trigger);
818
		break;
819
#endif
820
	default:
821
		goto bad;
822
	}
823 824 825 826
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
827 828
}

829
static int gpio_irq_type(unsigned irq, unsigned type)
830 831
{
	struct gpio_bank *bank;
832 833
	unsigned gpio;
	int retval;
D
David Brownell 已提交
834
	unsigned long flags;
835

836
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
837 838 839
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
840 841

	if (check_gpio(gpio) < 0)
842 843
		return -EINVAL;

844
	if (type & ~IRQ_TYPE_SENSE_MASK)
845
		return -EINVAL;
846 847

	/* OMAP1 allows only only edge triggering */
848
	if (!cpu_class_is_omap2()
849
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
850 851
		return -EINVAL;

852
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
853
	spin_lock_irqsave(&bank->lock, flags);
854
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
855 856 857 858
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
859
	spin_unlock_irqrestore(&bank->lock, flags);
860 861 862 863 864 865

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

866
	return retval;
867 868 869 870
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
871
	void __iomem *reg = bank->base;
872 873

	switch (bank->method) {
874
#ifdef CONFIG_ARCH_OMAP1
875 876 877 878
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
879 880
#endif
#ifdef CONFIG_ARCH_OMAP15XX
881 882 883
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
884 885
#endif
#ifdef CONFIG_ARCH_OMAP16XX
886 887 888
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
889
#endif
890
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
891 892
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_STATUS;
893 894
		break;
#endif
895
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
896 897 898
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
899 900 901 902 903
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_IRQSTATUS0;
		break;
904
#endif
905
	default:
906
		WARN_ON(1);
907 908 909
		return;
	}
	__raw_writel(gpio_mask, reg);
910 911

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
912
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
913
	reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
914 915 916 917 918
#endif
#if defined(CONFIG_ARCH_OMAP4)
	reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
#endif
	if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
919 920 921 922
		__raw_writel(gpio_mask, reg);

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
923
	}
924 925 926 927 928 929 930
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

931 932 933
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
934 935 936
	int inv = 0;
	u32 l;
	u32 mask;
937 938

	switch (bank->method) {
939
#ifdef CONFIG_ARCH_OMAP1
940 941
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
942 943
		mask = 0xffff;
		inv = 1;
944
		break;
945 946
#endif
#ifdef CONFIG_ARCH_OMAP15XX
947 948
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
949 950
		mask = 0xffff;
		inv = 1;
951
		break;
952 953
#endif
#ifdef CONFIG_ARCH_OMAP16XX
954 955
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
956
		mask = 0xffff;
957
		break;
958
#endif
959
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
960 961
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
962 963 964 965
		mask = 0xffffffff;
		inv = 1;
		break;
#endif
966
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
967 968
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
969
		mask = 0xffffffff;
970
		break;
971 972 973 974 975 976
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_IRQSTATUSSET0;
		mask = 0xffffffff;
		break;
977
#endif
978
	default:
979
		WARN_ON(1);
980 981 982
		return 0;
	}

983 984 985 986 987
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
988 989
}

990 991
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
992
	void __iomem *reg = bank->base;
993 994 995
	u32 l;

	switch (bank->method) {
996
#ifdef CONFIG_ARCH_OMAP1
997 998 999 1000 1001 1002 1003 1004
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
1005 1006
#endif
#ifdef CONFIG_ARCH_OMAP15XX
1007 1008 1009 1010 1011 1012 1013 1014
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
1015 1016
#endif
#ifdef CONFIG_ARCH_OMAP16XX
1017 1018 1019 1020 1021 1022 1023
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
1024
#endif
1025
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1026 1027
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
1028 1029 1030 1031 1032 1033 1034
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
#endif
1035
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1036 1037 1038 1039 1040 1041 1042
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
1043 1044 1045 1046 1047 1048 1049 1050 1051
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP4_GPIO_IRQSTATUSSET0;
		else
			reg += OMAP4_GPIO_IRQSTATUSCLR0;
		l = gpio_mask;
		break;
1052
#endif
1053
	default:
1054
		WARN_ON(1);
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
D
David Brownell 已提交
1075 1076
	unsigned long flags;

1077
	switch (bank->method) {
1078
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1079
	case METHOD_MPUIO:
1080
	case METHOD_GPIO_1610:
D
David Brownell 已提交
1081
		spin_lock_irqsave(&bank->lock, flags);
1082
		if (enable)
1083
			bank->suspend_wakeup |= (1 << gpio);
1084
		else
1085
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1086
		spin_unlock_irqrestore(&bank->lock, flags);
1087
		return 0;
1088
#endif
1089 1090
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1091
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
1092 1093 1094 1095 1096 1097
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
1098
		spin_lock_irqsave(&bank->lock, flags);
1099
		if (enable)
1100
			bank->suspend_wakeup |= (1 << gpio);
1101
		else
1102
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1103
		spin_unlock_irqrestore(&bank->lock, flags);
1104 1105
		return 0;
#endif
1106 1107 1108 1109 1110 1111 1112
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

1113 1114 1115 1116 1117
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
1118
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1119 1120
}

1121 1122 1123 1124 1125 1126 1127 1128 1129
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
1130
	bank = get_irq_chip_data(irq);
1131 1132 1133 1134 1135
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

1136
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
1137
{
1138
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1139
	unsigned long flags;
D
David Brownell 已提交
1140

D
David Brownell 已提交
1141
	spin_lock_irqsave(&bank->lock, flags);
1142

1143 1144 1145
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
1146
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
1147

1148
#ifdef CONFIG_ARCH_OMAP15XX
1149
	if (bank->method == METHOD_GPIO_1510) {
1150
		void __iomem *reg;
1151

1152
		/* Claim the pin for MPU */
1153
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
1154
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
1155 1156
	}
#endif
C
Charulatha V 已提交
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
	if (!cpu_class_is_omap1()) {
		if (!bank->mod_usage) {
			u32 ctrl;
			ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
			ctrl &= 0xFFFFFFFE;
			/* Module is enabled, clocks are not gated */
			__raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
		}
		bank->mod_usage |= 1 << offset;
	}
D
David Brownell 已提交
1167
	spin_unlock_irqrestore(&bank->lock, flags);
1168 1169 1170 1171

	return 0;
}

1172
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
1173
{
1174
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1175
	unsigned long flags;
1176

D
David Brownell 已提交
1177
	spin_lock_irqsave(&bank->lock, flags);
1178 1179 1180 1181
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1182
		__raw_writel(1 << offset, reg);
1183 1184
	}
#endif
1185 1186
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1187 1188 1189
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1190
		__raw_writel(1 << offset, reg);
1191 1192
	}
#endif
C
Charulatha V 已提交
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
	if (!cpu_class_is_omap1()) {
		bank->mod_usage &= ~(1 << offset);
		if (!bank->mod_usage) {
			u32 ctrl;
			ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
			/* Module is disabled, clocks are gated */
			ctrl |= 1;
			__raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
		}
	}
1203
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
1204
	spin_unlock_irqrestore(&bank->lock, flags);
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
1216
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
1217
{
1218
	void __iomem *isr_reg = NULL;
1219 1220 1221
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
1222 1223
	u32 retrigger = 0;
	int unmasked = 0;
1224 1225 1226

	desc->chip->ack(irq);

1227
	bank = get_irq_data(irq);
1228
#ifdef CONFIG_ARCH_OMAP1
1229 1230
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1231
#endif
1232
#ifdef CONFIG_ARCH_OMAP15XX
1233 1234 1235 1236 1237 1238 1239
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
1240
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1241 1242
	if (bank->method == METHOD_GPIO_7XX)
		isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
1243
#endif
1244
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1245 1246
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1247 1248 1249 1250
#endif
#if defined(CONFIG_ARCH_OMAP4)
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1251 1252
#endif
	while(1) {
1253
		u32 isr_saved, level_mask = 0;
1254
		u32 enabled;
1255

1256 1257
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1258 1259 1260 1261

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1262
		if (cpu_class_is_omap2()) {
1263
			level_mask = bank->level_mask & enabled;
1264
		}
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1275 1276
		if (!level_mask && !unmasked) {
			unmasked = 1;
1277
			desc->chip->unmask(irq);
1278
		}
1279

1280 1281
		isr |= retrigger;
		retrigger = 0;
1282 1283 1284 1285 1286 1287 1288
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
			if (!(isr & 1))
				continue;
1289

1290
			generic_handle_irq(gpio_irq);
1291
		}
1292
	}
1293 1294 1295 1296 1297 1298 1299
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1300 1301
}

1302 1303 1304
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1305
	struct gpio_bank *bank = get_irq_chip_data(irq);
1306 1307 1308 1309

	_reset_gpio(bank, gpio);
}

1310 1311 1312
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1313
	struct gpio_bank *bank = get_irq_chip_data(irq);
1314 1315 1316 1317 1318 1319 1320

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1321
	struct gpio_bank *bank = get_irq_chip_data(irq);
1322 1323

	_set_gpio_irqenable(bank, gpio, 0);
1324
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1325 1326 1327 1328 1329
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1330
	struct gpio_bank *bank = get_irq_chip_data(irq);
1331
	unsigned int irq_mask = 1 << get_gpio_index(gpio);
1332 1333 1334 1335 1336
	struct irq_desc *desc = irq_to_desc(irq);
	u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;

	if (trigger)
		_set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
1337 1338 1339 1340 1341 1342 1343

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1344

K
Kevin Hilman 已提交
1345
	_set_gpio_irqenable(bank, gpio, 1);
1346 1347
}

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1364 1365 1366 1367 1368 1369 1370 1371
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1372
	struct gpio_bank *bank = get_irq_chip_data(irq);
1373 1374 1375 1376 1377 1378 1379

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1380
	struct gpio_bank *bank = get_irq_chip_data(irq);
1381 1382 1383 1384

	_set_gpio_irqenable(bank, gpio, 1);
}

1385 1386 1387 1388 1389
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1390
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1391 1392 1393 1394
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1395 1396
};

1397 1398 1399

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1400 1401 1402 1403 1404

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

1405
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
1406
{
1407
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1408 1409
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1410
	unsigned long		flags;
D
David Brownell 已提交
1411

D
David Brownell 已提交
1412
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1413 1414
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1415
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1416 1417 1418 1419

	return 0;
}

1420
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
1421
{
1422
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1423 1424
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1425
	unsigned long		flags;
D
David Brownell 已提交
1426

D
David Brownell 已提交
1427
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1428
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1429
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1430 1431 1432 1433

	return 0;
}

1434 1435 1436 1437 1438
static struct dev_pm_ops omap_mpuio_dev_pm_ops = {
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

D
David Brownell 已提交
1439 1440 1441 1442 1443 1444
/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
1445
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1460 1461
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1462 1463 1464 1465 1466 1467 1468 1469
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1470 1471 1472 1473 1474
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1475
static inline void mpuio_init(void) {}
1476 1477 1478 1479

#endif

/*---------------------------------------------------------------------*/
1480

D
David Brownell 已提交
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
1511 1512
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
1513 1514 1515 1516 1517 1518 1519 1520
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
1521 1522
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	mask = 1 << get_gpio_index(gpio);

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1563 1564 1565 1566 1567 1568 1569 1570
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1571 1572
/*---------------------------------------------------------------------*/

1573
static int initialized;
1574
#if !(defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4))
1575
static struct clk * gpio_ick;
1576 1577 1578
#endif

#if defined(CONFIG_ARCH_OMAP2)
1579
static struct clk * gpio_fck;
1580
#endif
1581

1582
#if defined(CONFIG_ARCH_OMAP2430)
1583 1584 1585 1586
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1587
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1588 1589 1590
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

T
Tony Lindgren 已提交
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
static void __init omap_gpio_show_rev(void)
{
	u32 rev;

	if (cpu_is_omap16xx())
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
	else if (cpu_is_omap24xx() || cpu_is_omap34xx())
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
	else if (cpu_is_omap44xx())
		rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
	else
		return;

	printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		(rev >> 4) & 0x0f, rev & 0x0f);
}

1608 1609 1610 1611 1612
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1613 1614 1615
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1616
	int gpio = 0;
1617
	struct gpio_bank *bank;
T
Tony Lindgren 已提交
1618
	int bank_size = SZ_8K;	/* Module 4KB + L4 4KB except on omap1 */
1619
	char clk_name[11];
1620 1621 1622

	initialized = 1;

1623
#if defined(CONFIG_ARCH_OMAP1)
1624
	if (cpu_is_omap15xx()) {
1625 1626
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1627 1628
			printk("Could not get arm_gpio_ck\n");
		else
1629
			clk_enable(gpio_ick);
1630
	}
1631 1632 1633
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1634 1635 1636 1637
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1638
			clk_enable(gpio_ick);
1639
		gpio_fck = clk_get(NULL, "gpios_fck");
1640
		if (IS_ERR(gpio_fck))
1641 1642
			printk("Could not get gpios_fck\n");
		else
1643
			clk_enable(gpio_fck);
1644 1645

		/*
1646
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1647
		 */
1648
#if defined(CONFIG_ARCH_OMAP2430)
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1662 1663 1664
	}
#endif

1665 1666
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
		}
	}
#endif

1678

1679
#ifdef CONFIG_ARCH_OMAP15XX
1680
	if (cpu_is_omap15xx()) {
1681 1682
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
T
Tony Lindgren 已提交
1683
		bank_size = SZ_2K;
1684 1685 1686 1687 1688 1689
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
T
Tony Lindgren 已提交
1690
		bank_size = SZ_2K;
1691 1692
	}
#endif
1693 1694
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	if (cpu_is_omap7xx()) {
1695
		gpio_bank_count = 7;
1696
		gpio_bank = gpio_bank_7xx;
T
Tony Lindgren 已提交
1697
		bank_size = SZ_2K;
1698 1699
	}
#endif
1700
#ifdef CONFIG_ARCH_OMAP24XX
1701
	if (cpu_is_omap242x()) {
1702
		gpio_bank_count = 4;
1703 1704 1705 1706 1707
		gpio_bank = gpio_bank_242x;
	}
	if (cpu_is_omap243x()) {
		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1708
	}
1709 1710 1711 1712 1713 1714
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
	}
1715 1716 1717 1718 1719 1720
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (cpu_is_omap44xx()) {
		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_44xx;
	}
1721 1722 1723 1724 1725 1726
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1727 1728 1729 1730 1731 1732 1733 1734

		/* Static mapping, never released */
		bank->base = ioremap(bank->pbase, bank_size);
		if (!bank->base) {
			printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
			continue;
		}

1735
		if (bank_is_mpuio(bank))
1736
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1737
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1738 1739 1740
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1741
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1742 1743
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1744
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1745
		}
1746 1747 1748
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
1749

1750
			gpio_count = 32; /* 7xx has 32-bit GPIOs */
1751
		}
1752

1753 1754
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1755
		if (bank->method == METHOD_GPIO_24XX) {
1756 1757 1758
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
		if (cpu_is_omap44xx()) {
			__raw_writel(0xffffffff, bank->base +
						OMAP4_GPIO_IRQSTATUSCLR0);
			__raw_writew(0x0015, bank->base +
						OMAP4_GPIO_SYSCONFIG);
			__raw_writel(0x00000000, bank->base +
						 OMAP4_GPIO_DEBOUNCENABLE);
			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
		} else {
1769 1770
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1771
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
1772
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
1773 1774 1775

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1776
		}
1777 1778
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1779 1780
			gpio_count = 32;
		}
1781
#endif
C
Charulatha V 已提交
1782 1783

		bank->mod_usage = 0;
D
David Brownell 已提交
1784 1785 1786
		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
1787 1788
		bank->chip.request = omap_gpio_request;
		bank->chip.free = omap_gpio_free;
D
David Brownell 已提交
1789 1790 1791 1792
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
		bank->chip.set = gpio_set;
1793
		bank->chip.to_irq = gpio_2irq;
D
David Brownell 已提交
1794 1795
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1796
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1797 1798
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1809 1810
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1811
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1812
			set_irq_chip_data(j, bank);
1813
			if (bank_is_mpuio(bank))
1814 1815 1816
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1817
			set_irq_handler(j, handle_simple_irq);
1818 1819 1820 1821
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
1822

1823
		if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1824 1825 1826 1827 1828
			sprintf(clk_name, "gpio%d_dbck", i + 1);
			bank->dbck = clk_get(NULL, clk_name);
			if (IS_ERR(bank->dbck))
				printk(KERN_ERR "Could not get %s\n", clk_name);
		}
1829 1830 1831 1832
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1833
	if (cpu_is_omap16xx())
1834 1835
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1836 1837 1838
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1839 1840
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1841

T
Tony Lindgren 已提交
1842 1843
	omap_gpio_show_rev();

1844 1845 1846
	return 0;
}

1847 1848
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
1849 1850 1851 1852
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1853
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1854 1855 1856 1857 1858 1859 1860
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1861
		unsigned long flags;
1862 1863

		switch (bank->method) {
1864
#ifdef CONFIG_ARCH_OMAP16XX
1865 1866 1867 1868 1869
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1870
#endif
1871
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1872
		case METHOD_GPIO_24XX:
1873
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1874 1875 1876
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1877 1878 1879 1880 1881 1882 1883
#endif
#ifdef CONFIG_ARCH_OMAP4
		case METHOD_GPIO_24XX:
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1884
#endif
1885 1886 1887 1888
		default:
			continue;
		}

D
David Brownell 已提交
1889
		spin_lock_irqsave(&bank->lock, flags);
1890 1891 1892
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1893
		spin_unlock_irqrestore(&bank->lock, flags);
1894 1895 1896 1897 1898 1899 1900 1901 1902
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

1903
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1904 1905 1906 1907 1908 1909
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1910
		unsigned long flags;
1911 1912

		switch (bank->method) {
1913
#ifdef CONFIG_ARCH_OMAP16XX
1914 1915 1916 1917
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1918
#endif
1919
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1920
		case METHOD_GPIO_24XX:
1921 1922
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1923
			break;
1924 1925 1926 1927 1928 1929
#endif
#ifdef CONFIG_ARCH_OMAP4
		case METHOD_GPIO_24XX:
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1930
#endif
1931 1932 1933 1934
		default:
			continue;
		}

D
David Brownell 已提交
1935
		spin_lock_irqsave(&bank->lock, flags);
1936 1937
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1938
		spin_unlock_irqrestore(&bank->lock, flags);
1939 1940 1941 1942 1943 1944
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1945
	.name		= "gpio",
1946 1947 1948 1949 1950 1951 1952 1953
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1954 1955 1956

#endif

1957 1958
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1974
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1975 1976 1977
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1978 1979 1980 1981 1982 1983
#endif
#ifdef CONFIG_ARCH_OMAP4
		bank->saved_datain = __raw_readl(bank->base +
							OMAP4_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP4_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP4_GPIO_RISINGDETECT);
1984
#endif
1985 1986 1987 1988
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1989
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1990 1991
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1992 1993 1994 1995
#endif
#ifdef CONFIG_ARCH_OMAP4
		__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
1996
#endif
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
2014
		u32 l, gen, gen0, gen1;
2015 2016 2017

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
2018
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
2019 2020 2021 2022
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2023 2024 2025 2026 2027 2028 2029 2030
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
#endif
#ifdef CONFIG_ARCH_OMAP4
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP4_GPIO_RISINGDETECT);
		l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
2031
#endif
2032 2033 2034 2035 2036 2037
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
2056
			u32 old0, old1;
2057
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
2058 2059
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2060 2061 2062 2063
			__raw_writel(old0 | gen, bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | gen, bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
2064 2065
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
#endif
#ifdef CONFIG_ARCH_OMAP4
			old0 = __raw_readl(bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base +
						OMAP4_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base +
						OMAP4_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base +
						OMAP4_GPIO_LEVELDETECT1);
2080
#endif
2081 2082 2083 2084 2085
		}
	}

}

2086 2087
#endif

2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
#ifdef CONFIG_ARCH_OMAP34XX
/* save the registers of bank 2-6 */
void omap_gpio_save_context(void)
{
	int i;

	/* saving banks from 2-6 only since GPIO1 is in WKUP */
	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		gpio_context[i].sysconfig =
			__raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
		gpio_context[i].irqenable1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
		gpio_context[i].irqenable2 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
		gpio_context[i].wake_en =
			__raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
		gpio_context[i].ctrl =
			__raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
		gpio_context[i].oe =
			__raw_readl(bank->base + OMAP24XX_GPIO_OE);
		gpio_context[i].leveldetect0 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		gpio_context[i].leveldetect1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		gpio_context[i].risingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
		gpio_context[i].fallingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		gpio_context[i].dataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
		gpio_context[i].setwkuena =
			__raw_readl(bank->base + OMAP24XX_GPIO_SETWKUENA);
		gpio_context[i].setdataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_SETDATAOUT);
	}
}

/* restore the required registers of bank 2-6 */
void omap_gpio_restore_context(void)
{
	int i;

	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		__raw_writel(gpio_context[i].sysconfig,
				bank->base + OMAP24XX_GPIO_SYSCONFIG);
		__raw_writel(gpio_context[i].irqenable1,
				bank->base + OMAP24XX_GPIO_IRQENABLE1);
		__raw_writel(gpio_context[i].irqenable2,
				bank->base + OMAP24XX_GPIO_IRQENABLE2);
		__raw_writel(gpio_context[i].wake_en,
				bank->base + OMAP24XX_GPIO_WAKE_EN);
		__raw_writel(gpio_context[i].ctrl,
				bank->base + OMAP24XX_GPIO_CTRL);
		__raw_writel(gpio_context[i].oe,
				bank->base + OMAP24XX_GPIO_OE);
		__raw_writel(gpio_context[i].leveldetect0,
				bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		__raw_writel(gpio_context[i].leveldetect1,
				bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		__raw_writel(gpio_context[i].risingdetect,
				bank->base + OMAP24XX_GPIO_RISINGDETECT);
		__raw_writel(gpio_context[i].fallingdetect,
				bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(gpio_context[i].dataout,
				bank->base + OMAP24XX_GPIO_DATAOUT);
		__raw_writel(gpio_context[i].setwkuena,
				bank->base + OMAP24XX_GPIO_SETWKUENA);
		__raw_writel(gpio_context[i].setdataout,
				bank->base + OMAP24XX_GPIO_SETDATAOUT);
	}
}
#endif

2163 2164
/*
 * This may get called early from board specific init
2165
 * for boards that have interrupts routed via FPGA.
2166
 */
2167
int __init omap_gpio_init(void)
2168 2169 2170 2171 2172 2173 2174
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

2175 2176 2177 2178 2179 2180 2181
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
2182 2183
	mpuio_init();

2184 2185
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
2186
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

arch_initcall(omap_gpio_sysinit);
2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

2215
		if (bank_is_mpuio(bank))
2216
			gpio = OMAP_MPUIO(0);
2217
		else if (cpu_class_is_omap2() || cpu_is_omap7xx())
2218 2219 2220 2221
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;
D
David Brownell 已提交
2222
			const char	*label;
2223

D
David Brownell 已提交
2224 2225
			label = gpiochip_is_requested(&bank->chip, j);
			if (!label)
2226 2227 2228
				continue;

			irq = bank->virtual_irq_start + j;
2229
			value = gpio_get_value(gpio);
2230 2231
			is_in = gpio_is_input(bank, mask);

2232
			if (bank_is_mpuio(bank))
D
David Brownell 已提交
2233
				seq_printf(s, "MPUIO %2d ", j);
2234
			else
D
David Brownell 已提交
2235
				seq_printf(s, "GPIO %3d ", gpio);
2236
			seq_printf(s, "(%-20.20s): %s %s",
D
David Brownell 已提交
2237
					label,
2238 2239 2240
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

D
David Brownell 已提交
2241 2242
/* FIXME for at least omap2, show pullup/pulldown state */

2243
			irqstat = irq_desc[irq].status;
2244
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) ||	\
2245
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
D
David Brownell 已提交
2267
					trigger = "(?)";
2268 2269
					break;
				}
D
David Brownell 已提交
2270
				seq_printf(s, ", irq-%d %-8s%s",
2271 2272 2273 2274
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
2275
#endif
2276 2277 2278
			seq_printf(s, "\n");
		}

2279
		if (bank_is_mpuio(bank)) {
2280 2281 2282 2283 2284 2285 2286 2287 2288
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
2289
	return single_open(file, dbg_gpio_show, &inode->i_private);
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
2301 2302
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
2303 2304 2305 2306
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif