gpio.c 47.3 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
17 18
#include <linux/sysdev.h>
#include <linux/err.h>
19
#include <linux/clk.h>
20
#include <linux/io.h>
21

22
#include <mach/hardware.h>
23
#include <asm/irq.h>
24 25
#include <mach/irqs.h>
#include <mach/gpio.h>
26 27 28 29 30
#include <asm/mach/irq.h>

/*
 * OMAP1510 GPIO registers
 */
31
#define OMAP1510_GPIO_BASE		IO_ADDRESS(0xfffce000)
32 33 34 35 36 37 38 39 40 41 42 43 44
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
45 46 47 48
#define OMAP1610_GPIO1_BASE		IO_ADDRESS(0xfffbe400)
#define OMAP1610_GPIO2_BASE		IO_ADDRESS(0xfffbec00)
#define OMAP1610_GPIO3_BASE		IO_ADDRESS(0xfffbb400)
#define OMAP1610_GPIO4_BASE		IO_ADDRESS(0xfffbbc00)
49 50 51 52 53
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
54
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
55 56 57 58 59 60
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
61
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
62 63
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
64
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
65 66 67 68 69
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
 * OMAP730 specific GPIO registers
 */
70 71 72 73 74 75
#define OMAP730_GPIO1_BASE		IO_ADDRESS(0xfffbc000)
#define OMAP730_GPIO2_BASE		IO_ADDRESS(0xfffbc800)
#define OMAP730_GPIO3_BASE		IO_ADDRESS(0xfffbd000)
#define OMAP730_GPIO4_BASE		IO_ADDRESS(0xfffbd800)
#define OMAP730_GPIO5_BASE		IO_ADDRESS(0xfffbe000)
#define OMAP730_GPIO6_BASE		IO_ADDRESS(0xfffbe800)
76 77 78 79 80 81 82
#define OMAP730_GPIO_DATA_INPUT		0x00
#define OMAP730_GPIO_DATA_OUTPUT	0x04
#define OMAP730_GPIO_DIR_CONTROL	0x08
#define OMAP730_GPIO_INT_CONTROL	0x0c
#define OMAP730_GPIO_INT_MASK		0x10
#define OMAP730_GPIO_INT_STATUS		0x14

83 84 85
/*
 * omap24xx specific GPIO registers
 */
86 87 88 89
#define OMAP242X_GPIO1_BASE		IO_ADDRESS(0x48018000)
#define OMAP242X_GPIO2_BASE		IO_ADDRESS(0x4801a000)
#define OMAP242X_GPIO3_BASE		IO_ADDRESS(0x4801c000)
#define OMAP242X_GPIO4_BASE		IO_ADDRESS(0x4801e000)
90

91 92 93 94 95
#define OMAP243X_GPIO1_BASE		IO_ADDRESS(0x4900C000)
#define OMAP243X_GPIO2_BASE		IO_ADDRESS(0x4900E000)
#define OMAP243X_GPIO3_BASE		IO_ADDRESS(0x49010000)
#define OMAP243X_GPIO4_BASE		IO_ADDRESS(0x49012000)
#define OMAP243X_GPIO5_BASE		IO_ADDRESS(0x480B6000)
96

97 98 99 100
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
101 102
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
103
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
104
#define OMAP24XX_GPIO_WAKE_EN		0x0020
105 106 107 108 109 110 111 112
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
113 114
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
115 116 117 118 119 120 121
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

122 123 124 125
/*
 * omap34xx specific GPIO registers
 */

126 127 128 129 130 131
#define OMAP34XX_GPIO1_BASE		IO_ADDRESS(0x48310000)
#define OMAP34XX_GPIO2_BASE		IO_ADDRESS(0x49050000)
#define OMAP34XX_GPIO3_BASE		IO_ADDRESS(0x49052000)
#define OMAP34XX_GPIO4_BASE		IO_ADDRESS(0x49054000)
#define OMAP34XX_GPIO5_BASE		IO_ADDRESS(0x49056000)
#define OMAP34XX_GPIO6_BASE		IO_ADDRESS(0x49058000)
132

133
#define OMAP_MPUIO_VBASE		IO_ADDRESS(OMAP_MPUIO_BASE)
134

135
struct gpio_bank {
136
	void __iomem *base;
137 138
	u16 irq;
	u16 virtual_irq_start;
139
	int method;
140
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
141 142
	u32 suspend_wakeup;
	u32 saved_wakeup;
143
#endif
144
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
145 146 147 148 149 150 151
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
152
	u32 level_mask;
153
	spinlock_t lock;
D
David Brownell 已提交
154
	struct gpio_chip chip;
155
	struct clk *dbck;
156 157 158 159 160 161
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
#define METHOD_GPIO_730		3
162
#define METHOD_GPIO_24XX	4
163

164
#ifdef CONFIG_ARCH_OMAP16XX
165
static struct gpio_bank gpio_bank_1610[5] = {
166
	{ OMAP_MPUIO_VBASE,    INT_MPUIO,	    IH_MPUIO_BASE,     METHOD_MPUIO},
167 168 169 170 171 172 173
	{ OMAP1610_GPIO1_BASE, INT_GPIO_BANK1,	    IH_GPIO_BASE,      METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
};
#endif

174
#ifdef CONFIG_ARCH_OMAP15XX
175
static struct gpio_bank gpio_bank_1510[2] = {
176
	{ OMAP_MPUIO_VBASE,   INT_MPUIO,      IH_MPUIO_BASE, METHOD_MPUIO },
177 178 179 180 181 182
	{ OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE,  METHOD_GPIO_1510 }
};
#endif

#ifdef CONFIG_ARCH_OMAP730
static struct gpio_bank gpio_bank_730[7] = {
183
	{ OMAP_MPUIO_VBASE,    INT_730_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
184 185 186 187 188 189 190 191 192
	{ OMAP730_GPIO1_BASE,  INT_730_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_730 },
	{ OMAP730_GPIO2_BASE,  INT_730_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_730 },
	{ OMAP730_GPIO3_BASE,  INT_730_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_730 },
	{ OMAP730_GPIO4_BASE,  INT_730_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_730 },
	{ OMAP730_GPIO5_BASE,  INT_730_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_730 },
	{ OMAP730_GPIO6_BASE,  INT_730_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_730 },
};
#endif

193
#ifdef CONFIG_ARCH_OMAP24XX
194 195 196 197 198 199

static struct gpio_bank gpio_bank_242x[4] = {
	{ OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
200
};
201 202 203 204 205 206 207 208 209

static struct gpio_bank gpio_bank_243x[5] = {
	{ OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
};

210 211
#endif

212 213 214 215 216 217 218 219 220 221 222 223
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
	{ OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
};

#endif

224 225 226 227 228
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
229
	if (cpu_is_omap15xx()) {
230 231 232 233 234 235 236 237 238 239 240 241 242 243
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
	if (cpu_is_omap730()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
244 245
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
246 247
	if (cpu_is_omap34xx())
		return &gpio_bank[gpio >> 5];
248 249 250 251 252 253
}

static inline int get_gpio_index(int gpio)
{
	if (cpu_is_omap730())
		return gpio & 0x1f;
254 255
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
256 257
	if (cpu_is_omap34xx())
		return gpio & 0x1f;
258
	return gpio & 0x0f;
259 260 261 262 263 264
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
265
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
266
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
267 268 269
			return -1;
		return 0;
	}
270
	if (cpu_is_omap15xx() && gpio < 16)
271 272 273 274 275
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
	if (cpu_is_omap730() && gpio < 192)
		return 0;
276 277
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
278 279
	if (cpu_is_omap34xx() && gpio < 160)
		return 0;
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	return -1;
}

static int check_gpio(int gpio)
{
	if (unlikely(gpio_valid(gpio)) < 0) {
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
295
	void __iomem *reg = bank->base;
296 297 298
	u32 l;

	switch (bank->method) {
299
#ifdef CONFIG_ARCH_OMAP1
300 301 302
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
303 304
#endif
#ifdef CONFIG_ARCH_OMAP15XX
305 306 307
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
308 309
#endif
#ifdef CONFIG_ARCH_OMAP16XX
310 311 312
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
313 314
#endif
#ifdef CONFIG_ARCH_OMAP730
315 316 317
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
318
#endif
319
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
320 321 322
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
323 324 325 326
#endif
	default:
		WARN_ON(1);
		return;
327 328 329 330 331 332 333 334 335 336 337 338
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

void omap_set_gpio_direction(int gpio, int is_input)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
339
	unsigned long flags;
340 341 342 343

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
344
	spin_lock_irqsave(&bank->lock, flags);
345
	_set_gpio_direction(bank, get_gpio_index(gpio), is_input);
D
David Brownell 已提交
346
	spin_unlock_irqrestore(&bank->lock, flags);
347 348 349 350
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
351
	void __iomem *reg = bank->base;
352 353 354
	u32 l = 0;

	switch (bank->method) {
355
#ifdef CONFIG_ARCH_OMAP1
356 357 358 359 360 361 362 363
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
364 365
#endif
#ifdef CONFIG_ARCH_OMAP15XX
366 367 368 369 370 371 372 373
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
374 375
#endif
#ifdef CONFIG_ARCH_OMAP16XX
376 377 378 379 380 381 382
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
383 384
#endif
#ifdef CONFIG_ARCH_OMAP730
385 386 387 388 389 390 391 392
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
393
#endif
394
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
395 396 397 398 399 400 401
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
402
#endif
403
	default:
404
		WARN_ON(1);
405 406 407 408 409 410 411 412
		return;
	}
	__raw_writel(l, reg);
}

void omap_set_gpio_dataout(int gpio, int enable)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
413
	unsigned long flags;
414 415 416 417

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
418
	spin_lock_irqsave(&bank->lock, flags);
419
	_set_gpio_dataout(bank, get_gpio_index(gpio), enable);
D
David Brownell 已提交
420
	spin_unlock_irqrestore(&bank->lock, flags);
421 422 423 424 425
}

int omap_get_gpio_datain(int gpio)
{
	struct gpio_bank *bank;
426
	void __iomem *reg;
427 428

	if (check_gpio(gpio) < 0)
429
		return -EINVAL;
430 431 432
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	switch (bank->method) {
433
#ifdef CONFIG_ARCH_OMAP1
434 435 436
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
437 438
#endif
#ifdef CONFIG_ARCH_OMAP15XX
439 440 441
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
442 443
#endif
#ifdef CONFIG_ARCH_OMAP16XX
444 445 446
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
447 448
#endif
#ifdef CONFIG_ARCH_OMAP730
449 450 451
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_INPUT;
		break;
452
#endif
453
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
454 455 456
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
457
#endif
458
	default:
459
		return -EINVAL;
460
	}
461 462
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
463 464
}

465 466 467 468 469 470 471 472
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
	val = __raw_readl(reg);

488
	if (enable && !(val & l))
489
		val |= l;
490
	else if (!enable && val & l)
491
		val &= ~l;
492 493 494 495 496
	else
		return;

	if (cpu_is_omap34xx())
		enable ? clk_enable(bank->dbck) : clk_disable(bank->dbck);
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518

	__raw_writel(val, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	enc_time &= 0xff;
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

519
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
520 521
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
522
{
523
	void __iomem *base = bank->base;
524 525 526
	u32 gpio_bit = 1 << gpio;

	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
527
		trigger & IRQ_TYPE_LEVEL_LOW);
528
	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
529
		trigger & IRQ_TYPE_LEVEL_HIGH);
530
	MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
531
		trigger & IRQ_TYPE_EDGE_RISING);
532
	MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
533
		trigger & IRQ_TYPE_EDGE_FALLING);
534

535 536
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
		if (trigger != 0)
537 538
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_SETWKUENA);
539
		else
540 541
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_CLEARWKUENA);
542 543 544 545 546 547
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
548

549 550 551
	bank->level_mask =
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
552
}
553
#endif
554 555 556 557 558

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
559 560

	switch (bank->method) {
561
#ifdef CONFIG_ARCH_OMAP1
562 563 564
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
565
		if (trigger & IRQ_TYPE_EDGE_RISING)
566
			l |= 1 << gpio;
567
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
568
			l &= ~(1 << gpio);
569 570
		else
			goto bad;
571
		break;
572 573
#endif
#ifdef CONFIG_ARCH_OMAP15XX
574 575 576
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
577
		if (trigger & IRQ_TYPE_EDGE_RISING)
578
			l |= 1 << gpio;
579
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
580
			l &= ~(1 << gpio);
581 582
		else
			goto bad;
583
		break;
584
#endif
585
#ifdef CONFIG_ARCH_OMAP16XX
586 587 588 589 590 591 592 593
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
594
		if (trigger & IRQ_TYPE_EDGE_RISING)
595
			l |= 2 << (gpio << 1);
596
		if (trigger & IRQ_TYPE_EDGE_FALLING)
597
			l |= 1 << (gpio << 1);
598 599 600 601 602
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
603
		break;
604 605
#endif
#ifdef CONFIG_ARCH_OMAP730
606 607 608
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
609
		if (trigger & IRQ_TYPE_EDGE_RISING)
610
			l |= 1 << gpio;
611
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
612
			l &= ~(1 << gpio);
613 614 615
		else
			goto bad;
		break;
616
#endif
617
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
618
	case METHOD_GPIO_24XX:
619
		set_24xx_gpio_triggering(bank, gpio, trigger);
620
		break;
621
#endif
622
	default:
623
		goto bad;
624
	}
625 626 627 628
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
629 630
}

631
static int gpio_irq_type(unsigned irq, unsigned type)
632 633
{
	struct gpio_bank *bank;
634 635
	unsigned gpio;
	int retval;
D
David Brownell 已提交
636
	unsigned long flags;
637

638
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
639 640 641
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
642 643

	if (check_gpio(gpio) < 0)
644 645
		return -EINVAL;

646
	if (type & ~IRQ_TYPE_SENSE_MASK)
647
		return -EINVAL;
648 649

	/* OMAP1 allows only only edge triggering */
650
	if (!cpu_class_is_omap2()
651
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
652 653
		return -EINVAL;

654
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
655
	spin_lock_irqsave(&bank->lock, flags);
656
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
657 658 659 660
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
661
	spin_unlock_irqrestore(&bank->lock, flags);
662 663 664 665 666 667

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

668
	return retval;
669 670 671 672
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
673
	void __iomem *reg = bank->base;
674 675

	switch (bank->method) {
676
#ifdef CONFIG_ARCH_OMAP1
677 678 679 680
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
681 682
#endif
#ifdef CONFIG_ARCH_OMAP15XX
683 684 685
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
686 687
#endif
#ifdef CONFIG_ARCH_OMAP16XX
688 689 690
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
691 692
#endif
#ifdef CONFIG_ARCH_OMAP730
693 694 695
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_STATUS;
		break;
696
#endif
697
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
698 699 700
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
701
#endif
702
	default:
703
		WARN_ON(1);
704 705 706
		return;
	}
	__raw_writel(gpio_mask, reg);
707 708

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
709 710
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
711
		__raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
712
#endif
713 714 715 716 717 718 719
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

720 721 722
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
723 724 725
	int inv = 0;
	u32 l;
	u32 mask;
726 727

	switch (bank->method) {
728
#ifdef CONFIG_ARCH_OMAP1
729 730
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
731 732
		mask = 0xffff;
		inv = 1;
733
		break;
734 735
#endif
#ifdef CONFIG_ARCH_OMAP15XX
736 737
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
738 739
		mask = 0xffff;
		inv = 1;
740
		break;
741 742
#endif
#ifdef CONFIG_ARCH_OMAP16XX
743 744
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
745
		mask = 0xffff;
746
		break;
747 748
#endif
#ifdef CONFIG_ARCH_OMAP730
749 750
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
751 752
		mask = 0xffffffff;
		inv = 1;
753
		break;
754
#endif
755
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
756 757
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
758
		mask = 0xffffffff;
759
		break;
760
#endif
761
	default:
762
		WARN_ON(1);
763 764 765
		return 0;
	}

766 767 768 769 770
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
771 772
}

773 774
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
775
	void __iomem *reg = bank->base;
776 777 778
	u32 l;

	switch (bank->method) {
779
#ifdef CONFIG_ARCH_OMAP1
780 781 782 783 784 785 786 787
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
788 789
#endif
#ifdef CONFIG_ARCH_OMAP15XX
790 791 792 793 794 795 796 797
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
798 799
#endif
#ifdef CONFIG_ARCH_OMAP16XX
800 801 802 803 804 805 806
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
807 808
#endif
#ifdef CONFIG_ARCH_OMAP730
809 810 811 812 813 814 815 816
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
817
#endif
818
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
819 820 821 822 823 824 825
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
826
#endif
827
	default:
828
		WARN_ON(1);
829 830 831 832 833 834 835 836 837 838
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

839 840 841 842 843 844 845 846 847 848
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
D
David Brownell 已提交
849 850
	unsigned long flags;

851
	switch (bank->method) {
852
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
853
	case METHOD_MPUIO:
854
	case METHOD_GPIO_1610:
D
David Brownell 已提交
855
		spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
856
		if (enable) {
857
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
858 859 860
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
861
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
862
		}
D
David Brownell 已提交
863
		spin_unlock_irqrestore(&bank->lock, flags);
864
		return 0;
865
#endif
866
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
867
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
868 869 870 871 872 873
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
874
		spin_lock_irqsave(&bank->lock, flags);
875 876
		if (enable) {
			bank->suspend_wakeup |= (1 << gpio);
D
David Brownell 已提交
877 878 879
			enable_irq_wake(bank->irq);
		} else {
			disable_irq_wake(bank->irq);
880
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
881
		}
D
David Brownell 已提交
882
		spin_unlock_irqrestore(&bank->lock, flags);
883 884
		return 0;
#endif
885 886 887 888 889 890 891
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

892 893 894 895 896
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
897
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
898 899
}

900 901 902 903 904 905 906 907 908
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
909
	bank = get_irq_chip_data(irq);
910 911 912 913 914
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

915 916 917
int omap_request_gpio(int gpio)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
918
	unsigned long flags;
D
David Brownell 已提交
919
	int status;
920 921 922 923

	if (check_gpio(gpio) < 0)
		return -EINVAL;

D
David Brownell 已提交
924 925 926 927
	status = gpio_request(gpio, NULL);
	if (status < 0)
		return status;

928
	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
929
	spin_lock_irqsave(&bank->lock, flags);
930

931 932 933
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
934
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
935

936
#ifdef CONFIG_ARCH_OMAP15XX
937
	if (bank->method == METHOD_GPIO_1510) {
938
		void __iomem *reg;
939

940
		/* Claim the pin for MPU */
941 942 943 944
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
		__raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
	}
#endif
D
David Brownell 已提交
945
	spin_unlock_irqrestore(&bank->lock, flags);
946 947 948 949 950 951 952

	return 0;
}

void omap_free_gpio(int gpio)
{
	struct gpio_bank *bank;
D
David Brownell 已提交
953
	unsigned long flags;
954 955 956 957

	if (check_gpio(gpio) < 0)
		return;
	bank = get_gpio_bank(gpio);
D
David Brownell 已提交
958
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
959 960 961
	if (unlikely(!gpiochip_is_requested(&bank->chip,
				get_gpio_index(gpio)))) {
		spin_unlock_irqrestore(&bank->lock, flags);
962 963 964 965
		printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
		dump_stack();
		return;
	}
966 967 968 969 970 971 972
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
		__raw_writel(1 << get_gpio_index(gpio), reg);
	}
#endif
973
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
974 975 976 977 978 979
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
		__raw_writel(1 << get_gpio_index(gpio), reg);
	}
#endif
980
	_reset_gpio(bank, gpio);
D
David Brownell 已提交
981
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
982
	gpio_free(gpio);
983 984 985 986 987 988 989 990 991 992 993
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
994
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
995
{
996
	void __iomem *isr_reg = NULL;
997 998 999
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
1000 1001
	u32 retrigger = 0;
	int unmasked = 0;
1002 1003 1004

	desc->chip->ack(irq);

1005
	bank = get_irq_data(irq);
1006
#ifdef CONFIG_ARCH_OMAP1
1007 1008
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1009
#endif
1010
#ifdef CONFIG_ARCH_OMAP15XX
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (bank->method == METHOD_GPIO_730)
		isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
#endif
1022
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1023 1024 1025 1026
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
#endif
	while(1) {
1027
		u32 isr_saved, level_mask = 0;
1028
		u32 enabled;
1029

1030 1031
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1032 1033 1034 1035

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1036
		if (cpu_class_is_omap2()) {
1037
			level_mask = bank->level_mask & enabled;
1038
		}
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1049 1050
		if (!level_mask && !unmasked) {
			unmasked = 1;
1051
			desc->chip->unmask(irq);
1052
		}
1053

1054 1055
		isr |= retrigger;
		retrigger = 0;
1056 1057 1058 1059 1060 1061 1062
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
			if (!(isr & 1))
				continue;
1063

1064
			generic_handle_irq(gpio_irq);
1065
		}
1066
	}
1067 1068 1069 1070 1071 1072 1073
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1074 1075
}

1076 1077 1078
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1079
	struct gpio_bank *bank = get_irq_chip_data(irq);
1080 1081 1082 1083

	_reset_gpio(bank, gpio);
}

1084 1085 1086
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1087
	struct gpio_bank *bank = get_irq_chip_data(irq);
1088 1089 1090 1091 1092 1093 1094

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1095
	struct gpio_bank *bank = get_irq_chip_data(irq);
1096 1097 1098 1099 1100 1101 1102

	_set_gpio_irqenable(bank, gpio, 0);
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1103
	struct gpio_bank *bank = get_irq_chip_data(irq);
1104 1105 1106 1107 1108 1109 1110 1111
	unsigned int irq_mask = 1 << get_gpio_index(gpio);

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1112

K
Kevin Hilman 已提交
1113
	_set_gpio_irqenable(bank, gpio, 1);
1114 1115
}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1132 1133 1134 1135 1136 1137 1138 1139
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1140
	struct gpio_bank *bank = get_irq_chip_data(irq);
1141 1142 1143 1144 1145 1146 1147

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1148
	struct gpio_bank *bank = get_irq_chip_data(irq);
1149 1150 1151 1152

	_set_gpio_irqenable(bank, gpio, 1);
}

1153 1154 1155 1156 1157
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1158
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1159 1160 1161 1162
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1163 1164
};

1165 1166 1167

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1168 1169 1170 1171 1172 1173 1174 1175 1176

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1177
	unsigned long		flags;
D
David Brownell 已提交
1178

D
David Brownell 已提交
1179
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1180 1181
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1182
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1183 1184 1185 1186 1187 1188 1189 1190

	return 0;
}

static int omap_mpuio_resume_early(struct platform_device *pdev)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1191
	unsigned long		flags;
D
David Brownell 已提交
1192

D
David Brownell 已提交
1193
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1194
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1195
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221

	return 0;
}

/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.suspend_late	= omap_mpuio_suspend_late,
	.resume_early	= omap_mpuio_resume_early,
	.driver		= {
		.name	= "mpuio",
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1222 1223
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1224 1225 1226 1227 1228 1229 1230 1231
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1232 1233 1234 1235 1236
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1237
static inline void mpuio_init(void) {}
1238 1239 1240 1241

#endif

/*---------------------------------------------------------------------*/
1242

D
David Brownell 已提交
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
	return omap_get_gpio_datain(chip->base + offset);
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

/*---------------------------------------------------------------------*/

1290
static int initialized;
1291
#if !defined(CONFIG_ARCH_OMAP3)
1292
static struct clk * gpio_ick;
1293 1294 1295
#endif

#if defined(CONFIG_ARCH_OMAP2)
1296
static struct clk * gpio_fck;
1297
#endif
1298

1299
#if defined(CONFIG_ARCH_OMAP2430)
1300 1301 1302 1303
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1304 1305 1306 1307
#if defined(CONFIG_ARCH_OMAP3)
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

1308 1309 1310 1311 1312
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1313 1314 1315
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1316
	int gpio = 0;
1317
	struct gpio_bank *bank;
1318
	char clk_name[11];
1319 1320 1321

	initialized = 1;

1322
#if defined(CONFIG_ARCH_OMAP1)
1323
	if (cpu_is_omap15xx()) {
1324 1325
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1326 1327
			printk("Could not get arm_gpio_ck\n");
		else
1328
			clk_enable(gpio_ick);
1329
	}
1330 1331 1332
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1333 1334 1335 1336
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1337
			clk_enable(gpio_ick);
1338
		gpio_fck = clk_get(NULL, "gpios_fck");
1339
		if (IS_ERR(gpio_fck))
1340 1341
			printk("Could not get gpios_fck\n");
		else
1342
			clk_enable(gpio_fck);
1343 1344

		/*
1345
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1346
		 */
1347
#if defined(CONFIG_ARCH_OMAP2430)
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	}
#endif

#if defined(CONFIG_ARCH_OMAP3)
	if (cpu_is_omap34xx()) {
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
		}
	}
#endif

1377

1378
#ifdef CONFIG_ARCH_OMAP15XX
1379
	if (cpu_is_omap15xx()) {
1380 1381 1382 1383 1384 1385 1386
		printk(KERN_INFO "OMAP1510 GPIO hardware\n");
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
1387
		u32 rev;
1388 1389 1390

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
1391
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
		printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		       (rev >> 4) & 0x0f, rev & 0x0f);
	}
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (cpu_is_omap730()) {
		printk(KERN_INFO "OMAP730 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_730;
	}
1402
#endif
1403

1404
#ifdef CONFIG_ARCH_OMAP24XX
1405
	if (cpu_is_omap242x()) {
1406 1407 1408
		int rev;

		gpio_bank_count = 4;
1409
		gpio_bank = gpio_bank_242x;
1410
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1411 1412 1413 1414 1415 1416 1417 1418
		printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
	if (cpu_is_omap243x()) {
		int rev;

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1419
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1420
		printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
1421 1422
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1423 1424 1425 1426 1427 1428 1429
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
1430
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1431 1432 1433
		printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1434 1435 1436 1437 1438 1439
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
1440
		if (bank_is_mpuio(bank))
1441
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1442
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1443 1444 1445
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1446
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1447 1448
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1449
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1450
		}
1451
		if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
1452 1453 1454 1455 1456
			__raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);

			gpio_count = 32; /* 730 has 32-bit GPIOs */
		}
1457

1458
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1459
		if (bank->method == METHOD_GPIO_24XX) {
1460 1461 1462 1463
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};

1464 1465
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1466 1467 1468 1469
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1470 1471
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1472 1473
			gpio_count = 32;
		}
1474
#endif
D
David Brownell 已提交
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484

		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
		bank->chip.set = gpio_set;
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1485
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1486 1487
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1498 1499
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1500
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1501
			set_irq_chip_data(j, bank);
1502
			if (bank_is_mpuio(bank))
1503 1504 1505
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1506
			set_irq_handler(j, handle_simple_irq);
1507 1508 1509 1510
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
1511 1512 1513 1514 1515 1516 1517

		if (cpu_is_omap34xx()) {
			sprintf(clk_name, "gpio%d_dbck", i + 1);
			bank->dbck = clk_get(NULL, clk_name);
			if (IS_ERR(bank->dbck))
				printk(KERN_ERR "Could not get %s\n", clk_name);
		}
1518 1519 1520 1521
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1522
	if (cpu_is_omap16xx())
1523 1524
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1525 1526 1527
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1528 1529
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1530

1531 1532 1533
	return 0;
}

1534
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1535 1536 1537 1538
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1539
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1540 1541 1542 1543 1544 1545 1546
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1547
		unsigned long flags;
1548 1549

		switch (bank->method) {
1550
#ifdef CONFIG_ARCH_OMAP16XX
1551 1552 1553 1554 1555
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1556
#endif
1557
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1558
		case METHOD_GPIO_24XX:
1559
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1560 1561 1562
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1563
#endif
1564 1565 1566 1567
		default:
			continue;
		}

D
David Brownell 已提交
1568
		spin_lock_irqsave(&bank->lock, flags);
1569 1570 1571
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1572
		spin_unlock_irqrestore(&bank->lock, flags);
1573 1574 1575 1576 1577 1578 1579 1580 1581
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

1582
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1583 1584 1585 1586 1587 1588
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1589
		unsigned long flags;
1590 1591

		switch (bank->method) {
1592
#ifdef CONFIG_ARCH_OMAP16XX
1593 1594 1595 1596
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1597
#endif
1598
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1599
		case METHOD_GPIO_24XX:
1600 1601
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1602
			break;
1603
#endif
1604 1605 1606 1607
		default:
			continue;
		}

D
David Brownell 已提交
1608
		spin_lock_irqsave(&bank->lock, flags);
1609 1610
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1611
		spin_unlock_irqrestore(&bank->lock, flags);
1612 1613 1614 1615 1616 1617
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1618
	.name		= "gpio",
1619 1620 1621 1622 1623 1624 1625 1626
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1627 1628 1629

#endif

1630
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1646
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1647 1648 1649
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1650
#endif
1651 1652 1653 1654
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1655
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1656 1657
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1658
#endif
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1680
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1681 1682 1683 1684
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1685
#endif
1686 1687 1688 1689
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
1690
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1691
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1692
#endif
1693 1694 1695 1696
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
		if (l) {
			u32 old0, old1;
1697
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1698 1699 1700 1701 1702 1703
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1704
#endif
1705 1706 1707 1708 1709
		}
	}

}

1710 1711
#endif

1712 1713
/*
 * This may get called early from board specific init
1714
 * for boards that have interrupts routed via FPGA.
1715
 */
1716
int __init omap_gpio_init(void)
1717 1718 1719 1720 1721 1722 1723
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

1724 1725 1726 1727 1728 1729 1730
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
1731 1732
	mpuio_init();

1733 1734
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

1746 1747 1748 1749 1750 1751
EXPORT_SYMBOL(omap_request_gpio);
EXPORT_SYMBOL(omap_free_gpio);
EXPORT_SYMBOL(omap_set_gpio_direction);
EXPORT_SYMBOL(omap_set_gpio_dataout);
EXPORT_SYMBOL(omap_get_gpio_datain);

1752
arch_initcall(omap_gpio_sysinit);
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}


static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

1794
		if (bank_is_mpuio(bank))
1795
			gpio = OMAP_MPUIO(0);
1796
		else if (cpu_class_is_omap2() || cpu_is_omap730())
1797 1798 1799 1800
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;
D
David Brownell 已提交
1801
			const char	*label;
1802

D
David Brownell 已提交
1803 1804
			label = gpiochip_is_requested(&bank->chip, j);
			if (!label)
1805 1806 1807 1808 1809 1810
				continue;

			irq = bank->virtual_irq_start + j;
			value = omap_get_gpio_datain(gpio);
			is_in = gpio_is_input(bank, mask);

1811
			if (bank_is_mpuio(bank))
D
David Brownell 已提交
1812
				seq_printf(s, "MPUIO %2d ", j);
1813
			else
D
David Brownell 已提交
1814
				seq_printf(s, "GPIO %3d ", gpio);
1815
			seq_printf(s, "(%-20.20s): %s %s",
D
David Brownell 已提交
1816
					label,
1817 1818 1819
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

D
David Brownell 已提交
1820 1821
/* FIXME for at least omap2, show pullup/pulldown state */

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
			irqstat = irq_desc[irq].status;
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
D
David Brownell 已提交
1844
					trigger = "(?)";
1845 1846
					break;
				}
D
David Brownell 已提交
1847
				seq_printf(s, ", irq-%d %-8s%s",
1848 1849 1850 1851 1852 1853 1854
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
			seq_printf(s, "\n");
		}

1855
		if (bank_is_mpuio(bank)) {
1856 1857 1858 1859 1860 1861 1862 1863 1864
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
1865
	return single_open(file, dbg_gpio_show, &inode->i_private);
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
1877 1878
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
1879 1880 1881 1882
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif