perf_event.c 45.0 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/slab.h>
25
#include <linux/highmem.h>
26
#include <linux/cpu.h>
27
#include <linux/bitops.h>
I
Ingo Molnar 已提交
28 29

#include <asm/apic.h>
30
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
31
#include <asm/nmi.h>
32
#include <asm/compat.h>
33
#include <asm/smp.h>
34
#include <asm/alternative.h>
I
Ingo Molnar 已提交
35

36 37 38 39 40 41 42 43 44 45 46
#if 0
#undef wrmsrl
#define wrmsrl(msr, val) 					\
do {								\
	trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
			(unsigned long)(val));			\
	native_write_msr((msr), (u32)((u64)(val)), 		\
			(u32)((u64)(val) >> 32));		\
} while (0)
#endif

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/*
 *          |   NHM/WSM    |      SNB     |
 * register -------------------------------
 *          |  HT  | no HT |  HT  | no HT |
 *-----------------------------------------
 * offcore  | core | core  | cpu  | core  |
 * lbr_sel  | core | core  | cpu  | core  |
 * ld_lat   | cpu  | core  | cpu  | core  |
 *-----------------------------------------
 *
 * Given that there is a small number of shared regs,
 * we can pre-allocate their slot in the per-cpu
 * per-core reg tables.
 */
enum extra_reg_type {
	EXTRA_REG_NONE  = -1,	/* not used */

	EXTRA_REG_RSP_0 = 0,	/* offcore_response_0 */
	EXTRA_REG_RSP_1 = 1,	/* offcore_response_1 */

	EXTRA_REG_MAX		/* number of entries needed */
};

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
{
	unsigned long offset, addr = (unsigned long)from;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
	int ret;

	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;

		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);

90
		map = kmap_atomic(page);
91
		memcpy(to, map+offset, size);
92
		kunmap_atomic(map);
93 94 95 96 97 98 99 100 101 102 103
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

104
struct event_constraint {
105 106
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
107
		u64		idxmsk64;
108
	};
109 110
	u64	code;
	u64	cmask;
111
	int	weight;
112 113
};

114 115 116 117 118 119 120
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

121 122
struct intel_percore;

123 124
#define MAX_LBR_ENTRIES		16

125
struct cpu_hw_events {
126 127 128
	/*
	 * Generic x86 PMC bits
	 */
129
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
130
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
131
	unsigned long		running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
132
	int			enabled;
I
Ingo Molnar 已提交
133

134 135
	int			n_events;
	int			n_added;
136
	int			n_txn;
137
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
138
	u64			tags[X86_PMC_IDX_MAX];
139
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
140

141 142
	unsigned int		group_flag;

143 144 145 146 147 148
	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

149 150 151 152 153 154 155 156
	/*
	 * Intel LBR bits
	 */
	int				lbr_users;
	void				*lbr_context;
	struct perf_branch_stack	lbr_stack;
	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];

157
	/*
158 159
	 * manage shared (per-core, per-cpu) registers
	 * used on Intel NHM/WSM/SNB
160
	 */
161
	struct intel_shared_regs	*shared_regs;
162

163 164 165
	/*
	 * AMD specific bits
	 */
166
	struct amd_nb		*amd_nb;
167 168
};

169
#define __EVENT_CONSTRAINT(c, n, m, w) {\
170
	{ .idxmsk64 = (n) },		\
171 172
	.code = (c),			\
	.cmask = (m),			\
173
	.weight = (w),			\
174
}
175

176 177 178
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

179 180 181
/*
 * Constraint on the Event code.
 */
182
#define INTEL_EVENT_CONSTRAINT(c, n)	\
183
	EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
184

185 186
/*
 * Constraint on the Event code + UMask + fixed-mask
187 188 189 190 191 192 193 194
 *
 * filter mask to validate fixed counter events.
 * the following filters disqualify for fixed counters:
 *  - inv
 *  - edge
 *  - cnt-mask
 *  The other filters are supported by fixed counters.
 *  The any-thread option is supported starting with v3.
195
 */
196
#define FIXED_EVENT_CONSTRAINT(c, n)	\
197
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
198

199 200 201
/*
 * Constraint on the Event code + UMask
 */
202
#define INTEL_UEVENT_CONSTRAINT(c, n)	\
203 204
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

205 206 207 208
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
209
	for ((e) = (c); (e)->weight; (e)++)
210

211 212 213 214 215 216 217 218 219 220
/*
 * Per register state.
 */
struct er_account {
	raw_spinlock_t		lock;	/* per-core: protect structure */
	u64			config;	/* extra MSR config */
	u64			reg;	/* extra MSR number */
	atomic_t		ref;	/* reference count */
};

221 222
/*
 * Extra registers for specific events.
223
 *
224
 * Some events need large masks and require external MSRs.
225 226 227 228 229
 * Those extra MSRs end up being shared for all events on
 * a PMU and sometimes between PMU of sibling HT threads.
 * In either case, the kernel needs to handle conflicting
 * accesses to those extra, shared, regs. The data structure
 * to manage those registers is stored in cpu_hw_event.
230 231 232 233 234 235
 */
struct extra_reg {
	unsigned int		event;
	unsigned int		msr;
	u64			config_mask;
	u64			valid_mask;
236
	int			idx;  /* per_xxx->regs[] reg index */
237 238
};

239
#define EVENT_EXTRA_REG(e, ms, m, vm, i) {	\
240 241 242 243
	.event = (e),		\
	.msr = (ms),		\
	.config_mask = (m),	\
	.valid_mask = (vm),	\
244
	.idx = EXTRA_REG_##i	\
245
	}
246 247 248 249 250

#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx)	\
	EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)

#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
251

252 253 254 255 256 257 258 259 260 261 262
union perf_capabilities {
	struct {
		u64	lbr_format    : 6;
		u64	pebs_trap     : 1;
		u64	pebs_arch_reg : 1;
		u64	pebs_format   : 4;
		u64	smm_freeze    : 1;
	};
	u64	capabilities;
};

I
Ingo Molnar 已提交
263
/*
264
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
265
 */
266
struct x86_pmu {
267 268 269
	/*
	 * Generic x86 PMC bits
	 */
270 271
	const char	*name;
	int		version;
272
	int		(*handle_irq)(struct pt_regs *);
273
	void		(*disable_all)(void);
274
	void		(*enable_all)(int added);
275 276
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
277
	void		(*hw_watchdog_set_attr)(struct perf_event_attr *attr);
278
	int		(*hw_config)(struct perf_event *event);
279
	int		(*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
280 281
	unsigned	eventsel;
	unsigned	perfctr;
282
	u64		(*event_map)(int);
283
	int		max_events;
284 285 286 287
	int		num_counters;
	int		num_counters_fixed;
	int		cntval_bits;
	u64		cntval_mask;
288
	int		apic;
289
	u64		max_period;
290 291 292 293
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

294 295
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
296
	struct event_constraint *event_constraints;
297
	void		(*quirks)(void);
298
	int		perfctr_second_write;
299

300
	int		(*cpu_prepare)(int cpu);
301 302 303
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
304 305 306 307

	/*
	 * Intel Arch Perfmon v2+
	 */
308 309
	u64			intel_ctrl;
	union perf_capabilities intel_cap;
310 311 312 313 314

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
315
	int		bts_active, pebs_active;
316 317 318
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
319 320 321 322 323 324

	/*
	 * Intel LBR
	 */
	unsigned long	lbr_tos, lbr_from, lbr_to; /* MSR base regs       */
	int		lbr_nr;			   /* hardware stack size */
325 326 327 328 329

	/*
	 * Extra registers for events
	 */
	struct extra_reg *extra_regs;
330
	unsigned int er_flags;
331 332
};

333 334 335
#define ERF_NO_HT_SHARING	1
#define ERF_HAS_RSP_1		2

336
static struct x86_pmu x86_pmu __read_mostly;
337

338
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
339 340
	.enabled = 1,
};
I
Ingo Molnar 已提交
341

342
static int x86_perf_event_set_period(struct perf_event *event);
343

344
/*
345
 * Generalized hw caching related hw_event table, filled
346
 * in on a per model basis. A value of 0 means
347 348
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
349 350 351 352 353 354 355 356 357
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
358 359 360 361
static u64 __read_mostly hw_cache_extra_regs
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
362

363 364 365 366 367 368
void hw_nmi_watchdog_set_attr(struct perf_event_attr *wd_attr)
{
	if (x86_pmu.hw_watchdog_set_attr)
		x86_pmu.hw_watchdog_set_attr(wd_attr);
}

369
/*
370 371
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
372 373
 * Returns the delta events processed.
 */
374
static u64
375
x86_perf_event_update(struct perf_event *event)
376
{
377
	struct hw_perf_event *hwc = &event->hw;
378
	int shift = 64 - x86_pmu.cntval_bits;
379
	u64 prev_raw_count, new_raw_count;
380
	int idx = hwc->idx;
381
	s64 delta;
382

383 384 385
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

386
	/*
387
	 * Careful: an NMI might modify the previous event value.
388 389 390
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
391
	 * count to the generic event atomically:
392 393
	 */
again:
394
	prev_raw_count = local64_read(&hwc->prev_count);
395
	rdmsrl(hwc->event_base, new_raw_count);
396

397
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
398 399 400 401 402 403
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
404
	 * (event-)time and add that to the generic event.
405 406
	 *
	 * Careful, not all hw sign-extends above the physical width
407
	 * of the count.
408
	 */
409 410
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
411

412 413
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
414 415

	return new_raw_count;
416 417
}

418 419
static inline int x86_pmu_addr_offset(int index)
{
420 421 422 423 424 425 426 427 428 429
	int offset;

	/* offset = X86_FEATURE_PERFCTR_CORE ? index << 1 : index */
	alternative_io(ASM_NOP2,
		       "shll $1, %%eax",
		       X86_FEATURE_PERFCTR_CORE,
		       "=a" (offset),
		       "a"  (index));

	return offset;
430 431
}

432 433
static inline unsigned int x86_pmu_config_addr(int index)
{
434
	return x86_pmu.eventsel + x86_pmu_addr_offset(index);
435 436 437 438
}

static inline unsigned int x86_pmu_event_addr(int index)
{
439
	return x86_pmu.perfctr + x86_pmu_addr_offset(index);
440 441
}

442 443 444 445 446
/*
 * Find and validate any extra registers to set up.
 */
static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
{
447
	struct hw_perf_event_extra *reg;
448 449
	struct extra_reg *er;

450
	reg = &event->hw.extra_reg;
451 452 453 454 455 456 457 458 459

	if (!x86_pmu.extra_regs)
		return 0;

	for (er = x86_pmu.extra_regs; er->msr; er++) {
		if (er->event != (config & er->config_mask))
			continue;
		if (event->attr.config1 & ~er->valid_mask)
			return -EINVAL;
460 461 462 463

		reg->idx = er->idx;
		reg->config = event->attr.config1;
		reg->reg = er->msr;
464 465 466 467 468
		break;
	}
	return 0;
}

469
static atomic_t active_events;
P
Peter Zijlstra 已提交
470 471
static DEFINE_MUTEX(pmc_reserve_mutex);

472 473
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
474 475 476 477
static bool reserve_pmc_hardware(void)
{
	int i;

478
	for (i = 0; i < x86_pmu.num_counters; i++) {
479
		if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
P
Peter Zijlstra 已提交
480 481 482
			goto perfctr_fail;
	}

483
	for (i = 0; i < x86_pmu.num_counters; i++) {
484
		if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
P
Peter Zijlstra 已提交
485 486 487 488 489 490 491
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
492
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
493

494
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
495 496 497

perfctr_fail:
	for (i--; i >= 0; i--)
498
		release_perfctr_nmi(x86_pmu_event_addr(i));
P
Peter Zijlstra 已提交
499 500 501 502 503 504 505 506

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

507
	for (i = 0; i < x86_pmu.num_counters; i++) {
508 509
		release_perfctr_nmi(x86_pmu_event_addr(i));
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
510 511 512
	}
}

513 514 515 516 517 518 519
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

520 521 522
static bool check_hw_exists(void)
{
	u64 val, val_new = 0;
523
	int i, reg, ret = 0;
524

525 526 527 528 529
	/*
	 * Check to see if the BIOS enabled any of the counters, if so
	 * complain and bail.
	 */
	for (i = 0; i < x86_pmu.num_counters; i++) {
530
		reg = x86_pmu_config_addr(i);
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
			goto bios_fail;
	}

	if (x86_pmu.num_counters_fixed) {
		reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
			if (val & (0x03 << i*4))
				goto bios_fail;
		}
	}

	/*
	 * Now write a value and read it back to see if it matches,
	 * this is needed to detect certain hardware emulators (qemu/kvm)
	 * that don't trap on the MSR access and always return 0s.
	 */
554
	val = 0xabcdUL;
555 556
	ret = checking_wrmsrl(x86_pmu_event_addr(0), val);
	ret |= rdmsrl_safe(x86_pmu_event_addr(0), &val_new);
557
	if (ret || val != val_new)
558
		goto msr_fail;
559 560

	return true;
561 562

bios_fail:
563 564 565 566
	/*
	 * We still allow the PMU driver to operate:
	 */
	printk(KERN_CONT "Broken BIOS detected, complain to your hardware vendor.\n");
567
	printk(KERN_ERR FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n", reg, val);
568 569

	return true;
570 571 572

msr_fail:
	printk(KERN_CONT "Broken PMU hardware detected, using software events only.\n");
573

574
	return false;
575 576
}

577
static void reserve_ds_buffers(void);
578
static void release_ds_buffers(void);
579

580
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
581
{
582
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
583
		release_pmc_hardware();
584
		release_ds_buffers();
P
Peter Zijlstra 已提交
585 586 587 588
		mutex_unlock(&pmc_reserve_mutex);
	}
}

589 590 591 592 593
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

594
static inline int
595
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
596
{
597
	struct perf_event_attr *attr = &event->attr;
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;
624 625
	attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
	return x86_pmu_extra_regs(val, event);
626 627
}

628 629 630 631 632 633
static int x86_setup_perfctr(struct perf_event *event)
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

634
	if (!is_sampling_event(event)) {
635 636
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
637
		local64_set(&hwc->period_left, hwc->sample_period);
638 639 640 641 642 643 644 645 646 647 648
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
	}

649 650 651 652
	/*
	 * Do not allow config1 (extended registers) to propagate,
	 * there's no sane user-space generalization yet:
	 */
653
	if (attr->type == PERF_TYPE_RAW)
654
		return 0;
655 656

	if (attr->type == PERF_TYPE_HW_CACHE)
657
		return set_ext_hw_attr(hwc, event);
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	/*
	 * Branch tracing:
	 */
P
Peter Zijlstra 已提交
676 677
	if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
	    !attr->freq && hwc->sample_period == 1) {
678
		/* BTS is not supported by this architecture. */
679
		if (!x86_pmu.bts_active)
680 681 682 683 684 685 686 687 688 689 690
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (!attr->exclude_kernel)
			return -EOPNOTSUPP;
	}

	hwc->config |= config;

	return 0;
}
691

692
static int x86_pmu_hw_config(struct perf_event *event)
693
{
P
Peter Zijlstra 已提交
694 695 696 697
	if (event->attr.precise_ip) {
		int precise = 0;

		/* Support for constant skid */
698
		if (x86_pmu.pebs_active) {
P
Peter Zijlstra 已提交
699 700
			precise++;

701 702 703 704
			/* Support for IP fixup */
			if (x86_pmu.lbr_nr)
				precise++;
		}
P
Peter Zijlstra 已提交
705 706 707 708 709

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
	}

710 711 712 713
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
714
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
715 716 717 718

	/*
	 * Count user and OS events unless requested not to
	 */
719 720 721 722
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
723

724 725
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
726

727
	return x86_setup_perfctr(event);
728 729
}

I
Ingo Molnar 已提交
730
/*
731
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
732
 */
733
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
734
{
P
Peter Zijlstra 已提交
735
	int err;
I
Ingo Molnar 已提交
736

737 738
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
739

P
Peter Zijlstra 已提交
740
	err = 0;
741
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
742
		mutex_lock(&pmc_reserve_mutex);
743
		if (atomic_read(&active_events) == 0) {
744 745
			if (!reserve_pmc_hardware())
				err = -EBUSY;
746 747
			else
				reserve_ds_buffers();
748 749
		}
		if (!err)
750
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
751 752 753 754 755
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

756
	event->destroy = hw_perf_event_destroy;
757

758 759 760
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
761

762 763 764
	/* mark unused */
	event->hw.extra_reg.idx = EXTRA_REG_NONE;

765
	return x86_pmu.hw_config(event);
766 767
}

768
static void x86_pmu_disable_all(void)
769
{
770
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
771 772
	int idx;

773
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
774 775
		u64 val;

776
		if (!test_bit(idx, cpuc->active_mask))
777
			continue;
778
		rdmsrl(x86_pmu_config_addr(idx), val);
779
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
780
			continue;
781
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
782
		wrmsrl(x86_pmu_config_addr(idx), val);
783 784 785
	}
}

P
Peter Zijlstra 已提交
786
static void x86_pmu_disable(struct pmu *pmu)
787
{
788 789
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

790
	if (!x86_pmu_initialized())
791
		return;
792

793 794 795 796 797 798
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
799 800

	x86_pmu.disable_all();
801
}
I
Ingo Molnar 已提交
802

803 804 805
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
					  u64 enable_mask)
{
806 807
	if (hwc->extra_reg.reg)
		wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
808
	wrmsrl(hwc->config_base, hwc->config | enable_mask);
809 810
}

811
static void x86_pmu_enable_all(int added)
812
{
813
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
814 815
	int idx;

816
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
817
		struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
818

819
		if (!test_bit(idx, cpuc->active_mask))
820
			continue;
821

822
		__x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
823 824 825
	}
}

P
Peter Zijlstra 已提交
826
static struct pmu pmu;
827 828 829 830 831 832 833 834

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
835
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
836
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
837
	int i, j, w, wmax, num = 0;
838 839 840 841 842
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
843 844
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
845 846
	}

847 848 849
	/*
	 * fastpath, try to reuse previous register
	 */
850
	for (i = 0; i < n; i++) {
851
		hwc = &cpuc->event_list[i]->hw;
852
		c = constraints[i];
853 854 855 856 857 858

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
859
		if (!test_bit(hwc->idx, c->idxmsk))
860 861 862 863 864 865
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
866
		__set_bit(hwc->idx, used_mask);
867 868 869
		if (assign)
			assign[i] = hwc->idx;
	}
870
	if (i == n)
871 872 873 874 875 876 877 878
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

879 880 881 882 883 884 885 886 887
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
888
	wmax = x86_pmu.num_counters;
889 890 891 892 893 894

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
895
	if (x86_pmu.num_counters_fixed)
896 897
		wmax++;

898
	for (w = 1, num = n; num && w <= wmax; w++) {
899
		/* for each event */
900
		for (i = 0; num && i < n; i++) {
901
			c = constraints[i];
902 903
			hwc = &cpuc->event_list[i]->hw;

904
			if (c->weight != w)
905 906
				continue;

907
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
908 909 910 911 912 913 914
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
915
			__set_bit(j, used_mask);
916

917 918 919 920 921
			if (assign)
				assign[i] = j;
			num--;
		}
	}
922
done:
923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

945
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
961
		    event->state <= PERF_EVENT_STATE_OFF)
962 963 964 965 966 967 968 969 970 971 972 973
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
974
				struct cpu_hw_events *cpuc, int i)
975
{
976 977 978 979 980
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
981 982 983 984 985 986

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
987
		hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - X86_PMC_IDX_FIXED);
988
	} else {
989 990
		hwc->config_base = x86_pmu_config_addr(hwc->idx);
		hwc->event_base  = x86_pmu_event_addr(hwc->idx);
991 992 993
	}
}

994 995 996 997 998 999 1000 1001 1002
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
1003 1004
static void x86_pmu_start(struct perf_event *event, int flags);
static void x86_pmu_stop(struct perf_event *event, int flags);
1005

P
Peter Zijlstra 已提交
1006
static void x86_pmu_enable(struct pmu *pmu)
1007
{
1008 1009 1010
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
1011
	int i, added = cpuc->n_added;
1012

1013
	if (!x86_pmu_initialized())
1014
		return;
1015 1016 1017 1018

	if (cpuc->enabled)
		return;

1019
	if (cpuc->n_added) {
1020
		int n_running = cpuc->n_events - cpuc->n_added;
1021 1022 1023 1024 1025 1026 1027
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
1028
		for (i = 0; i < n_running; i++) {
1029 1030 1031
			event = cpuc->event_list[i];
			hwc = &event->hw;

1032 1033 1034 1035 1036 1037 1038 1039
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
1040 1041
				continue;

P
Peter Zijlstra 已提交
1042 1043 1044 1045 1046 1047 1048 1049
			/*
			 * Ensure we don't accidentally enable a stopped
			 * counter simply because we rescheduled.
			 */
			if (hwc->state & PERF_HES_STOPPED)
				hwc->state |= PERF_HES_ARCH;

			x86_pmu_stop(event, PERF_EF_UPDATE);
1050 1051 1052 1053 1054 1055
		}

		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

1056
			if (!match_prev_assignment(hwc, cpuc, i))
1057
				x86_assign_hw_event(event, cpuc, i);
1058 1059
			else if (i < n_running)
				continue;
1060

P
Peter Zijlstra 已提交
1061 1062 1063 1064
			if (hwc->state & PERF_HES_ARCH)
				continue;

			x86_pmu_start(event, PERF_EF_RELOAD);
1065 1066 1067 1068
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
1069 1070 1071 1072

	cpuc->enabled = 1;
	barrier();

1073
	x86_pmu.enable_all(added);
1074 1075
}

1076
static inline void x86_pmu_disable_event(struct perf_event *event)
1077
{
1078
	struct hw_perf_event *hwc = &event->hw;
1079

1080
	wrmsrl(hwc->config_base, hwc->config);
1081 1082
}

1083
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
1084

1085 1086
/*
 * Set the next IRQ period, based on the hwc->period_left value.
1087
 * To be called with the event disabled in hw:
1088
 */
1089
static int
1090
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
1091
{
1092
	struct hw_perf_event *hwc = &event->hw;
1093
	s64 left = local64_read(&hwc->period_left);
1094
	s64 period = hwc->sample_period;
1095
	int ret = 0, idx = hwc->idx;
1096

1097 1098 1099
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

1100
	/*
1101
	 * If we are way outside a reasonable range then just skip forward:
1102 1103 1104
	 */
	if (unlikely(left <= -period)) {
		left = period;
1105
		local64_set(&hwc->period_left, left);
1106
		hwc->last_period = period;
1107
		ret = 1;
1108 1109 1110 1111
	}

	if (unlikely(left <= 0)) {
		left += period;
1112
		local64_set(&hwc->period_left, left);
1113
		hwc->last_period = period;
1114
		ret = 1;
1115
	}
1116
	/*
1117
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1118 1119 1120
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
1121

1122 1123 1124
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1125
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
1126 1127

	/*
1128
	 * The hw event starts counting from this event offset,
1129 1130
	 * mark it to be able to extra future deltas:
	 */
1131
	local64_set(&hwc->prev_count, (u64)-left);
1132

1133
	wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
1134 1135 1136 1137 1138 1139 1140

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
1141
		wrmsrl(hwc->event_base,
1142
			(u64)(-left) & x86_pmu.cntval_mask);
1143
	}
1144

1145
	perf_event_update_userpage(event);
1146

1147
	return ret;
1148 1149
}

1150
static void x86_pmu_enable_event(struct perf_event *event)
1151
{
T
Tejun Heo 已提交
1152
	if (__this_cpu_read(cpu_hw_events.enabled))
1153 1154
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
1155 1156
}

1157
/*
P
Peter Zijlstra 已提交
1158
 * Add a single event to the PMU.
1159 1160 1161
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
1162
 */
P
Peter Zijlstra 已提交
1163
static int x86_pmu_add(struct perf_event *event, int flags)
1164 1165
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1166 1167 1168
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
1169

1170
	hwc = &event->hw;
1171

P
Peter Zijlstra 已提交
1172
	perf_pmu_disable(event->pmu);
1173
	n0 = cpuc->n_events;
1174 1175 1176
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
1177

P
Peter Zijlstra 已提交
1178 1179 1180 1181
	hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
	if (!(flags & PERF_EF_START))
		hwc->state |= PERF_HES_ARCH;

1182 1183
	/*
	 * If group events scheduling transaction was started,
L
Lucas De Marchi 已提交
1184
	 * skip the schedulability test here, it will be performed
P
Peter Zijlstra 已提交
1185
	 * at commit time (->commit_txn) as a whole
1186
	 */
1187
	if (cpuc->group_flag & PERF_EVENT_TXN)
1188
		goto done_collect;
1189

1190
	ret = x86_pmu.schedule_events(cpuc, n, assign);
1191
	if (ret)
1192
		goto out;
1193 1194 1195 1196 1197
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1198

1199
done_collect:
1200
	cpuc->n_events = n;
1201
	cpuc->n_added += n - n0;
1202
	cpuc->n_txn += n - n0;
1203

1204 1205
	ret = 0;
out:
P
Peter Zijlstra 已提交
1206
	perf_pmu_enable(event->pmu);
1207
	return ret;
I
Ingo Molnar 已提交
1208 1209
}

P
Peter Zijlstra 已提交
1210
static void x86_pmu_start(struct perf_event *event, int flags)
1211
{
P
Peter Zijlstra 已提交
1212 1213 1214
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

P
Peter Zijlstra 已提交
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
		return;

	if (WARN_ON_ONCE(idx == -1))
		return;

	if (flags & PERF_EF_RELOAD) {
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
		x86_perf_event_set_period(event);
	}

	event->hw.state = 0;
1227

P
Peter Zijlstra 已提交
1228 1229
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1230
	__set_bit(idx, cpuc->running);
1231
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1232
	perf_event_update_userpage(event);
1233 1234
}

1235
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1236
{
1237
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1238
	u64 pebs;
1239
	struct cpu_hw_events *cpuc;
1240
	unsigned long flags;
1241 1242
	int cpu, idx;

1243
	if (!x86_pmu.num_counters)
1244
		return;
I
Ingo Molnar 已提交
1245

1246
	local_irq_save(flags);
I
Ingo Molnar 已提交
1247 1248

	cpu = smp_processor_id();
1249
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1250

1251
	if (x86_pmu.version >= 2) {
1252 1253 1254 1255
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1256
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1257 1258 1259 1260 1261 1262

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1263
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
1264
	}
1265
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1266

1267
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1268 1269
		rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
		rdmsrl(x86_pmu_event_addr(idx), pmc_count);
I
Ingo Molnar 已提交
1270

1271
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1272

1273
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1274
			cpu, idx, pmc_ctrl);
1275
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1276
			cpu, idx, pmc_count);
1277
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1278
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1279
	}
1280
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1281 1282
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1283
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1284 1285
			cpu, idx, pmc_count);
	}
1286
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1287 1288
}

P
Peter Zijlstra 已提交
1289
static void x86_pmu_stop(struct perf_event *event, int flags)
I
Ingo Molnar 已提交
1290
{
1291
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1292
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1293

P
Peter Zijlstra 已提交
1294 1295 1296 1297 1298 1299
	if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
		x86_pmu.disable(event);
		cpuc->events[hwc->idx] = NULL;
		WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
		hwc->state |= PERF_HES_STOPPED;
	}
1300

P
Peter Zijlstra 已提交
1301 1302 1303 1304 1305 1306 1307 1308
	if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
		/*
		 * Drain the remaining delta count out of a event
		 * that we are disabling:
		 */
		x86_perf_event_update(event);
		hwc->state |= PERF_HES_UPTODATE;
	}
1309 1310
}

P
Peter Zijlstra 已提交
1311
static void x86_pmu_del(struct perf_event *event, int flags)
1312 1313 1314 1315
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1316 1317 1318 1319 1320
	/*
	 * If we're called during a txn, we don't need to do anything.
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
	 */
1321
	if (cpuc->group_flag & PERF_EVENT_TXN)
1322 1323
		return;

P
Peter Zijlstra 已提交
1324
	x86_pmu_stop(event, PERF_EF_UPDATE);
1325

1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1336
			break;
1337 1338
		}
	}
1339
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1340 1341
}

1342
static int x86_pmu_handle_irq(struct pt_regs *regs)
1343
{
1344
	struct perf_sample_data data;
1345 1346
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
V
Vince Weaver 已提交
1347
	int idx, handled = 0;
1348 1349
	u64 val;

1350
	perf_sample_data_init(&data, 0);
1351

1352
	cpuc = &__get_cpu_var(cpu_hw_events);
1353

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
	/*
	 * Some chipsets need to unmask the LVTPC in a particular spot
	 * inside the nmi handler.  As a result, the unmasking was pushed
	 * into all the nmi handlers.
	 *
	 * This generic handler doesn't seem to have any issues where the
	 * unmasking occurs so it was left at the top.
	 */
	apic_write(APIC_LVTPC, APIC_DM_NMI);

1364
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1365 1366 1367 1368 1369 1370 1371 1372
		if (!test_bit(idx, cpuc->active_mask)) {
			/*
			 * Though we deactivated the counter some cpus
			 * might still deliver spurious interrupts still
			 * in flight. Catch them:
			 */
			if (__test_and_clear_bit(idx, cpuc->running))
				handled++;
1373
			continue;
1374
		}
1375

1376
		event = cpuc->events[idx];
1377

1378
		val = x86_perf_event_update(event);
1379
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1380
			continue;
1381

1382
		/*
1383
		 * event overflow
1384
		 */
1385
		handled++;
1386
		data.period	= event->hw.last_period;
1387

1388
		if (!x86_perf_event_set_period(event))
1389 1390
			continue;

1391
		if (perf_event_overflow(event, &data, regs))
P
Peter Zijlstra 已提交
1392
			x86_pmu_stop(event, 0);
1393
	}
1394

1395 1396 1397
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1398 1399
	return handled;
}
1400

1401
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1402
{
1403
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1404
		return;
1405

I
Ingo Molnar 已提交
1406
	/*
1407
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1408
	 */
1409
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1410 1411
}

1412 1413 1414 1415 1416 1417 1418
struct pmu_nmi_state {
	unsigned int	marked;
	int		handled;
};

static DEFINE_PER_CPU(struct pmu_nmi_state, pmu_nmi);

I
Ingo Molnar 已提交
1419
static int __kprobes
1420
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1421 1422 1423
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
1424 1425
	unsigned int this_nmi;
	int handled;
1426

1427
	if (!atomic_read(&active_events))
1428 1429
		return NOTIFY_DONE;

1430 1431 1432
	switch (cmd) {
	case DIE_NMI:
		break;
1433 1434
	case DIE_NMIUNKNOWN:
		this_nmi = percpu_read(irq_stat.__nmi_count);
T
Tejun Heo 已提交
1435
		if (this_nmi != __this_cpu_read(pmu_nmi.marked))
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
			/* let the kernel handle the unknown nmi */
			return NOTIFY_DONE;
		/*
		 * This one is a PMU back-to-back nmi. Two events
		 * trigger 'simultaneously' raising two back-to-back
		 * NMIs. If the first NMI handles both, the latter
		 * will be empty and daze the CPU. So, we drop it to
		 * avoid false-positive 'unknown nmi' messages.
		 */
		return NOTIFY_STOP;
1446
	default:
I
Ingo Molnar 已提交
1447
		return NOTIFY_DONE;
1448
	}
I
Ingo Molnar 已提交
1449

1450 1451 1452 1453 1454 1455 1456
	handled = x86_pmu.handle_irq(args->regs);
	if (!handled)
		return NOTIFY_DONE;

	this_nmi = percpu_read(irq_stat.__nmi_count);
	if ((handled > 1) ||
		/* the next nmi could be a back-to-back nmi */
T
Tejun Heo 已提交
1457 1458
	    ((__this_cpu_read(pmu_nmi.marked) == this_nmi) &&
	     (__this_cpu_read(pmu_nmi.handled) > 1))) {
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
		/*
		 * We could have two subsequent back-to-back nmis: The
		 * first handles more than one counter, the 2nd
		 * handles only one counter and the 3rd handles no
		 * counter.
		 *
		 * This is the 2nd nmi because the previous was
		 * handling more than one counter. We will mark the
		 * next (3rd) and then drop it if unhandled.
		 */
T
Tejun Heo 已提交
1469 1470
		__this_cpu_write(pmu_nmi.marked, this_nmi + 1);
		__this_cpu_write(pmu_nmi.handled, handled);
1471
	}
I
Ingo Molnar 已提交
1472

1473
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1474 1475
}

1476 1477 1478
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
1479
	.priority		= NMI_LOCAL_LOW_PRIOR,
1480 1481
};

1482
static struct event_constraint unconstrained;
1483
static struct event_constraint emptyconstraint;
1484 1485

static struct event_constraint *
1486
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1487
{
1488
	struct event_constraint *c;
1489 1490 1491

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1492 1493
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1494 1495
		}
	}
1496 1497

	return &unconstrained;
1498 1499
}

1500 1501
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1502
#include "perf_event_p4.c"
1503
#include "perf_event_intel_lbr.c"
1504
#include "perf_event_intel_ds.c"
1505
#include "perf_event_intel.c"
1506

1507 1508 1509 1510
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;
1511
	int ret = NOTIFY_OK;
1512 1513 1514 1515

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
1516
			ret = x86_pmu.cpu_prepare(cpu);
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

1529
	case CPU_UP_CANCELED:
1530 1531 1532 1533 1534 1535 1536 1537 1538
	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

1539
	return ret;
1540 1541
}

1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1552
static int __init init_hw_perf_events(void)
1553
{
1554
	struct event_constraint *c;
1555 1556
	int err;

1557
	pr_info("Performance Events: ");
1558

1559 1560
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1561
		err = intel_pmu_init();
1562
		break;
1563
	case X86_VENDOR_AMD:
1564
		err = amd_pmu_init();
1565
		break;
1566
	default:
1567
		return 0;
1568
	}
1569
	if (err != 0) {
1570
		pr_cont("no PMU driver, software events only.\n");
1571
		return 0;
1572
	}
1573

1574 1575
	pmu_check_apic();

1576
	/* sanity check that the hardware exists or is emulated */
1577
	if (!check_hw_exists())
1578
		return 0;
1579

1580
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1581

1582 1583 1584
	if (x86_pmu.quirks)
		x86_pmu.quirks();

1585
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
1586
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
1587 1588
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1589
	}
1590
	x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
I
Ingo Molnar 已提交
1591

1592
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
1593
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
1594 1595
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1596
	}
1597

1598
	x86_pmu.intel_ctrl |=
1599
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1600

1601 1602
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1603

1604
	unconstrained = (struct event_constraint)
1605 1606
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
				   0, x86_pmu.num_counters);
1607

1608 1609
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1610
			if (c->cmask != X86_RAW_EVENT_MASK)
1611 1612
				continue;

1613 1614
			c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
			c->weight += x86_pmu.num_counters;
1615 1616 1617
		}
	}

I
Ingo Molnar 已提交
1618
	pr_info("... version:                %d\n",     x86_pmu.version);
1619 1620 1621
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1622
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1623
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1624
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1625

P
Peter Zijlstra 已提交
1626
	perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
1627
	perf_cpu_notifier(x86_pmu_notifier);
1628 1629

	return 0;
I
Ingo Molnar 已提交
1630
}
1631
early_initcall(init_hw_perf_events);
I
Ingo Molnar 已提交
1632

1633
static inline void x86_pmu_read(struct perf_event *event)
1634
{
1635
	x86_perf_event_update(event);
1636 1637
}

1638 1639 1640 1641 1642
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
 */
P
Peter Zijlstra 已提交
1643
static void x86_pmu_start_txn(struct pmu *pmu)
1644
{
P
Peter Zijlstra 已提交
1645
	perf_pmu_disable(pmu);
T
Tejun Heo 已提交
1646 1647
	__this_cpu_or(cpu_hw_events.group_flag, PERF_EVENT_TXN);
	__this_cpu_write(cpu_hw_events.n_txn, 0);
1648 1649 1650 1651 1652 1653 1654
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1655
static void x86_pmu_cancel_txn(struct pmu *pmu)
1656
{
T
Tejun Heo 已提交
1657
	__this_cpu_and(cpu_hw_events.group_flag, ~PERF_EVENT_TXN);
1658 1659 1660
	/*
	 * Truncate the collected events.
	 */
T
Tejun Heo 已提交
1661 1662
	__this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
	__this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
P
Peter Zijlstra 已提交
1663
	perf_pmu_enable(pmu);
1664 1665 1666 1667 1668 1669 1670
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
 */
P
Peter Zijlstra 已提交
1671
static int x86_pmu_commit_txn(struct pmu *pmu)
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1692
	cpuc->group_flag &= ~PERF_EVENT_TXN;
P
Peter Zijlstra 已提交
1693
	perf_pmu_enable(pmu);
1694 1695
	return 0;
}
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
/*
 * a fake_cpuc is used to validate event groups. Due to
 * the extra reg logic, we need to also allocate a fake
 * per_core and per_cpu structure. Otherwise, group events
 * using extra reg may conflict without the kernel being
 * able to catch this when the last event gets added to
 * the group.
 */
static void free_fake_cpuc(struct cpu_hw_events *cpuc)
{
	kfree(cpuc->shared_regs);
	kfree(cpuc);
}

static struct cpu_hw_events *allocate_fake_cpuc(void)
{
	struct cpu_hw_events *cpuc;
	int cpu = raw_smp_processor_id();

	cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
	if (!cpuc)
		return ERR_PTR(-ENOMEM);

	/* only needed, if we have extra_regs */
	if (x86_pmu.extra_regs) {
		cpuc->shared_regs = allocate_shared_regs(cpu);
		if (!cpuc->shared_regs)
			goto error;
	}
	return cpuc;
error:
	free_fake_cpuc(cpuc);
	return ERR_PTR(-ENOMEM);
}
1730

1731 1732 1733 1734 1735 1736 1737 1738 1739
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

1740 1741 1742
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
1743 1744 1745 1746 1747 1748 1749 1750 1751

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

1752
	free_fake_cpuc(fake_cpuc);
1753 1754 1755 1756

	return ret;
}

1757 1758 1759 1760
/*
 * validate a single event group
 *
 * validation include:
1761 1762 1763
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1764 1765 1766 1767
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1768 1769
static int validate_group(struct perf_event *event)
{
1770
	struct perf_event *leader = event->group_leader;
1771
	struct cpu_hw_events *fake_cpuc;
1772
	int ret = -ENOSPC, n;
1773

1774 1775 1776
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
1777 1778 1779 1780 1781 1782
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1783
	n = collect_events(fake_cpuc, leader, true);
1784
	if (n < 0)
1785
		goto out;
1786

1787 1788
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1789
	if (n < 0)
1790
		goto out;
1791

1792
	fake_cpuc->n_events = n;
1793

1794
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
1795 1796

out:
1797
	free_fake_cpuc(fake_cpuc);
1798
	return ret;
1799 1800
}

1801
static int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1802
{
P
Peter Zijlstra 已提交
1803
	struct pmu *tmp;
I
Ingo Molnar 已提交
1804 1805
	int err;

1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
1817
	if (!err) {
1818 1819 1820 1821 1822 1823 1824 1825
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1826 1827
		if (event->group_leader != event)
			err = validate_group(event);
1828 1829
		else
			err = validate_event(event);
1830 1831

		event->pmu = tmp;
1832
	}
1833
	if (err) {
1834 1835
		if (event->destroy)
			event->destroy(event);
1836
	}
I
Ingo Molnar 已提交
1837

1838
	return err;
I
Ingo Molnar 已提交
1839
}
1840

1841
static struct pmu pmu = {
P
Peter Zijlstra 已提交
1842 1843 1844
	.pmu_enable	= x86_pmu_enable,
	.pmu_disable	= x86_pmu_disable,

1845
	.event_init	= x86_pmu_event_init,
P
Peter Zijlstra 已提交
1846 1847 1848

	.add		= x86_pmu_add,
	.del		= x86_pmu_del,
1849 1850 1851
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
	.read		= x86_pmu_read,
P
Peter Zijlstra 已提交
1852

1853 1854 1855 1856 1857
	.start_txn	= x86_pmu_start_txn,
	.cancel_txn	= x86_pmu_cancel_txn,
	.commit_txn	= x86_pmu_commit_txn,
};

1858 1859 1860 1861 1862 1863
/*
 * callchain support
 */

static int backtrace_stack(void *data, char *name)
{
1864
	return 0;
1865 1866 1867 1868 1869 1870
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

1871
	perf_callchain_store(entry, addr);
1872 1873 1874 1875 1876
}

static const struct stacktrace_ops backtrace_ops = {
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1877
	.walk_stack		= print_context_stack_bp,
1878 1879
};

1880 1881
void
perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
1882
{
1883 1884
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1885
		return;
1886 1887
	}

1888
	perf_callchain_store(entry, regs->ip);
1889

1890
	dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry);
1891 1892
}

1893 1894 1895
#ifdef CONFIG_COMPAT
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1896
{
1897 1898 1899
	/* 32-bit process in 64-bit kernel. */
	struct stack_frame_ia32 frame;
	const void __user *fp;
1900

1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
	if (!test_thread_flag(TIF_IA32))
		return 0;

	fp = compat_ptr(regs->bp);
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
			break;
1913

1914 1915
		if (fp < compat_ptr(regs->sp))
			break;
1916

1917
		perf_callchain_store(entry, frame.return_address);
1918 1919 1920
		fp = compat_ptr(frame.next_frame);
	}
	return 1;
1921
}
1922 1923 1924 1925 1926 1927 1928
#else
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
    return 0;
}
#endif
1929

1930 1931
void
perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
1932 1933 1934 1935
{
	struct stack_frame frame;
	const void __user *fp;

1936 1937
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1938
		return;
1939
	}
1940

1941
	fp = (void __user *)regs->bp;
1942

1943
	perf_callchain_store(entry, regs->ip);
1944

1945 1946 1947
	if (perf_callchain_user32(regs, entry))
		return;

1948
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1949
		unsigned long bytes;
1950
		frame.next_frame	     = NULL;
1951 1952
		frame.return_address = 0;

1953 1954
		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
1955 1956
			break;

1957
		if ((unsigned long)fp < regs->sp)
1958 1959
			break;

1960
		perf_callchain_store(entry, frame.return_address);
1961
		fp = frame.next_frame;
1962 1963 1964
	}
}

1965 1966 1967
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
	unsigned long ip;
1968

1969 1970 1971 1972
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
		ip = perf_guest_cbs->get_guest_ip();
	else
		ip = instruction_pointer(regs);
1973

1974 1975 1976 1977 1978 1979
	return ip;
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
1980

1981
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
		if (user_mode(regs))
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

1993
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
1994
		misc |= PERF_RECORD_MISC_EXACT_IP;
1995 1996 1997

	return misc;
}