perf_event.c 42.5 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/slab.h>
25
#include <linux/highmem.h>
26
#include <linux/cpu.h>
27
#include <linux/bitops.h>
I
Ingo Molnar 已提交
28 29

#include <asm/apic.h>
30
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
31
#include <asm/nmi.h>
32
#include <asm/compat.h>
I
Ingo Molnar 已提交
33

34 35 36 37 38 39 40 41 42 43 44
#if 0
#undef wrmsrl
#define wrmsrl(msr, val) 					\
do {								\
	trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
			(unsigned long)(val));			\
	native_write_msr((msr), (u32)((u64)(val)), 		\
			(u32)((u64)(val) >> 32));		\
} while (0)
#endif

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
{
	unsigned long offset, addr = (unsigned long)from;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
	int ret;

	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;

		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);

65
		map = kmap_atomic(page);
66
		memcpy(to, map+offset, size);
67
		kunmap_atomic(map);
68 69 70 71 72 73 74 75 76 77 78
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

79
struct event_constraint {
80 81
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
82
		u64		idxmsk64;
83
	};
84 85
	u64	code;
	u64	cmask;
86
	int	weight;
87 88
};

89 90 91 92 93 94 95
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

96 97
struct intel_percore;

98 99
#define MAX_LBR_ENTRIES		16

100
struct cpu_hw_events {
101 102 103
	/*
	 * Generic x86 PMC bits
	 */
104
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
105
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
106
	unsigned long		running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
107
	int			enabled;
I
Ingo Molnar 已提交
108

109 110
	int			n_events;
	int			n_added;
111
	int			n_txn;
112
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
113
	u64			tags[X86_PMC_IDX_MAX];
114
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
115

116 117
	unsigned int		group_flag;

118 119 120 121 122 123
	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

124 125 126 127 128 129 130 131
	/*
	 * Intel LBR bits
	 */
	int				lbr_users;
	void				*lbr_context;
	struct perf_branch_stack	lbr_stack;
	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];

132 133 134 135 136 137 138
	/*
	 * Intel percore register state.
	 * Coordinate shared resources between HT threads.
	 */
	int				percore_used; /* Used by this CPU? */
	struct intel_percore		*per_core;

139 140 141
	/*
	 * AMD specific bits
	 */
142
	struct amd_nb		*amd_nb;
143 144
};

145
#define __EVENT_CONSTRAINT(c, n, m, w) {\
146
	{ .idxmsk64 = (n) },		\
147 148
	.code = (c),			\
	.cmask = (m),			\
149
	.weight = (w),			\
150
}
151

152 153 154
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

155 156 157
/*
 * Constraint on the Event code.
 */
158
#define INTEL_EVENT_CONSTRAINT(c, n)	\
159
	EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
160

161 162
/*
 * Constraint on the Event code + UMask + fixed-mask
163 164 165 166 167 168 169 170
 *
 * filter mask to validate fixed counter events.
 * the following filters disqualify for fixed counters:
 *  - inv
 *  - edge
 *  - cnt-mask
 *  The other filters are supported by fixed counters.
 *  The any-thread option is supported starting with v3.
171
 */
172
#define FIXED_EVENT_CONSTRAINT(c, n)	\
173
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
174

175 176 177
/*
 * Constraint on the Event code + UMask
 */
178
#define INTEL_UEVENT_CONSTRAINT(c, n)	\
179
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
180 181
#define PEBS_EVENT_CONSTRAINT(c, n)	\
	INTEL_UEVENT_CONSTRAINT(c, n)
182

183 184 185 186
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
187
	for ((e) = (c); (e)->weight; (e)++)
188

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
/*
 * Extra registers for specific events.
 * Some events need large masks and require external MSRs.
 * Define a mapping to these extra registers.
 */
struct extra_reg {
	unsigned int		event;
	unsigned int		msr;
	u64			config_mask;
	u64			valid_mask;
};

#define EVENT_EXTRA_REG(e, ms, m, vm) {	\
	.event = (e),		\
	.msr = (ms),		\
	.config_mask = (m),	\
	.valid_mask = (vm),	\
	}
#define INTEL_EVENT_EXTRA_REG(event, msr, vm)	\
	EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm)
#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0)

211 212 213 214 215 216 217 218 219 220 221
union perf_capabilities {
	struct {
		u64	lbr_format    : 6;
		u64	pebs_trap     : 1;
		u64	pebs_arch_reg : 1;
		u64	pebs_format   : 4;
		u64	smm_freeze    : 1;
	};
	u64	capabilities;
};

I
Ingo Molnar 已提交
222
/*
223
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
224
 */
225
struct x86_pmu {
226 227 228
	/*
	 * Generic x86 PMC bits
	 */
229 230
	const char	*name;
	int		version;
231
	int		(*handle_irq)(struct pt_regs *);
232
	void		(*disable_all)(void);
233
	void		(*enable_all)(int added);
234 235
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
236
	int		(*hw_config)(struct perf_event *event);
237
	int		(*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
238 239
	unsigned	eventsel;
	unsigned	perfctr;
240
	u64		(*event_map)(int);
241
	int		max_events;
242 243 244 245
	int		num_counters;
	int		num_counters_fixed;
	int		cntval_bits;
	u64		cntval_mask;
246
	int		apic;
247
	u64		max_period;
248 249 250 251
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

252 253
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
254
	struct event_constraint *event_constraints;
255
	struct event_constraint *percore_constraints;
256
	void		(*quirks)(void);
257
	int		perfctr_second_write;
258

259
	int		(*cpu_prepare)(int cpu);
260 261 262
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
263 264 265 266

	/*
	 * Intel Arch Perfmon v2+
	 */
267 268
	u64			intel_ctrl;
	union perf_capabilities intel_cap;
269 270 271 272 273

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
274
	int		bts_active, pebs_active;
275 276 277
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
278 279 280 281 282 283

	/*
	 * Intel LBR
	 */
	unsigned long	lbr_tos, lbr_from, lbr_to; /* MSR base regs       */
	int		lbr_nr;			   /* hardware stack size */
284 285 286 287 288

	/*
	 * Extra registers for events
	 */
	struct extra_reg *extra_regs;
289 290
};

291
static struct x86_pmu x86_pmu __read_mostly;
292

293
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
294 295
	.enabled = 1,
};
I
Ingo Molnar 已提交
296

297
static int x86_perf_event_set_period(struct perf_event *event);
298

299
/*
300
 * Generalized hw caching related hw_event table, filled
301
 * in on a per model basis. A value of 0 means
302 303
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
304 305 306 307 308 309 310 311 312
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
313 314 315 316
static u64 __read_mostly hw_cache_extra_regs
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
317

318
/*
319 320
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
321 322
 * Returns the delta events processed.
 */
323
static u64
324
x86_perf_event_update(struct perf_event *event)
325
{
326
	struct hw_perf_event *hwc = &event->hw;
327
	int shift = 64 - x86_pmu.cntval_bits;
328
	u64 prev_raw_count, new_raw_count;
329
	int idx = hwc->idx;
330
	s64 delta;
331

332 333 334
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

335
	/*
336
	 * Careful: an NMI might modify the previous event value.
337 338 339
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
340
	 * count to the generic event atomically:
341 342
	 */
again:
343
	prev_raw_count = local64_read(&hwc->prev_count);
344
	rdmsrl(hwc->event_base, new_raw_count);
345

346
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
347 348 349 350 351 352
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
353
	 * (event-)time and add that to the generic event.
354 355
	 *
	 * Careful, not all hw sign-extends above the physical width
356
	 * of the count.
357
	 */
358 359
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
360

361 362
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
363 364

	return new_raw_count;
365 366
}

367 368 369 370 371 372 373 374
/* using X86_FEATURE_PERFCTR_CORE to later implement ALTERNATIVE() here */
static inline int x86_pmu_addr_offset(int index)
{
	if (boot_cpu_has(X86_FEATURE_PERFCTR_CORE))
		return index << 1;
	return index;
}

375 376
static inline unsigned int x86_pmu_config_addr(int index)
{
377
	return x86_pmu.eventsel + x86_pmu_addr_offset(index);
378 379 380 381
}

static inline unsigned int x86_pmu_event_addr(int index)
{
382
	return x86_pmu.perfctr + x86_pmu_addr_offset(index);
383 384
}

385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
/*
 * Find and validate any extra registers to set up.
 */
static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
{
	struct extra_reg *er;

	event->hw.extra_reg = 0;
	event->hw.extra_config = 0;

	if (!x86_pmu.extra_regs)
		return 0;

	for (er = x86_pmu.extra_regs; er->msr; er++) {
		if (er->event != (config & er->config_mask))
			continue;
		if (event->attr.config1 & ~er->valid_mask)
			return -EINVAL;
		event->hw.extra_reg = er->msr;
		event->hw.extra_config = event->attr.config1;
		break;
	}
	return 0;
}

410
static atomic_t active_events;
P
Peter Zijlstra 已提交
411 412
static DEFINE_MUTEX(pmc_reserve_mutex);

413 414
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
415 416 417 418
static bool reserve_pmc_hardware(void)
{
	int i;

419
	for (i = 0; i < x86_pmu.num_counters; i++) {
420
		if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
P
Peter Zijlstra 已提交
421 422 423
			goto perfctr_fail;
	}

424
	for (i = 0; i < x86_pmu.num_counters; i++) {
425
		if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
P
Peter Zijlstra 已提交
426 427 428 429 430 431 432
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
433
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
434

435
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
436 437 438

perfctr_fail:
	for (i--; i >= 0; i--)
439
		release_perfctr_nmi(x86_pmu_event_addr(i));
P
Peter Zijlstra 已提交
440 441 442 443 444 445 446 447

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

448
	for (i = 0; i < x86_pmu.num_counters; i++) {
449 450
		release_perfctr_nmi(x86_pmu_event_addr(i));
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
451 452 453
	}
}

454 455 456 457 458 459 460
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

461 462 463
static bool check_hw_exists(void)
{
	u64 val, val_new = 0;
464
	int i, reg, ret = 0;
465

466 467 468 469 470
	/*
	 * Check to see if the BIOS enabled any of the counters, if so
	 * complain and bail.
	 */
	for (i = 0; i < x86_pmu.num_counters; i++) {
471
		reg = x86_pmu_config_addr(i);
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
			goto bios_fail;
	}

	if (x86_pmu.num_counters_fixed) {
		reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
			if (val & (0x03 << i*4))
				goto bios_fail;
		}
	}

	/*
	 * Now write a value and read it back to see if it matches,
	 * this is needed to detect certain hardware emulators (qemu/kvm)
	 * that don't trap on the MSR access and always return 0s.
	 */
495
	val = 0xabcdUL;
496 497
	ret = checking_wrmsrl(x86_pmu_event_addr(0), val);
	ret |= rdmsrl_safe(x86_pmu_event_addr(0), &val_new);
498
	if (ret || val != val_new)
499
		goto msr_fail;
500 501

	return true;
502 503 504 505 506 507 508 509 510

bios_fail:
	printk(KERN_CONT "Broken BIOS detected, using software events only.\n");
	printk(KERN_ERR FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n", reg, val);
	return false;

msr_fail:
	printk(KERN_CONT "Broken PMU hardware detected, using software events only.\n");
	return false;
511 512
}

513
static void reserve_ds_buffers(void);
514
static void release_ds_buffers(void);
515

516
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
517
{
518
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
519
		release_pmc_hardware();
520
		release_ds_buffers();
P
Peter Zijlstra 已提交
521 522 523 524
		mutex_unlock(&pmc_reserve_mutex);
	}
}

525 526 527 528 529
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

530
static inline int
531
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
532
{
533
	struct perf_event_attr *attr = &event->attr;
534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;
560 561
	attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
	return x86_pmu_extra_regs(val, event);
562 563
}

564 565 566 567 568 569
static int x86_setup_perfctr(struct perf_event *event)
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

570
	if (!is_sampling_event(event)) {
571 572
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
573
		local64_set(&hwc->period_left, hwc->sample_period);
574 575 576 577 578 579 580 581 582 583 584 585
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
	}

	if (attr->type == PERF_TYPE_RAW)
586
		return x86_pmu_extra_regs(event->attr.config, event);
587 588

	if (attr->type == PERF_TYPE_HW_CACHE)
589
		return set_ext_hw_attr(hwc, event);
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
611
		if (!x86_pmu.bts_active)
612 613 614 615 616 617 618 619 620 621 622
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (!attr->exclude_kernel)
			return -EOPNOTSUPP;
	}

	hwc->config |= config;

	return 0;
}
623

624
static int x86_pmu_hw_config(struct perf_event *event)
625
{
P
Peter Zijlstra 已提交
626 627 628 629
	if (event->attr.precise_ip) {
		int precise = 0;

		/* Support for constant skid */
630
		if (x86_pmu.pebs_active) {
P
Peter Zijlstra 已提交
631 632
			precise++;

633 634 635 636
			/* Support for IP fixup */
			if (x86_pmu.lbr_nr)
				precise++;
		}
P
Peter Zijlstra 已提交
637 638 639 640 641

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
	}

642 643 644 645
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
646
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
647 648 649 650

	/*
	 * Count user and OS events unless requested not to
	 */
651 652 653 654
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
655

656 657
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
658

659
	return x86_setup_perfctr(event);
660 661
}

I
Ingo Molnar 已提交
662
/*
663
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
664
 */
665
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
666
{
P
Peter Zijlstra 已提交
667
	int err;
I
Ingo Molnar 已提交
668

669 670
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
671

P
Peter Zijlstra 已提交
672
	err = 0;
673
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
674
		mutex_lock(&pmc_reserve_mutex);
675
		if (atomic_read(&active_events) == 0) {
676 677
			if (!reserve_pmc_hardware())
				err = -EBUSY;
678 679
			else
				reserve_ds_buffers();
680 681
		}
		if (!err)
682
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
683 684 685 686 687
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

688
	event->destroy = hw_perf_event_destroy;
689

690 691 692
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
693

694
	return x86_pmu.hw_config(event);
695 696
}

697
static void x86_pmu_disable_all(void)
698
{
699
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
700 701
	int idx;

702
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
703 704
		u64 val;

705
		if (!test_bit(idx, cpuc->active_mask))
706
			continue;
707
		rdmsrl(x86_pmu_config_addr(idx), val);
708
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
709
			continue;
710
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
711
		wrmsrl(x86_pmu_config_addr(idx), val);
712 713 714
	}
}

P
Peter Zijlstra 已提交
715
static void x86_pmu_disable(struct pmu *pmu)
716
{
717 718
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

719
	if (!x86_pmu_initialized())
720
		return;
721

722 723 724 725 726 727
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
728 729

	x86_pmu.disable_all();
730
}
I
Ingo Molnar 已提交
731

732 733 734
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
					  u64 enable_mask)
{
735 736
	if (hwc->extra_reg)
		wrmsrl(hwc->extra_reg, hwc->extra_config);
737
	wrmsrl(hwc->config_base, hwc->config | enable_mask);
738 739
}

740
static void x86_pmu_enable_all(int added)
741
{
742
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
743 744
	int idx;

745
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
746
		struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
747

748
		if (!test_bit(idx, cpuc->active_mask))
749
			continue;
750

751
		__x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
752 753 754
	}
}

P
Peter Zijlstra 已提交
755
static struct pmu pmu;
756 757 758 759 760 761 762 763

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
764
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
765
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
766
	int i, j, w, wmax, num = 0;
767 768 769 770 771
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
772 773
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
774 775
	}

776 777 778
	/*
	 * fastpath, try to reuse previous register
	 */
779
	for (i = 0; i < n; i++) {
780
		hwc = &cpuc->event_list[i]->hw;
781
		c = constraints[i];
782 783 784 785 786 787

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
788
		if (!test_bit(hwc->idx, c->idxmsk))
789 790 791 792 793 794
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
795
		__set_bit(hwc->idx, used_mask);
796 797 798
		if (assign)
			assign[i] = hwc->idx;
	}
799
	if (i == n)
800 801 802 803 804 805 806 807
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

808 809 810 811 812 813 814 815 816
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
817
	wmax = x86_pmu.num_counters;
818 819 820 821 822 823

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
824
	if (x86_pmu.num_counters_fixed)
825 826
		wmax++;

827
	for (w = 1, num = n; num && w <= wmax; w++) {
828
		/* for each event */
829
		for (i = 0; num && i < n; i++) {
830
			c = constraints[i];
831 832
			hwc = &cpuc->event_list[i]->hw;

833
			if (c->weight != w)
834 835
				continue;

836
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
837 838 839 840 841 842 843
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
844
			__set_bit(j, used_mask);
845

846 847 848 849 850
			if (assign)
				assign[i] = j;
			num--;
		}
	}
851
done:
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

874
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
875 876 877 878 879 880 881 882 883 884 885 886 887 888 889

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
890
		    event->state <= PERF_EVENT_STATE_OFF)
891 892 893 894 895 896 897 898 899 900 901 902
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
903
				struct cpu_hw_events *cpuc, int i)
904
{
905 906 907 908 909
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
910 911 912 913 914 915

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
916
		hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0;
917
	} else {
918 919
		hwc->config_base = x86_pmu_config_addr(hwc->idx);
		hwc->event_base  = x86_pmu_event_addr(hwc->idx);
920 921 922
	}
}

923 924 925 926 927 928 929 930 931
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
932 933
static void x86_pmu_start(struct perf_event *event, int flags);
static void x86_pmu_stop(struct perf_event *event, int flags);
934

P
Peter Zijlstra 已提交
935
static void x86_pmu_enable(struct pmu *pmu)
936
{
937 938 939
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
940
	int i, added = cpuc->n_added;
941

942
	if (!x86_pmu_initialized())
943
		return;
944 945 946 947

	if (cpuc->enabled)
		return;

948
	if (cpuc->n_added) {
949
		int n_running = cpuc->n_events - cpuc->n_added;
950 951 952 953 954 955 956
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
957
		for (i = 0; i < n_running; i++) {
958 959 960
			event = cpuc->event_list[i];
			hwc = &event->hw;

961 962 963 964 965 966 967 968
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
969 970
				continue;

P
Peter Zijlstra 已提交
971 972 973 974 975 976 977 978
			/*
			 * Ensure we don't accidentally enable a stopped
			 * counter simply because we rescheduled.
			 */
			if (hwc->state & PERF_HES_STOPPED)
				hwc->state |= PERF_HES_ARCH;

			x86_pmu_stop(event, PERF_EF_UPDATE);
979 980 981 982 983 984
		}

		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

985
			if (!match_prev_assignment(hwc, cpuc, i))
986
				x86_assign_hw_event(event, cpuc, i);
987 988
			else if (i < n_running)
				continue;
989

P
Peter Zijlstra 已提交
990 991 992 993
			if (hwc->state & PERF_HES_ARCH)
				continue;

			x86_pmu_start(event, PERF_EF_RELOAD);
994 995 996 997
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
998 999 1000 1001

	cpuc->enabled = 1;
	barrier();

1002
	x86_pmu.enable_all(added);
1003 1004
}

1005
static inline void x86_pmu_disable_event(struct perf_event *event)
1006
{
1007
	struct hw_perf_event *hwc = &event->hw;
1008

1009
	wrmsrl(hwc->config_base, hwc->config);
1010 1011
}

1012
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
1013

1014 1015
/*
 * Set the next IRQ period, based on the hwc->period_left value.
1016
 * To be called with the event disabled in hw:
1017
 */
1018
static int
1019
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
1020
{
1021
	struct hw_perf_event *hwc = &event->hw;
1022
	s64 left = local64_read(&hwc->period_left);
1023
	s64 period = hwc->sample_period;
1024
	int ret = 0, idx = hwc->idx;
1025

1026 1027 1028
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

1029
	/*
1030
	 * If we are way outside a reasonable range then just skip forward:
1031 1032 1033
	 */
	if (unlikely(left <= -period)) {
		left = period;
1034
		local64_set(&hwc->period_left, left);
1035
		hwc->last_period = period;
1036
		ret = 1;
1037 1038 1039 1040
	}

	if (unlikely(left <= 0)) {
		left += period;
1041
		local64_set(&hwc->period_left, left);
1042
		hwc->last_period = period;
1043
		ret = 1;
1044
	}
1045
	/*
1046
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1047 1048 1049
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
1050

1051 1052 1053
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1054
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
1055 1056

	/*
1057
	 * The hw event starts counting from this event offset,
1058 1059
	 * mark it to be able to extra future deltas:
	 */
1060
	local64_set(&hwc->prev_count, (u64)-left);
1061

1062
	wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
1063 1064 1065 1066 1067 1068 1069

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
1070
		wrmsrl(hwc->event_base,
1071
			(u64)(-left) & x86_pmu.cntval_mask);
1072
	}
1073

1074
	perf_event_update_userpage(event);
1075

1076
	return ret;
1077 1078
}

1079
static void x86_pmu_enable_event(struct perf_event *event)
1080
{
T
Tejun Heo 已提交
1081
	if (__this_cpu_read(cpu_hw_events.enabled))
1082 1083
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
1084 1085
}

1086
/*
P
Peter Zijlstra 已提交
1087
 * Add a single event to the PMU.
1088 1089 1090
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
1091
 */
P
Peter Zijlstra 已提交
1092
static int x86_pmu_add(struct perf_event *event, int flags)
1093 1094
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1095 1096 1097
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
1098

1099
	hwc = &event->hw;
1100

P
Peter Zijlstra 已提交
1101
	perf_pmu_disable(event->pmu);
1102
	n0 = cpuc->n_events;
1103 1104 1105
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
1106

P
Peter Zijlstra 已提交
1107 1108 1109 1110
	hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
	if (!(flags & PERF_EF_START))
		hwc->state |= PERF_HES_ARCH;

1111 1112 1113
	/*
	 * If group events scheduling transaction was started,
	 * skip the schedulability test here, it will be peformed
P
Peter Zijlstra 已提交
1114
	 * at commit time (->commit_txn) as a whole
1115
	 */
1116
	if (cpuc->group_flag & PERF_EVENT_TXN)
1117
		goto done_collect;
1118

1119
	ret = x86_pmu.schedule_events(cpuc, n, assign);
1120
	if (ret)
1121
		goto out;
1122 1123 1124 1125 1126
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1127

1128
done_collect:
1129
	cpuc->n_events = n;
1130
	cpuc->n_added += n - n0;
1131
	cpuc->n_txn += n - n0;
1132

1133 1134
	ret = 0;
out:
P
Peter Zijlstra 已提交
1135
	perf_pmu_enable(event->pmu);
1136
	return ret;
I
Ingo Molnar 已提交
1137 1138
}

P
Peter Zijlstra 已提交
1139
static void x86_pmu_start(struct perf_event *event, int flags)
1140
{
P
Peter Zijlstra 已提交
1141 1142 1143
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

P
Peter Zijlstra 已提交
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
		return;

	if (WARN_ON_ONCE(idx == -1))
		return;

	if (flags & PERF_EF_RELOAD) {
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
		x86_perf_event_set_period(event);
	}

	event->hw.state = 0;
1156

P
Peter Zijlstra 已提交
1157 1158
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1159
	__set_bit(idx, cpuc->running);
1160
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1161
	perf_event_update_userpage(event);
1162 1163
}

1164
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1165
{
1166
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1167
	u64 pebs;
1168
	struct cpu_hw_events *cpuc;
1169
	unsigned long flags;
1170 1171
	int cpu, idx;

1172
	if (!x86_pmu.num_counters)
1173
		return;
I
Ingo Molnar 已提交
1174

1175
	local_irq_save(flags);
I
Ingo Molnar 已提交
1176 1177

	cpu = smp_processor_id();
1178
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1179

1180
	if (x86_pmu.version >= 2) {
1181 1182 1183 1184
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1185
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1186 1187 1188 1189 1190 1191

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1192
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
1193
	}
1194
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1195

1196
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1197 1198
		rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
		rdmsrl(x86_pmu_event_addr(idx), pmc_count);
I
Ingo Molnar 已提交
1199

1200
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1201

1202
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1203
			cpu, idx, pmc_ctrl);
1204
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1205
			cpu, idx, pmc_count);
1206
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1207
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1208
	}
1209
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1210 1211
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1212
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1213 1214
			cpu, idx, pmc_count);
	}
1215
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1216 1217
}

P
Peter Zijlstra 已提交
1218
static void x86_pmu_stop(struct perf_event *event, int flags)
I
Ingo Molnar 已提交
1219
{
1220
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1221
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1222

P
Peter Zijlstra 已提交
1223 1224 1225 1226 1227 1228
	if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
		x86_pmu.disable(event);
		cpuc->events[hwc->idx] = NULL;
		WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
		hwc->state |= PERF_HES_STOPPED;
	}
1229

P
Peter Zijlstra 已提交
1230 1231 1232 1233 1234 1235 1236 1237
	if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
		/*
		 * Drain the remaining delta count out of a event
		 * that we are disabling:
		 */
		x86_perf_event_update(event);
		hwc->state |= PERF_HES_UPTODATE;
	}
1238 1239
}

P
Peter Zijlstra 已提交
1240
static void x86_pmu_del(struct perf_event *event, int flags)
1241 1242 1243 1244
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1245 1246 1247 1248 1249
	/*
	 * If we're called during a txn, we don't need to do anything.
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
	 */
1250
	if (cpuc->group_flag & PERF_EVENT_TXN)
1251 1252
		return;

P
Peter Zijlstra 已提交
1253
	x86_pmu_stop(event, PERF_EF_UPDATE);
1254

1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1265
			break;
1266 1267
		}
	}
1268
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1269 1270
}

1271
static int x86_pmu_handle_irq(struct pt_regs *regs)
1272
{
1273
	struct perf_sample_data data;
1274 1275
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
V
Vince Weaver 已提交
1276
	int idx, handled = 0;
1277 1278
	u64 val;

1279
	perf_sample_data_init(&data, 0);
1280

1281
	cpuc = &__get_cpu_var(cpu_hw_events);
1282

1283
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1284 1285 1286 1287 1288 1289 1290 1291
		if (!test_bit(idx, cpuc->active_mask)) {
			/*
			 * Though we deactivated the counter some cpus
			 * might still deliver spurious interrupts still
			 * in flight. Catch them:
			 */
			if (__test_and_clear_bit(idx, cpuc->running))
				handled++;
1292
			continue;
1293
		}
1294

1295
		event = cpuc->events[idx];
1296

1297
		val = x86_perf_event_update(event);
1298
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1299
			continue;
1300

1301
		/*
1302
		 * event overflow
1303
		 */
1304
		handled++;
1305
		data.period	= event->hw.last_period;
1306

1307
		if (!x86_perf_event_set_period(event))
1308 1309
			continue;

1310
		if (perf_event_overflow(event, 1, &data, regs))
P
Peter Zijlstra 已提交
1311
			x86_pmu_stop(event, 0);
1312
	}
1313

1314 1315 1316
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1317 1318
	return handled;
}
1319

1320
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1321
{
1322
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1323
		return;
1324

I
Ingo Molnar 已提交
1325
	/*
1326
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1327
	 */
1328
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1329 1330
}

1331 1332 1333 1334 1335 1336 1337
struct pmu_nmi_state {
	unsigned int	marked;
	int		handled;
};

static DEFINE_PER_CPU(struct pmu_nmi_state, pmu_nmi);

I
Ingo Molnar 已提交
1338
static int __kprobes
1339
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1340 1341 1342
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
1343 1344
	unsigned int this_nmi;
	int handled;
1345

1346
	if (!atomic_read(&active_events))
1347 1348
		return NOTIFY_DONE;

1349 1350 1351
	switch (cmd) {
	case DIE_NMI:
		break;
1352 1353
	case DIE_NMIUNKNOWN:
		this_nmi = percpu_read(irq_stat.__nmi_count);
T
Tejun Heo 已提交
1354
		if (this_nmi != __this_cpu_read(pmu_nmi.marked))
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
			/* let the kernel handle the unknown nmi */
			return NOTIFY_DONE;
		/*
		 * This one is a PMU back-to-back nmi. Two events
		 * trigger 'simultaneously' raising two back-to-back
		 * NMIs. If the first NMI handles both, the latter
		 * will be empty and daze the CPU. So, we drop it to
		 * avoid false-positive 'unknown nmi' messages.
		 */
		return NOTIFY_STOP;
1365
	default:
I
Ingo Molnar 已提交
1366
		return NOTIFY_DONE;
1367
	}
I
Ingo Molnar 已提交
1368 1369

	apic_write(APIC_LVTPC, APIC_DM_NMI);
1370 1371 1372 1373 1374 1375 1376 1377

	handled = x86_pmu.handle_irq(args->regs);
	if (!handled)
		return NOTIFY_DONE;

	this_nmi = percpu_read(irq_stat.__nmi_count);
	if ((handled > 1) ||
		/* the next nmi could be a back-to-back nmi */
T
Tejun Heo 已提交
1378 1379
	    ((__this_cpu_read(pmu_nmi.marked) == this_nmi) &&
	     (__this_cpu_read(pmu_nmi.handled) > 1))) {
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
		/*
		 * We could have two subsequent back-to-back nmis: The
		 * first handles more than one counter, the 2nd
		 * handles only one counter and the 3rd handles no
		 * counter.
		 *
		 * This is the 2nd nmi because the previous was
		 * handling more than one counter. We will mark the
		 * next (3rd) and then drop it if unhandled.
		 */
T
Tejun Heo 已提交
1390 1391
		__this_cpu_write(pmu_nmi.marked, this_nmi + 1);
		__this_cpu_write(pmu_nmi.handled, handled);
1392
	}
I
Ingo Molnar 已提交
1393

1394
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1395 1396
}

1397 1398 1399
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
1400
	.priority		= NMI_LOCAL_LOW_PRIOR,
1401 1402
};

1403
static struct event_constraint unconstrained;
1404
static struct event_constraint emptyconstraint;
1405 1406

static struct event_constraint *
1407
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1408
{
1409
	struct event_constraint *c;
1410 1411 1412

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1413 1414
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1415 1416
		}
	}
1417 1418

	return &unconstrained;
1419 1420
}

1421 1422
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1423
#include "perf_event_p4.c"
1424
#include "perf_event_intel_lbr.c"
1425
#include "perf_event_intel_ds.c"
1426
#include "perf_event_intel.c"
1427

1428 1429 1430 1431
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;
1432
	int ret = NOTIFY_OK;
1433 1434 1435 1436

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
1437
			ret = x86_pmu.cpu_prepare(cpu);
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

1450
	case CPU_UP_CANCELED:
1451 1452 1453 1454 1455 1456 1457 1458 1459
	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

1460
	return ret;
1461 1462
}

1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1473
static int __init init_hw_perf_events(void)
1474
{
1475
	struct event_constraint *c;
1476 1477
	int err;

1478
	pr_info("Performance Events: ");
1479

1480 1481
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1482
		err = intel_pmu_init();
1483
		break;
1484
	case X86_VENDOR_AMD:
1485
		err = amd_pmu_init();
1486
		break;
1487
	default:
1488
		return 0;
1489
	}
1490
	if (err != 0) {
1491
		pr_cont("no PMU driver, software events only.\n");
1492
		return 0;
1493
	}
1494

1495 1496
	pmu_check_apic();

1497
	/* sanity check that the hardware exists or is emulated */
1498
	if (!check_hw_exists())
1499
		return 0;
1500

1501
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1502

1503 1504 1505
	if (x86_pmu.quirks)
		x86_pmu.quirks();

1506
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
1507
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
1508 1509
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1510
	}
1511
	x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
I
Ingo Molnar 已提交
1512

1513
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
1514
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
1515 1516
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1517
	}
1518

1519
	x86_pmu.intel_ctrl |=
1520
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1521

1522 1523
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1524

1525
	unconstrained = (struct event_constraint)
1526 1527
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
				   0, x86_pmu.num_counters);
1528

1529 1530
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1531
			if (c->cmask != X86_RAW_EVENT_MASK)
1532 1533
				continue;

1534 1535
			c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
			c->weight += x86_pmu.num_counters;
1536 1537 1538
		}
	}

I
Ingo Molnar 已提交
1539
	pr_info("... version:                %d\n",     x86_pmu.version);
1540 1541 1542
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1543
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1544
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1545
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1546

P
Peter Zijlstra 已提交
1547
	perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
1548
	perf_cpu_notifier(x86_pmu_notifier);
1549 1550

	return 0;
I
Ingo Molnar 已提交
1551
}
1552
early_initcall(init_hw_perf_events);
I
Ingo Molnar 已提交
1553

1554
static inline void x86_pmu_read(struct perf_event *event)
1555
{
1556
	x86_perf_event_update(event);
1557 1558
}

1559 1560 1561 1562 1563
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
 */
P
Peter Zijlstra 已提交
1564
static void x86_pmu_start_txn(struct pmu *pmu)
1565
{
P
Peter Zijlstra 已提交
1566
	perf_pmu_disable(pmu);
T
Tejun Heo 已提交
1567 1568
	__this_cpu_or(cpu_hw_events.group_flag, PERF_EVENT_TXN);
	__this_cpu_write(cpu_hw_events.n_txn, 0);
1569 1570 1571 1572 1573 1574 1575
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1576
static void x86_pmu_cancel_txn(struct pmu *pmu)
1577
{
T
Tejun Heo 已提交
1578
	__this_cpu_and(cpu_hw_events.group_flag, ~PERF_EVENT_TXN);
1579 1580 1581
	/*
	 * Truncate the collected events.
	 */
T
Tejun Heo 已提交
1582 1583
	__this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
	__this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
P
Peter Zijlstra 已提交
1584
	perf_pmu_enable(pmu);
1585 1586 1587 1588 1589 1590 1591
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
 */
P
Peter Zijlstra 已提交
1592
static int x86_pmu_commit_txn(struct pmu *pmu)
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1613
	cpuc->group_flag &= ~PERF_EVENT_TXN;
P
Peter Zijlstra 已提交
1614
	perf_pmu_enable(pmu);
1615 1616 1617
	return 0;
}

1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		return -ENOMEM;

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

	kfree(fake_cpuc);

	return ret;
}

1644 1645 1646 1647
/*
 * validate a single event group
 *
 * validation include:
1648 1649 1650
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1651 1652 1653 1654
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1655 1656
static int validate_group(struct perf_event *event)
{
1657
	struct perf_event *leader = event->group_leader;
1658 1659
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
1660

1661 1662 1663 1664
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
1665

1666 1667 1668 1669 1670 1671
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1672 1673
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
1674
	if (n < 0)
1675
		goto out_free;
1676

1677 1678
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1679
	if (n < 0)
1680
		goto out_free;
1681

1682
	fake_cpuc->n_events = n;
1683

1684
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
1685 1686 1687 1688 1689

out_free:
	kfree(fake_cpuc);
out:
	return ret;
1690 1691
}

1692
static int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1693
{
P
Peter Zijlstra 已提交
1694
	struct pmu *tmp;
I
Ingo Molnar 已提交
1695 1696
	int err;

1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
1708
	if (!err) {
1709 1710 1711 1712 1713 1714 1715 1716
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1717 1718
		if (event->group_leader != event)
			err = validate_group(event);
1719 1720
		else
			err = validate_event(event);
1721 1722

		event->pmu = tmp;
1723
	}
1724
	if (err) {
1725 1726
		if (event->destroy)
			event->destroy(event);
1727
	}
I
Ingo Molnar 已提交
1728

1729
	return err;
I
Ingo Molnar 已提交
1730
}
1731

1732
static struct pmu pmu = {
P
Peter Zijlstra 已提交
1733 1734 1735
	.pmu_enable	= x86_pmu_enable,
	.pmu_disable	= x86_pmu_disable,

1736
	.event_init	= x86_pmu_event_init,
P
Peter Zijlstra 已提交
1737 1738 1739

	.add		= x86_pmu_add,
	.del		= x86_pmu_del,
1740 1741 1742
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
	.read		= x86_pmu_read,
P
Peter Zijlstra 已提交
1743

1744 1745 1746 1747 1748
	.start_txn	= x86_pmu_start_txn,
	.cancel_txn	= x86_pmu_cancel_txn,
	.commit_txn	= x86_pmu_commit_txn,
};

1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
/*
 * callchain support
 */

static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
1766
	return 0;
1767 1768 1769 1770 1771 1772
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

1773
	perf_callchain_store(entry, addr);
1774 1775 1776 1777 1778 1779 1780
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1781
	.walk_stack		= print_context_stack_bp,
1782 1783
};

1784 1785
void
perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
1786
{
1787 1788
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1789
		return;
1790 1791
	}

1792
	perf_callchain_store(entry, regs->ip);
1793

1794
	dump_trace(NULL, regs, NULL, &backtrace_ops, entry);
1795 1796
}

1797 1798 1799
#ifdef CONFIG_COMPAT
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1800
{
1801 1802 1803
	/* 32-bit process in 64-bit kernel. */
	struct stack_frame_ia32 frame;
	const void __user *fp;
1804

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
	if (!test_thread_flag(TIF_IA32))
		return 0;

	fp = compat_ptr(regs->bp);
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
			break;
1817

1818 1819
		if (fp < compat_ptr(regs->sp))
			break;
1820

1821
		perf_callchain_store(entry, frame.return_address);
1822 1823 1824
		fp = compat_ptr(frame.next_frame);
	}
	return 1;
1825
}
1826 1827 1828 1829 1830 1831 1832
#else
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
    return 0;
}
#endif
1833

1834 1835
void
perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
1836 1837 1838 1839
{
	struct stack_frame frame;
	const void __user *fp;

1840 1841
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1842
		return;
1843
	}
1844

1845
	fp = (void __user *)regs->bp;
1846

1847
	perf_callchain_store(entry, regs->ip);
1848

1849 1850 1851
	if (perf_callchain_user32(regs, entry))
		return;

1852
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1853
		unsigned long bytes;
1854
		frame.next_frame	     = NULL;
1855 1856
		frame.return_address = 0;

1857 1858
		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
1859 1860
			break;

1861
		if ((unsigned long)fp < regs->sp)
1862 1863
			break;

1864
		perf_callchain_store(entry, frame.return_address);
1865
		fp = frame.next_frame;
1866 1867 1868
	}
}

1869 1870 1871
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
	unsigned long ip;
1872

1873 1874 1875 1876
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
		ip = perf_guest_cbs->get_guest_ip();
	else
		ip = instruction_pointer(regs);
1877

1878 1879 1880 1881 1882 1883
	return ip;
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
1884

1885
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
		if (user_mode(regs))
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

1897
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
1898
		misc |= PERF_RECORD_MISC_EXACT_IP;
1899 1900 1901

	return misc;
}