perf_event.c 38.7 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/slab.h>
25
#include <linux/highmem.h>
26
#include <linux/cpu.h>
27
#include <linux/bitops.h>
I
Ingo Molnar 已提交
28 29

#include <asm/apic.h>
30
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
31
#include <asm/nmi.h>
32
#include <asm/compat.h>
I
Ingo Molnar 已提交
33

34 35 36 37 38 39 40 41 42 43 44
#if 0
#undef wrmsrl
#define wrmsrl(msr, val) 					\
do {								\
	trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
			(unsigned long)(val));			\
	native_write_msr((msr), (u32)((u64)(val)), 		\
			(u32)((u64)(val) >> 32));		\
} while (0)
#endif

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
{
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
	int ret;

	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;

		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);

		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

80
struct event_constraint {
81 82
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
83
		u64		idxmsk64;
84
	};
85 86
	u64	code;
	u64	cmask;
87
	int	weight;
88 89
};

90 91 92 93 94 95 96
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

97 98
#define MAX_LBR_ENTRIES		16

99
struct cpu_hw_events {
100 101 102
	/*
	 * Generic x86 PMC bits
	 */
103
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
104
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
105
	int			enabled;
I
Ingo Molnar 已提交
106

107 108 109
	int			n_events;
	int			n_added;
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
110
	u64			tags[X86_PMC_IDX_MAX];
111
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
112 113 114 115 116 117 118

	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

119 120 121 122 123 124 125 126
	/*
	 * Intel LBR bits
	 */
	int				lbr_users;
	void				*lbr_context;
	struct perf_branch_stack	lbr_stack;
	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];

127 128 129
	/*
	 * AMD specific bits
	 */
130
	struct amd_nb		*amd_nb;
131 132
};

133
#define __EVENT_CONSTRAINT(c, n, m, w) {\
134
	{ .idxmsk64 = (n) },		\
135 136
	.code = (c),			\
	.cmask = (m),			\
137
	.weight = (w),			\
138
}
139

140 141 142
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

143 144 145
/*
 * Constraint on the Event code.
 */
146
#define INTEL_EVENT_CONSTRAINT(c, n)	\
147
	EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
148

149 150
/*
 * Constraint on the Event code + UMask + fixed-mask
151 152 153 154 155 156 157 158
 *
 * filter mask to validate fixed counter events.
 * the following filters disqualify for fixed counters:
 *  - inv
 *  - edge
 *  - cnt-mask
 *  The other filters are supported by fixed counters.
 *  The any-thread option is supported starting with v3.
159
 */
160
#define FIXED_EVENT_CONSTRAINT(c, n)	\
161
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
162

163 164 165 166 167 168
/*
 * Constraint on the Event code + UMask
 */
#define PEBS_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

169 170 171 172 173
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
	for ((e) = (c); (e)->cmask; (e)++)
174

175 176 177 178 179 180 181 182 183 184 185
union perf_capabilities {
	struct {
		u64	lbr_format    : 6;
		u64	pebs_trap     : 1;
		u64	pebs_arch_reg : 1;
		u64	pebs_format   : 4;
		u64	smm_freeze    : 1;
	};
	u64	capabilities;
};

I
Ingo Molnar 已提交
186
/*
187
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
188
 */
189
struct x86_pmu {
190 191 192
	/*
	 * Generic x86 PMC bits
	 */
193 194
	const char	*name;
	int		version;
195
	int		(*handle_irq)(struct pt_regs *);
196
	void		(*disable_all)(void);
197
	void		(*enable_all)(int added);
198 199
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
200
	int		(*hw_config)(struct perf_event *event);
201
	int		(*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
202 203
	unsigned	eventsel;
	unsigned	perfctr;
204
	u64		(*event_map)(int);
205
	int		max_events;
206 207 208 209
	int		num_counters;
	int		num_counters_fixed;
	int		cntval_bits;
	u64		cntval_mask;
210
	int		apic;
211
	u64		max_period;
212 213 214 215
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

216 217
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
218
	struct event_constraint *event_constraints;
219
	void		(*quirks)(void);
220

221
	int		(*cpu_prepare)(int cpu);
222 223 224
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
225 226 227 228

	/*
	 * Intel Arch Perfmon v2+
	 */
229 230
	u64			intel_ctrl;
	union perf_capabilities intel_cap;
231 232 233 234 235 236 237 238

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
239 240 241 242 243 244

	/*
	 * Intel LBR
	 */
	unsigned long	lbr_tos, lbr_from, lbr_to; /* MSR base regs       */
	int		lbr_nr;			   /* hardware stack size */
245 246
};

247
static struct x86_pmu x86_pmu __read_mostly;
248

249
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
250 251
	.enabled = 1,
};
I
Ingo Molnar 已提交
252

253
static int x86_perf_event_set_period(struct perf_event *event);
254

255
/*
256
 * Generalized hw caching related hw_event table, filled
257
 * in on a per model basis. A value of 0 means
258 259
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
260 261 262 263 264 265 266 267 268 269
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

270
/*
271 272
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
273 274
 * Returns the delta events processed.
 */
275
static u64
276
x86_perf_event_update(struct perf_event *event)
277
{
278
	struct hw_perf_event *hwc = &event->hw;
279
	int shift = 64 - x86_pmu.cntval_bits;
280
	u64 prev_raw_count, new_raw_count;
281
	int idx = hwc->idx;
282
	s64 delta;
283

284 285 286
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

287
	/*
288
	 * Careful: an NMI might modify the previous event value.
289 290 291
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
292
	 * count to the generic event atomically:
293 294 295
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
296
	rdmsrl(hwc->event_base + idx, new_raw_count);
297 298 299 300 301 302 303 304

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
305
	 * (event-)time and add that to the generic event.
306 307
	 *
	 * Careful, not all hw sign-extends above the physical width
308
	 * of the count.
309
	 */
310 311
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
312

313
	atomic64_add(delta, &event->count);
314
	atomic64_sub(delta, &hwc->period_left);
315 316

	return new_raw_count;
317 318
}

319
static atomic_t active_events;
P
Peter Zijlstra 已提交
320 321
static DEFINE_MUTEX(pmc_reserve_mutex);

322 323
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
324 325 326 327 328 329 330
static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

331
	for (i = 0; i < x86_pmu.num_counters; i++) {
332
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
333 334 335
			goto perfctr_fail;
	}

336
	for (i = 0; i < x86_pmu.num_counters; i++) {
337
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
338 339 340 341 342 343 344
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
345
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
346

347
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
348 349 350

perfctr_fail:
	for (i--; i >= 0; i--)
351
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
352 353 354 355 356 357 358 359 360 361 362

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

363
	for (i = 0; i < x86_pmu.num_counters; i++) {
364 365
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
366 367 368 369 370 371
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

372 373 374 375 376 377 378
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

379 380
static int reserve_ds_buffers(void);
static void release_ds_buffers(void);
381

382
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
383
{
384
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
385
		release_pmc_hardware();
386
		release_ds_buffers();
P
Peter Zijlstra 已提交
387 388 389 390
		mutex_unlock(&pmc_reserve_mutex);
	}
}

391 392 393 394 395
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

396
static inline int
397
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
static int x86_setup_perfctr(struct perf_event *event)
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

	if (!hwc->sample_period) {
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
		atomic64_set(&hwc->period_left, hwc->sample_period);
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
	}

	if (attr->type == PERF_TYPE_RAW)
		return 0;

	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
		if (!x86_pmu.bts)
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (!attr->exclude_kernel)
			return -EOPNOTSUPP;
	}

	hwc->config |= config;

	return 0;
}
488

489
static int x86_pmu_hw_config(struct perf_event *event)
490 491 492 493 494
{
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
495
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
496 497 498 499

	/*
	 * Count user and OS events unless requested not to
	 */
500 501 502 503
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
504

505 506
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
507

508
	return x86_setup_perfctr(event);
509 510
}

I
Ingo Molnar 已提交
511
/*
512
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
513
 */
514
static int __hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
515
{
P
Peter Zijlstra 已提交
516
	int err;
I
Ingo Molnar 已提交
517

518 519
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
520

P
Peter Zijlstra 已提交
521
	err = 0;
522
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
523
		mutex_lock(&pmc_reserve_mutex);
524
		if (atomic_read(&active_events) == 0) {
525 526
			if (!reserve_pmc_hardware())
				err = -EBUSY;
527
			else {
528
				err = reserve_ds_buffers();
529 530 531
				if (err)
					release_pmc_hardware();
			}
532 533
		}
		if (!err)
534
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
535 536 537 538 539
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

540
	event->destroy = hw_perf_event_destroy;
541

542 543 544
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
545

546
	return x86_pmu.hw_config(event);
547 548
}

549
static void x86_pmu_disable_all(void)
550
{
551
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
552 553
	int idx;

554
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
555 556
		u64 val;

557
		if (!test_bit(idx, cpuc->active_mask))
558
			continue;
559
		rdmsrl(x86_pmu.eventsel + idx, val);
560
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
561
			continue;
562
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
563
		wrmsrl(x86_pmu.eventsel + idx, val);
564 565 566
	}
}

567
void hw_perf_disable(void)
568
{
569 570
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

571
	if (!x86_pmu_initialized())
572
		return;
573

574 575 576 577 578 579
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
580 581

	x86_pmu.disable_all();
582
}
I
Ingo Molnar 已提交
583

584
static void x86_pmu_enable_all(int added)
585
{
586
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
587 588
	int idx;

589
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
590
		struct perf_event *event = cpuc->events[idx];
591
		u64 val;
592

593
		if (!test_bit(idx, cpuc->active_mask))
594
			continue;
595

596
		val = event->hw.config;
597
		val |= ARCH_PERFMON_EVENTSEL_ENABLE;
598
		wrmsrl(x86_pmu.eventsel + idx, val);
599 600 601
	}
}

602 603 604 605 606 607 608 609 610
static const struct pmu pmu;

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
611
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
612
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
613
	int i, j, w, wmax, num = 0;
614 615 616 617 618
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
619 620
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
621 622
	}

623 624 625
	/*
	 * fastpath, try to reuse previous register
	 */
626
	for (i = 0; i < n; i++) {
627
		hwc = &cpuc->event_list[i]->hw;
628
		c = constraints[i];
629 630 631 632 633 634

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
635
		if (!test_bit(hwc->idx, c->idxmsk))
636 637 638 639 640 641
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
642
		__set_bit(hwc->idx, used_mask);
643 644 645
		if (assign)
			assign[i] = hwc->idx;
	}
646
	if (i == n)
647 648 649 650 651 652 653 654
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

655 656 657 658 659 660 661 662 663
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
664
	wmax = x86_pmu.num_counters;
665 666 667 668 669 670

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
671
	if (x86_pmu.num_counters_fixed)
672 673
		wmax++;

674
	for (w = 1, num = n; num && w <= wmax; w++) {
675
		/* for each event */
676
		for (i = 0; num && i < n; i++) {
677
			c = constraints[i];
678 679
			hwc = &cpuc->event_list[i]->hw;

680
			if (c->weight != w)
681 682
				continue;

683
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
684 685 686 687 688 689 690
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
691
			__set_bit(j, used_mask);
692

693 694 695 696 697
			if (assign)
				assign[i] = j;
			num--;
		}
	}
698
done:
699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

721
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
737
		    event->state <= PERF_EVENT_STATE_OFF)
738 739 740 741 742 743 744 745 746 747 748 749
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
750
				struct cpu_hw_events *cpuc, int i)
751
{
752 753 754 755 756
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that event_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->event_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
	} else {
		hwc->config_base = x86_pmu.eventsel;
		hwc->event_base  = x86_pmu.perfctr;
	}
}

775 776 777 778 779 780 781 782 783
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
784
static int x86_pmu_start(struct perf_event *event);
785
static void x86_pmu_stop(struct perf_event *event);
786

787
void hw_perf_enable(void)
788
{
789 790 791
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
792
	int i, added = cpuc->n_added;
793

794
	if (!x86_pmu_initialized())
795
		return;
796 797 798 799

	if (cpuc->enabled)
		return;

800
	if (cpuc->n_added) {
801
		int n_running = cpuc->n_events - cpuc->n_added;
802 803 804 805 806 807 808
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
809
		for (i = 0; i < n_running; i++) {
810 811 812
			event = cpuc->event_list[i];
			hwc = &event->hw;

813 814 815 816 817 818 819 820
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
821 822
				continue;

823
			x86_pmu_stop(event);
824 825 826 827 828 829
		}

		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

830
			if (!match_prev_assignment(hwc, cpuc, i))
831
				x86_assign_hw_event(event, cpuc, i);
832 833
			else if (i < n_running)
				continue;
834

P
Peter Zijlstra 已提交
835
			x86_pmu_start(event);
836 837 838 839
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
840 841 842 843

	cpuc->enabled = 1;
	barrier();

844
	x86_pmu.enable_all(added);
845 846
}

847
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc)
848
{
849
	wrmsrl(hwc->config_base + hwc->idx,
850
			      hwc->config | ARCH_PERFMON_EVENTSEL_ENABLE);
851 852
}

853
static inline void x86_pmu_disable_event(struct perf_event *event)
854
{
855
	struct hw_perf_event *hwc = &event->hw;
856 857

	wrmsrl(hwc->config_base + hwc->idx, hwc->config);
858 859
}

860
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
861

862 863
/*
 * Set the next IRQ period, based on the hwc->period_left value.
864
 * To be called with the event disabled in hw:
865
 */
866
static int
867
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
868
{
869
	struct hw_perf_event *hwc = &event->hw;
870
	s64 left = atomic64_read(&hwc->period_left);
871
	s64 period = hwc->sample_period;
872
	int ret = 0, idx = hwc->idx;
873

874 875 876
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

877
	/*
878
	 * If we are way outside a reasonable range then just skip forward:
879 880 881 882
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
883
		hwc->last_period = period;
884
		ret = 1;
885 886 887 888 889
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
890
		hwc->last_period = period;
891
		ret = 1;
892
	}
893
	/*
894
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
895 896 897
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
898

899 900 901
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

902
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
903 904

	/*
905
	 * The hw event starts counting from this event offset,
906 907
	 * mark it to be able to extra future deltas:
	 */
908
	atomic64_set(&hwc->prev_count, (u64)-left);
909

910
	wrmsrl(hwc->event_base + idx,
911
			(u64)(-left) & x86_pmu.cntval_mask);
912

913
	perf_event_update_userpage(event);
914

915
	return ret;
916 917
}

918
static void x86_pmu_enable_event(struct perf_event *event)
919
{
920
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
921
	if (cpuc->enabled)
922
		__x86_pmu_enable_event(&event->hw);
I
Ingo Molnar 已提交
923 924
}

925
/*
926 927 928 929 930 931 932
 * activate a single event
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
 *
 * Called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
933 934 935 936
 */
static int x86_pmu_enable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
937 938 939
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
940

941
	hwc = &event->hw;
942

943 944 945 946
	n0 = cpuc->n_events;
	n = collect_events(cpuc, event, false);
	if (n < 0)
		return n;
947

948
	ret = x86_pmu.schedule_events(cpuc, n, assign);
949 950 951 952 953 954 955
	if (ret)
		return ret;
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
956

957
	cpuc->n_events = n;
958
	cpuc->n_added += n - n0;
959 960

	return 0;
I
Ingo Molnar 已提交
961 962
}

963 964
static int x86_pmu_start(struct perf_event *event)
{
P
Peter Zijlstra 已提交
965 966 967 968
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

	if (idx == -1)
969 970
		return -EAGAIN;

971
	x86_perf_event_set_period(event);
P
Peter Zijlstra 已提交
972 973
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
974
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
975
	perf_event_update_userpage(event);
976 977 978 979

	return 0;
}

980
static void x86_pmu_unthrottle(struct perf_event *event)
981
{
982 983
	int ret = x86_pmu_start(event);
	WARN_ON_ONCE(ret);
984 985
}

986
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
987
{
988
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
989
	u64 pebs;
990
	struct cpu_hw_events *cpuc;
991
	unsigned long flags;
992 993
	int cpu, idx;

994
	if (!x86_pmu.num_counters)
995
		return;
I
Ingo Molnar 已提交
996

997
	local_irq_save(flags);
I
Ingo Molnar 已提交
998 999

	cpu = smp_processor_id();
1000
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1001

1002
	if (x86_pmu.version >= 2) {
1003 1004 1005 1006
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1007
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1008 1009 1010 1011 1012 1013

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1014
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
1015
	}
1016
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1017

1018
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1019 1020
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1021

1022
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1023

1024
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1025
			cpu, idx, pmc_ctrl);
1026
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1027
			cpu, idx, pmc_count);
1028
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1029
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1030
	}
1031
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1032 1033
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1034
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1035 1036
			cpu, idx, pmc_count);
	}
1037
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1038 1039
}

1040
static void x86_pmu_stop(struct perf_event *event)
I
Ingo Molnar 已提交
1041
{
1042
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1043
	struct hw_perf_event *hwc = &event->hw;
1044
	int idx = hwc->idx;
I
Ingo Molnar 已提交
1045

1046 1047 1048
	if (!__test_and_clear_bit(idx, cpuc->active_mask))
		return;

1049
	x86_pmu.disable(event);
I
Ingo Molnar 已提交
1050

1051
	/*
1052
	 * Drain the remaining delta count out of a event
1053 1054
	 * that we are disabling:
	 */
1055
	x86_perf_event_update(event);
1056

1057
	cpuc->events[idx] = NULL;
1058 1059 1060 1061 1062 1063 1064
}

static void x86_pmu_disable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1065
	x86_pmu_stop(event);
1066

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1077
			break;
1078 1079
		}
	}
1080
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1081 1082
}

1083
static int x86_pmu_handle_irq(struct pt_regs *regs)
1084
{
1085
	struct perf_sample_data data;
1086 1087 1088
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
	struct hw_perf_event *hwc;
V
Vince Weaver 已提交
1089
	int idx, handled = 0;
1090 1091
	u64 val;

1092
	perf_sample_data_init(&data, 0);
1093

1094
	cpuc = &__get_cpu_var(cpu_hw_events);
1095

1096
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1097
		if (!test_bit(idx, cpuc->active_mask))
1098
			continue;
1099

1100 1101
		event = cpuc->events[idx];
		hwc = &event->hw;
1102

1103
		val = x86_perf_event_update(event);
1104
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1105
			continue;
1106

1107
		/*
1108
		 * event overflow
1109 1110
		 */
		handled		= 1;
1111
		data.period	= event->hw.last_period;
1112

1113
		if (!x86_perf_event_set_period(event))
1114 1115
			continue;

1116
		if (perf_event_overflow(event, 1, &data, regs))
1117
			x86_pmu_stop(event);
1118
	}
1119

1120 1121 1122
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1123 1124
	return handled;
}
1125

1126 1127 1128 1129 1130
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
1131
	perf_event_do_pending();
1132 1133 1134
	irq_exit();
}

1135
void set_perf_event_pending(void)
1136
{
1137
#ifdef CONFIG_X86_LOCAL_APIC
1138 1139 1140
	if (!x86_pmu.apic || !x86_pmu_initialized())
		return;

1141
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
1142
#endif
1143 1144
}

1145
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1146
{
1147
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1148
		return;
1149

I
Ingo Molnar 已提交
1150
	/*
1151
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1152
	 */
1153
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1154 1155 1156
}

static int __kprobes
1157
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1158 1159 1160 1161
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
1162

1163
	if (!atomic_read(&active_events))
1164 1165
		return NOTIFY_DONE;

1166 1167 1168 1169
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
1170

1171
	default:
I
Ingo Molnar 已提交
1172
		return NOTIFY_DONE;
1173
	}
I
Ingo Molnar 已提交
1174 1175 1176 1177

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
1178 1179
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
1180
	 * events could trigger 'simultaneously' raising two back-to-back NMIs.
1181 1182 1183 1184
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
1185
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1186

1187
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1188 1189
}

1190 1191 1192 1193 1194 1195
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
	.priority		= 1
};

1196
static struct event_constraint unconstrained;
1197
static struct event_constraint emptyconstraint;
1198 1199

static struct event_constraint *
1200
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1201
{
1202
	struct event_constraint *c;
1203 1204 1205

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1206 1207
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1208 1209
		}
	}
1210 1211

	return &unconstrained;
1212 1213 1214
}

static int x86_event_sched_in(struct perf_event *event,
1215
			  struct perf_cpu_context *cpuctx)
1216 1217 1218 1219
{
	int ret = 0;

	event->state = PERF_EVENT_STATE_ACTIVE;
1220
	event->oncpu = smp_processor_id();
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
	event->tstamp_running += event->ctx->time - event->tstamp_stopped;

	if (!is_x86_event(event))
		ret = event->pmu->enable(event);

	if (!ret && !is_software_event(event))
		cpuctx->active_oncpu++;

	if (!ret && event->attr.exclusive)
		cpuctx->exclusive = 1;

	return ret;
}

static void x86_event_sched_out(struct perf_event *event,
1236
			    struct perf_cpu_context *cpuctx)
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
{
	event->state = PERF_EVENT_STATE_INACTIVE;
	event->oncpu = -1;

	if (!is_x86_event(event))
		event->pmu->disable(event);

	event->tstamp_running -= event->ctx->time - event->tstamp_stopped;

	if (!is_software_event(event))
		cpuctx->active_oncpu--;

	if (event->attr.exclusive || !cpuctx->active_oncpu)
		cpuctx->exclusive = 0;
}

/*
 * Called to enable a whole group of events.
 * Returns 1 if the group was enabled, or -EAGAIN if it could not be.
 * Assumes the caller has disabled interrupts and has
 * frozen the PMU with hw_perf_save_disable.
 *
 * called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
 */
int hw_perf_group_sched_in(struct perf_event *leader,
	       struct perf_cpu_context *cpuctx,
1264
	       struct perf_event_context *ctx)
1265
{
1266
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1267 1268 1269 1270
	struct perf_event *sub;
	int assign[X86_PMC_IDX_MAX];
	int n0, n1, ret;

1271 1272 1273
	if (!x86_pmu_initialized())
		return 0;

1274 1275 1276 1277 1278
	/* n0 = total number of events */
	n0 = collect_events(cpuc, leader, true);
	if (n0 < 0)
		return n0;

1279
	ret = x86_pmu.schedule_events(cpuc, n0, assign);
1280 1281 1282
	if (ret)
		return ret;

1283
	ret = x86_event_sched_in(leader, cpuctx);
1284 1285 1286 1287 1288
	if (ret)
		return ret;

	n1 = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
1289
		if (sub->state > PERF_EVENT_STATE_OFF) {
1290
			ret = x86_event_sched_in(sub, cpuctx);
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
			if (ret)
				goto undo;
			++n1;
		}
	}
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n0*sizeof(int));

	cpuc->n_events  = n0;
1303
	cpuc->n_added  += n1;
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
	ctx->nr_active += n1;

	/*
	 * 1 means successful and events are active
	 * This is not quite true because we defer
	 * actual activation until hw_perf_enable() but
	 * this way we* ensure caller won't try to enable
	 * individual events
	 */
	return 1;
undo:
1315
	x86_event_sched_out(leader, cpuctx);
1316 1317 1318
	n0  = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
		if (sub->state == PERF_EVENT_STATE_ACTIVE) {
1319
			x86_event_sched_out(sub, cpuctx);
1320 1321 1322 1323 1324 1325 1326
			if (++n0 == n1)
				break;
		}
	}
	return ret;
}

1327 1328
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1329
#include "perf_event_p4.c"
1330
#include "perf_event_intel_lbr.c"
1331
#include "perf_event_intel_ds.c"
1332
#include "perf_event_intel.c"
1333

1334 1335 1336 1337
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;
1338
	int ret = NOTIFY_OK;
1339 1340 1341 1342

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
1343
			ret = x86_pmu.cpu_prepare(cpu);
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

1356
	case CPU_UP_CANCELED:
1357 1358 1359 1360 1361 1362 1363 1364 1365
	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

1366
	return ret;
1367 1368
}

1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1379
void __init init_hw_perf_events(void)
1380
{
1381
	struct event_constraint *c;
1382 1383
	int err;

1384
	pr_info("Performance Events: ");
1385

1386 1387
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1388
		err = intel_pmu_init();
1389
		break;
1390
	case X86_VENDOR_AMD:
1391
		err = amd_pmu_init();
1392
		break;
1393 1394
	default:
		return;
1395
	}
1396
	if (err != 0) {
1397
		pr_cont("no PMU driver, software events only.\n");
1398
		return;
1399
	}
1400

1401 1402
	pmu_check_apic();

1403
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1404

1405 1406 1407
	if (x86_pmu.quirks)
		x86_pmu.quirks();

1408
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
1409
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
1410 1411
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1412
	}
1413 1414
	x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
	perf_max_events = x86_pmu.num_counters;
I
Ingo Molnar 已提交
1415

1416
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
1417
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
1418 1419
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1420
	}
1421

1422
	x86_pmu.intel_ctrl |=
1423
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1424

1425 1426
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1427

1428
	unconstrained = (struct event_constraint)
1429 1430
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
				   0, x86_pmu.num_counters);
1431

1432 1433
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1434
			if (c->cmask != X86_RAW_EVENT_MASK)
1435 1436
				continue;

1437 1438
			c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
			c->weight += x86_pmu.num_counters;
1439 1440 1441
		}
	}

I
Ingo Molnar 已提交
1442
	pr_info("... version:                %d\n",     x86_pmu.version);
1443 1444 1445
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1446
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1447
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1448
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1449 1450

	perf_cpu_notifier(x86_pmu_notifier);
I
Ingo Molnar 已提交
1451
}
I
Ingo Molnar 已提交
1452

1453
static inline void x86_pmu_read(struct perf_event *event)
1454
{
1455
	x86_perf_event_update(event);
1456 1457
}

1458 1459 1460
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
1461 1462
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
1463
	.read		= x86_pmu_read,
1464
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
1465 1466
};

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		return -ENOMEM;

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

	kfree(fake_cpuc);

	return ret;
}

1493 1494 1495 1496
/*
 * validate a single event group
 *
 * validation include:
1497 1498 1499
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1500 1501 1502 1503
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1504 1505
static int validate_group(struct perf_event *event)
{
1506
	struct perf_event *leader = event->group_leader;
1507 1508
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
1509

1510 1511 1512 1513
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
1514

1515 1516 1517 1518 1519 1520
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1521 1522
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
1523
	if (n < 0)
1524
		goto out_free;
1525

1526 1527
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1528
	if (n < 0)
1529
		goto out_free;
1530

1531
	fake_cpuc->n_events = n;
1532

1533
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
1534 1535 1536 1537 1538

out_free:
	kfree(fake_cpuc);
out:
	return ret;
1539 1540
}

1541
const struct pmu *hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1542
{
1543
	const struct pmu *tmp;
I
Ingo Molnar 已提交
1544 1545
	int err;

1546
	err = __hw_perf_event_init(event);
1547
	if (!err) {
1548 1549 1550 1551 1552 1553 1554 1555
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1556 1557
		if (event->group_leader != event)
			err = validate_group(event);
1558 1559
		else
			err = validate_event(event);
1560 1561

		event->pmu = tmp;
1562
	}
1563
	if (err) {
1564 1565
		if (event->destroy)
			event->destroy(event);
1566
		return ERR_PTR(err);
1567
	}
I
Ingo Molnar 已提交
1568

1569
	return &pmu;
I
Ingo Molnar 已提交
1570
}
1571 1572 1573 1574 1575 1576

/*
 * callchain support
 */

static inline
1577
void callchain_store(struct perf_callchain_entry *entry, u64 ip)
1578
{
1579
	if (entry->nr < PERF_MAX_STACK_DEPTH)
1580 1581 1582
		entry->ip[entry->nr++] = ip;
}

1583 1584
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_nmi_entry);
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
1600
	return 0;
1601 1602 1603 1604 1605 1606
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

1607
	callchain_store(entry, addr);
1608 1609 1610 1611 1612 1613 1614
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1615
	.walk_stack		= print_context_stack_bp,
1616 1617
};

1618 1619
#include "../dumpstack.h"

1620 1621 1622
static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
1623
	callchain_store(entry, PERF_CONTEXT_KERNEL);
1624
	callchain_store(entry, regs->ip);
1625

1626
	dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
1627 1628
}

1629 1630 1631
#ifdef CONFIG_COMPAT
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1632
{
1633 1634 1635
	/* 32-bit process in 64-bit kernel. */
	struct stack_frame_ia32 frame;
	const void __user *fp;
1636

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
	if (!test_thread_flag(TIF_IA32))
		return 0;

	fp = compat_ptr(regs->bp);
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
			break;
1649

1650 1651
		if (fp < compat_ptr(regs->sp))
			break;
1652

1653 1654 1655 1656
		callchain_store(entry, frame.return_address);
		fp = compat_ptr(frame.next_frame);
	}
	return 1;
1657
}
1658 1659 1660 1661 1662 1663 1664
#else
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
    return 0;
}
#endif
1665 1666 1667 1668 1669 1670 1671

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;

1672 1673 1674
	if (!user_mode(regs))
		regs = task_pt_regs(current);

1675
	fp = (void __user *)regs->bp;
1676

1677
	callchain_store(entry, PERF_CONTEXT_USER);
1678 1679
	callchain_store(entry, regs->ip);

1680 1681 1682
	if (perf_callchain_user32(regs, entry))
		return;

1683
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1684
		unsigned long bytes;
1685
		frame.next_frame	     = NULL;
1686 1687
		frame.return_address = 0;

1688 1689
		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
1690 1691
			break;

1692
		if ((unsigned long)fp < regs->sp)
1693 1694 1695
			break;

		callchain_store(entry, frame.return_address);
1696
		fp = frame.next_frame;
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	}
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

1724 1725 1726 1727 1728
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
		return NULL;
	}

1729
	if (in_nmi())
1730
		entry = &__get_cpu_var(pmc_nmi_entry);
1731
	else
1732
		entry = &__get_cpu_var(pmc_irq_entry);
1733 1734 1735 1736 1737 1738 1739

	entry->nr = 0;

	perf_do_callchain(regs, entry);

	return entry;
}
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751

void perf_arch_fetch_caller_regs(struct pt_regs *regs, unsigned long ip, int skip)
{
	regs->ip = ip;
	/*
	 * perf_arch_fetch_caller_regs adds another call, we need to increment
	 * the skip level
	 */
	regs->bp = rewind_frame_pointer(skip + 1);
	regs->cs = __KERNEL_CS;
	local_save_flags(regs->flags);
}
1752 1753 1754 1755

unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
	unsigned long ip;
1756

1757 1758 1759 1760
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
		ip = perf_guest_cbs->get_guest_ip();
	else
		ip = instruction_pointer(regs);
1761

1762 1763 1764 1765 1766 1767
	return ip;
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
1768

1769
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
		if (user_mode(regs))
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

1781 1782 1783 1784 1785
	if (regs->flags & PERF_EFLAGS_EXACT)
		misc |= PERF_RECORD_MISC_EXACT;

	return misc;
}