perf_event.c 65.4 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/highmem.h>
25
#include <linux/cpu.h>
I
Ingo Molnar 已提交
26 27

#include <asm/apic.h>
28
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
29
#include <asm/nmi.h>
I
Ingo Molnar 已提交
30

31
static u64 perf_event_mask __read_mostly;
32

33 34
/* The maximal number of PEBS events: */
#define MAX_PEBS_EVENTS	4
35 36 37 38 39

/* The size of a BTS record in bytes: */
#define BTS_RECORD_SIZE		24

/* The size of a per-cpu BTS buffer in bytes: */
40
#define BTS_BUFFER_SIZE		(BTS_RECORD_SIZE * 2048)
41 42

/* The BTS overflow threshold in bytes from the end of the buffer: */
43
#define BTS_OVFL_TH		(BTS_RECORD_SIZE * 128)
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68


/*
 * Bits in the debugctlmsr controlling branch tracing.
 */
#define X86_DEBUGCTL_TR			(1 << 6)
#define X86_DEBUGCTL_BTS		(1 << 7)
#define X86_DEBUGCTL_BTINT		(1 << 8)
#define X86_DEBUGCTL_BTS_OFF_OS		(1 << 9)
#define X86_DEBUGCTL_BTS_OFF_USR	(1 << 10)

/*
 * A debug store configuration.
 *
 * We only support architectures that use 64bit fields.
 */
struct debug_store {
	u64	bts_buffer_base;
	u64	bts_index;
	u64	bts_absolute_maximum;
	u64	bts_interrupt_threshold;
	u64	pebs_buffer_base;
	u64	pebs_index;
	u64	pebs_absolute_maximum;
	u64	pebs_interrupt_threshold;
69
	u64	pebs_event_reset[MAX_PEBS_EVENTS];
70 71
};

72
struct event_constraint {
73 74 75 76
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
		u64		idxmsk64[1];
	};
77 78 79 80
	int	code;
	int	cmask;
};

81
struct cpu_hw_events {
82
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
83
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
84
	unsigned long		interrupts;
85
	int			enabled;
86
	struct debug_store	*ds;
I
Ingo Molnar 已提交
87

88 89 90 91
	int			n_events;
	int			n_added;
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
92 93
};

94 95 96 97 98
#define EVENT_CONSTRAINT(c, n, m) { 	\
	{ .idxmsk64[0] = (n) },		\
	.code = (c),			\
	.cmask = (m),			\
}
99

100 101 102 103 104 105
#define INTEL_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

#define FIXED_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_FIXED_MASK)

106
#define EVENT_CONSTRAINT_END \
107
	EVENT_CONSTRAINT(0, 0, 0)
108

109 110
#define for_each_event_constraint(e, c) \
	for ((e) = (c); (e)->cmask; (e)++)
111

I
Ingo Molnar 已提交
112
/*
113
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
114
 */
115
struct x86_pmu {
116 117
	const char	*name;
	int		version;
118
	int		(*handle_irq)(struct pt_regs *);
119 120
	void		(*disable_all)(void);
	void		(*enable_all)(void);
121 122
	void		(*enable)(struct hw_perf_event *, int);
	void		(*disable)(struct hw_perf_event *, int);
123 124
	unsigned	eventsel;
	unsigned	perfctr;
125 126
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
127
	int		max_events;
128 129 130 131
	int		num_events;
	int		num_events_fixed;
	int		event_bits;
	u64		event_mask;
132
	int		apic;
133
	u64		max_period;
134
	u64		intel_ctrl;
135 136
	void		(*enable_bts)(u64 config);
	void		(*disable_bts)(void);
137 138 139 140 141
	void		(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event,
						 unsigned long *idxmsk);
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
142
	const struct event_constraint *event_constraints;
143 144
};

145
static struct x86_pmu x86_pmu __read_mostly;
146

147
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
148 149
	.enabled = 1,
};
I
Ingo Molnar 已提交
150

151 152
static int x86_perf_event_set_period(struct perf_event *event,
			     struct hw_perf_event *hwc, int idx);
153

V
Vince Weaver 已提交
154 155 156 157 158 159 160
/*
 * Not sure about some of these
 */
static const u64 p6_perfmon_event_map[] =
{
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0079,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
161 162
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0f2e,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x012e,
V
Vince Weaver 已提交
163 164 165 166 167
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x0062,
};

168
static u64 p6_pmu_event_map(int hw_event)
V
Vince Weaver 已提交
169
{
170
	return p6_perfmon_event_map[hw_event];
V
Vince Weaver 已提交
171 172
}

173
/*
174
 * Event setting that is specified not to count anything.
175 176 177 178
 * We use this to effectively disable a counter.
 *
 * L2_RQSTS with 0 MESI unit mask.
 */
179
#define P6_NOP_EVENT			0x0000002EULL
180

181
static u64 p6_pmu_raw_event(u64 hw_event)
V
Vince Weaver 已提交
182 183 184 185 186
{
#define P6_EVNTSEL_EVENT_MASK		0x000000FFULL
#define P6_EVNTSEL_UNIT_MASK		0x0000FF00ULL
#define P6_EVNTSEL_EDGE_MASK		0x00040000ULL
#define P6_EVNTSEL_INV_MASK		0x00800000ULL
187
#define P6_EVNTSEL_REG_MASK		0xFF000000ULL
V
Vince Weaver 已提交
188 189 190 191 192 193

#define P6_EVNTSEL_MASK			\
	(P6_EVNTSEL_EVENT_MASK |	\
	 P6_EVNTSEL_UNIT_MASK  |	\
	 P6_EVNTSEL_EDGE_MASK  |	\
	 P6_EVNTSEL_INV_MASK   |	\
194
	 P6_EVNTSEL_REG_MASK)
V
Vince Weaver 已提交
195

196
	return hw_event & P6_EVNTSEL_MASK;
V
Vince Weaver 已提交
197 198
}

199
static struct event_constraint intel_p6_event_constraints[] =
200
{
201 202 203 204 205 206
	INTEL_EVENT_CONSTRAINT(0xc1, 0x1),	/* FLOPS */
	INTEL_EVENT_CONSTRAINT(0x10, 0x1),	/* FP_COMP_OPS_EXE */
	INTEL_EVENT_CONSTRAINT(0x11, 0x1),	/* FP_ASSIST */
	INTEL_EVENT_CONSTRAINT(0x12, 0x2),	/* MUL */
	INTEL_EVENT_CONSTRAINT(0x13, 0x2),	/* DIV */
	INTEL_EVENT_CONSTRAINT(0x14, 0x1),	/* CYCLES_DIV_BUSY */
207 208
	EVENT_CONSTRAINT_END
};
V
Vince Weaver 已提交
209

210 211 212
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
213
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
214
{
215 216 217 218 219 220 221
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x003c,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x4f2e,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
222 223
};

224 225
static struct event_constraint intel_core_event_constraints[] =
{
226 227 228 229 230 231 232 233 234 235 236
	FIXED_EVENT_CONSTRAINT(0xc0, (0x3|(1ULL<<32))), /* INSTRUCTIONS_RETIRED */
	FIXED_EVENT_CONSTRAINT(0x3c, (0x3|(1ULL<<33))), /* UNHALTED_CORE_CYCLES */
	INTEL_EVENT_CONSTRAINT(0x10, 0x1), /* FP_COMP_OPS_EXE */
	INTEL_EVENT_CONSTRAINT(0x11, 0x2), /* FP_ASSIST */
	INTEL_EVENT_CONSTRAINT(0x12, 0x2), /* MUL */
	INTEL_EVENT_CONSTRAINT(0x13, 0x2), /* DIV */
	INTEL_EVENT_CONSTRAINT(0x14, 0x1), /* CYCLES_DIV_BUSY */
	INTEL_EVENT_CONSTRAINT(0x18, 0x1), /* IDLE_DURING_DIV */
	INTEL_EVENT_CONSTRAINT(0x19, 0x2), /* DELAYED_BYPASS */
	INTEL_EVENT_CONSTRAINT(0xa1, 0x1), /* RS_UOPS_DISPATCH_CYCLES */
	INTEL_EVENT_CONSTRAINT(0xcb, 0x1), /* MEM_LOAD_RETIRED */
237 238 239
	EVENT_CONSTRAINT_END
};

240 241
static struct event_constraint intel_nehalem_event_constraints[] =
{
242 243 244 245 246 247 248 249 250 251 252 253
	FIXED_EVENT_CONSTRAINT(0xc0, (0x3|(1ULL<<32))), /* INSTRUCTIONS_RETIRED */
	FIXED_EVENT_CONSTRAINT(0x3c, (0x3|(1ULL<<33))), /* UNHALTED_CORE_CYCLES */
	INTEL_EVENT_CONSTRAINT(0x40, 0x3), /* L1D_CACHE_LD */
	INTEL_EVENT_CONSTRAINT(0x41, 0x3), /* L1D_CACHE_ST */
	INTEL_EVENT_CONSTRAINT(0x42, 0x3), /* L1D_CACHE_LOCK */
	INTEL_EVENT_CONSTRAINT(0x43, 0x3), /* L1D_ALL_REF */
	INTEL_EVENT_CONSTRAINT(0x4e, 0x3), /* L1D_PREFETCH */
	INTEL_EVENT_CONSTRAINT(0x4c, 0x3), /* LOAD_HIT_PRE */
	INTEL_EVENT_CONSTRAINT(0x51, 0x3), /* L1D */
	INTEL_EVENT_CONSTRAINT(0x52, 0x3), /* L1D_CACHE_PREFETCH_LOCK_FB_HIT */
	INTEL_EVENT_CONSTRAINT(0x53, 0x3), /* L1D_CACHE_LOCK_FB_HIT */
	INTEL_EVENT_CONSTRAINT(0xc5, 0x3), /* CACHE_LOCK_CYCLES */
254 255 256 257 258
	EVENT_CONSTRAINT_END
};

static struct event_constraint intel_gen_event_constraints[] =
{
259 260
	FIXED_EVENT_CONSTRAINT(0xc0, (0x3|(1ULL<<32))), /* INSTRUCTIONS_RETIRED */
	FIXED_EVENT_CONSTRAINT(0x3c, (0x3|(1ULL<<33))), /* UNHALTED_CORE_CYCLES */
261 262 263
	EVENT_CONSTRAINT_END
};

264
static u64 intel_pmu_event_map(int hw_event)
265
{
266
	return intel_perfmon_event_map[hw_event];
267
}
I
Ingo Molnar 已提交
268

269
/*
270
 * Generalized hw caching related hw_event table, filled
271
 * in on a per model basis. A value of 0 means
272 273
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
274 275 276 277 278 279 280 281 282 283
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

284
static __initconst u64 nehalem_hw_cache_event_ids
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI            */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI            */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE         */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x014e, /* L1D_PREFETCH.REQUESTS        */
		[ C(RESULT_MISS)   ] = 0x024e, /* L1D_PREFETCH.MISS            */
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
305
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                    */
306 307 308 309 310 311 312 313 314 315 316
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
317
 [ C(LL  ) ] = {
318 319 320 321 322 323 324 325 326
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0324, /* L2_RQSTS.LOADS               */
		[ C(RESULT_MISS)   ] = 0x0224, /* L2_RQSTS.LD_MISS             */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0c24, /* L2_RQSTS.RFOS                */
		[ C(RESULT_MISS)   ] = 0x0824, /* L2_RQSTS.RFO_MISS            */
	},
	[ C(OP_PREFETCH) ] = {
327 328
		[ C(RESULT_ACCESS) ] = 0x4f2e, /* LLC Reference                */
		[ C(RESULT_MISS)   ] = 0x412e, /* LLC Misses                   */
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x0108, /* DTLB_LOAD_MISSES.ANY         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x010c, /* MEM_STORE_RETIRED.DTLB_MISS  */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x01c0, /* INST_RETIRED.ANY_P           */
348
		[ C(RESULT_MISS)   ] = 0x20c8, /* ITLB_MISS_RETIRED            */
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
		[ C(RESULT_MISS)   ] = 0x03e8, /* BPU_CLEARS.ANY               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

375
static __initconst u64 core2_hw_cache_event_ids
376 377 378 379
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI          */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE       */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI          */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE       */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x104e, /* L1D_PREFETCH.REQUESTS      */
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0081, /* L1I.MISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
408
 [ C(LL  ) ] = {
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0208, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0808, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x1282, /* ITLBMISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
464 465
};

466
static __initconst u64 atom_hw_cache_event_ids
467 468 469 470
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
471 472 473 474 475 476
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE.LD               */
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_WRITE) ] = {
477
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE.ST               */
478 479 480 481 482 483 484 485 486
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
487 488
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                 */
489 490 491 492 493 494 495 496 497 498
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
499
 [ C(LL  ) ] = {
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
515
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE_LD.MESI  (alias) */
516 517 518
		[ C(RESULT_MISS)   ] = 0x0508, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
519
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE_ST.MESI  (alias) */
520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
		[ C(RESULT_MISS)   ] = 0x0608, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x0282, /* ITLB.MISSES                */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
555 556
};

557
static u64 intel_pmu_raw_event(u64 hw_event)
558
{
559 560
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
561 562
#define CORE_EVNTSEL_EDGE_MASK		0x00040000ULL
#define CORE_EVNTSEL_INV_MASK		0x00800000ULL
563
#define CORE_EVNTSEL_REG_MASK		0xFF000000ULL
564

565
#define CORE_EVNTSEL_MASK		\
566 567 568 569 570
	(INTEL_ARCH_EVTSEL_MASK |	\
	 INTEL_ARCH_UNIT_MASK   |	\
	 INTEL_ARCH_EDGE_MASK   |	\
	 INTEL_ARCH_INV_MASK    |	\
	 INTEL_ARCH_CNT_MASK)
571

572
	return hw_event & CORE_EVNTSEL_MASK;
573 574
}

575
static __initconst u64 amd_hw_cache_event_ids
576 577 578 579 580 581
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
582 583
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0041, /* Data Cache Misses          */
584 585
	},
	[ C(OP_WRITE) ] = {
586
		[ C(RESULT_ACCESS) ] = 0x0142, /* Data Cache Refills :system */
587 588 589
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
590 591
		[ C(RESULT_ACCESS) ] = 0x0267, /* Data Prefetcher :attempts  */
		[ C(RESULT_MISS)   ] = 0x0167, /* Data Prefetcher :cancelled */
592 593 594 595 596 597 598 599 600 601 602 603
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction cache fetches  */
		[ C(RESULT_MISS)   ] = 0x0081, /* Instruction cache misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
604
		[ C(RESULT_ACCESS) ] = 0x014B, /* Prefetch Instructions :Load */
605 606 607
		[ C(RESULT_MISS)   ] = 0,
	},
 },
608
 [ C(LL  ) ] = {
609
	[ C(OP_READ) ] = {
610 611
		[ C(RESULT_ACCESS) ] = 0x037D, /* Requests to L2 Cache :IC+DC */
		[ C(RESULT_MISS)   ] = 0x037E, /* L2 Cache Misses : IC+DC     */
612 613
	},
	[ C(OP_WRITE) ] = {
614
		[ C(RESULT_ACCESS) ] = 0x017F, /* L2 Fill/Writeback           */
615 616 617 618 619 620 621 622 623
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
624 625
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0046, /* L1 DTLB and L2 DLTB Miss   */
626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction fecthes        */
		[ C(RESULT_MISS)   ] = 0x0085, /* Instr. fetch ITLB misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c2, /* Retired Branch Instr.      */
		[ C(RESULT_MISS)   ] = 0x00c3, /* Retired Mispredicted BI    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

666 667 668
/*
 * AMD Performance Monitor K7 and later.
 */
669
static const u64 amd_perfmon_event_map[] =
670
{
671 672 673 674 675 676
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0080,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
677 678
};

679
static u64 amd_pmu_event_map(int hw_event)
680
{
681
	return amd_perfmon_event_map[hw_event];
682 683
}

684
static u64 amd_pmu_raw_event(u64 hw_event)
685
{
686 687
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
688 689
#define K7_EVNTSEL_EDGE_MASK	0x000040000ULL
#define K7_EVNTSEL_INV_MASK	0x000800000ULL
690
#define K7_EVNTSEL_REG_MASK	0x0FF000000ULL
691 692 693 694

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
695 696
	 K7_EVNTSEL_EDGE_MASK  |	\
	 K7_EVNTSEL_INV_MASK   |	\
697
	 K7_EVNTSEL_REG_MASK)
698

699
	return hw_event & K7_EVNTSEL_MASK;
700 701
}

702
/*
703 704
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
705 706
 * Returns the delta events processed.
 */
707
static u64
708 709
x86_perf_event_update(struct perf_event *event,
			struct hw_perf_event *hwc, int idx)
710
{
711
	int shift = 64 - x86_pmu.event_bits;
712 713
	u64 prev_raw_count, new_raw_count;
	s64 delta;
714

715 716 717
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

718
	/*
719
	 * Careful: an NMI might modify the previous event value.
720 721 722
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
723
	 * count to the generic event atomically:
724 725 726
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
727
	rdmsrl(hwc->event_base + idx, new_raw_count);
728 729 730 731 732 733 734 735

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
736
	 * (event-)time and add that to the generic event.
737 738
	 *
	 * Careful, not all hw sign-extends above the physical width
739
	 * of the count.
740
	 */
741 742
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
743

744
	atomic64_add(delta, &event->count);
745
	atomic64_sub(delta, &hwc->period_left);
746 747

	return new_raw_count;
748 749
}

750
static atomic_t active_events;
P
Peter Zijlstra 已提交
751 752 753 754
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
755
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
756 757 758 759 760
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

761
	for (i = 0; i < x86_pmu.num_events; i++) {
762
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
763 764 765
			goto perfctr_fail;
	}

766
	for (i = 0; i < x86_pmu.num_events; i++) {
767
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
768 769
			goto eventsel_fail;
	}
770
#endif
P
Peter Zijlstra 已提交
771 772 773

	return true;

774
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
775 776
eventsel_fail:
	for (i--; i >= 0; i--)
777
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
778

779
	i = x86_pmu.num_events;
P
Peter Zijlstra 已提交
780 781 782

perfctr_fail:
	for (i--; i >= 0; i--)
783
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
784 785 786 787 788

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
789
#endif
P
Peter Zijlstra 已提交
790 791 792 793
}

static void release_pmc_hardware(void)
{
794
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
795 796
	int i;

797
	for (i = 0; i < x86_pmu.num_events; i++) {
798 799
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
800 801 802 803
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
804
#endif
P
Peter Zijlstra 已提交
805 806
}

807 808 809 810 811 812 813
static inline bool bts_available(void)
{
	return x86_pmu.enable_bts != NULL;
}

static inline void init_debug_store_on_cpu(int cpu)
{
814
	struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
815 816 817 818 819

	if (!ds)
		return;

	wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA,
820 821
		     (u32)((u64)(unsigned long)ds),
		     (u32)((u64)(unsigned long)ds >> 32));
822 823 824 825
}

static inline void fini_debug_store_on_cpu(int cpu)
{
826
	if (!per_cpu(cpu_hw_events, cpu).ds)
827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
		return;

	wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA, 0, 0);
}

static void release_bts_hardware(void)
{
	int cpu;

	if (!bts_available())
		return;

	get_online_cpus();

	for_each_online_cpu(cpu)
		fini_debug_store_on_cpu(cpu);

	for_each_possible_cpu(cpu) {
845
		struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
846 847 848 849

		if (!ds)
			continue;

850
		per_cpu(cpu_hw_events, cpu).ds = NULL;
851

852
		kfree((void *)(unsigned long)ds->bts_buffer_base);
853 854 855 856 857 858 859 860 861 862 863
		kfree(ds);
	}

	put_online_cpus();
}

static int reserve_bts_hardware(void)
{
	int cpu, err = 0;

	if (!bts_available())
864
		return 0;
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882

	get_online_cpus();

	for_each_possible_cpu(cpu) {
		struct debug_store *ds;
		void *buffer;

		err = -ENOMEM;
		buffer = kzalloc(BTS_BUFFER_SIZE, GFP_KERNEL);
		if (unlikely(!buffer))
			break;

		ds = kzalloc(sizeof(*ds), GFP_KERNEL);
		if (unlikely(!ds)) {
			kfree(buffer);
			break;
		}

883
		ds->bts_buffer_base = (u64)(unsigned long)buffer;
884 885 886 887 888 889
		ds->bts_index = ds->bts_buffer_base;
		ds->bts_absolute_maximum =
			ds->bts_buffer_base + BTS_BUFFER_SIZE;
		ds->bts_interrupt_threshold =
			ds->bts_absolute_maximum - BTS_OVFL_TH;

890
		per_cpu(cpu_hw_events, cpu).ds = ds;
891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
		err = 0;
	}

	if (err)
		release_bts_hardware();
	else {
		for_each_online_cpu(cpu)
			init_debug_store_on_cpu(cpu);
	}

	put_online_cpus();

	return err;
}

906
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
907
{
908
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
909
		release_pmc_hardware();
910
		release_bts_hardware();
P
Peter Zijlstra 已提交
911 912 913 914
		mutex_unlock(&pmc_reserve_mutex);
	}
}

915 916 917 918 919
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

920
static inline int
921
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
static void intel_pmu_enable_bts(u64 config)
{
	unsigned long debugctlmsr;

	debugctlmsr = get_debugctlmsr();

	debugctlmsr |= X86_DEBUGCTL_TR;
	debugctlmsr |= X86_DEBUGCTL_BTS;
	debugctlmsr |= X86_DEBUGCTL_BTINT;

	if (!(config & ARCH_PERFMON_EVENTSEL_OS))
		debugctlmsr |= X86_DEBUGCTL_BTS_OFF_OS;

	if (!(config & ARCH_PERFMON_EVENTSEL_USR))
		debugctlmsr |= X86_DEBUGCTL_BTS_OFF_USR;

	update_debugctlmsr(debugctlmsr);
}

static void intel_pmu_disable_bts(void)
{
974
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
975 976 977 978 979 980 981 982 983 984 985 986 987 988
	unsigned long debugctlmsr;

	if (!cpuc->ds)
		return;

	debugctlmsr = get_debugctlmsr();

	debugctlmsr &=
		~(X86_DEBUGCTL_TR | X86_DEBUGCTL_BTS | X86_DEBUGCTL_BTINT |
		  X86_DEBUGCTL_BTS_OFF_OS | X86_DEBUGCTL_BTS_OFF_USR);

	update_debugctlmsr(debugctlmsr);
}

I
Ingo Molnar 已提交
989
/*
990
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
991
 */
992
static int __hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
993
{
994 995
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
996
	u64 config;
P
Peter Zijlstra 已提交
997
	int err;
I
Ingo Molnar 已提交
998

999 1000
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
1001

P
Peter Zijlstra 已提交
1002
	err = 0;
1003
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
1004
		mutex_lock(&pmc_reserve_mutex);
1005
		if (atomic_read(&active_events) == 0) {
1006 1007 1008
			if (!reserve_pmc_hardware())
				err = -EBUSY;
			else
1009
				err = reserve_bts_hardware();
1010 1011
		}
		if (!err)
1012
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
1013 1014 1015 1016 1017
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

1018
	event->destroy = hw_perf_event_destroy;
1019

I
Ingo Molnar 已提交
1020
	/*
1021
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
1022 1023
	 * (keep 'enabled' bit clear for now)
	 */
1024
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
1025

1026 1027
	hwc->idx = -1;

I
Ingo Molnar 已提交
1028
	/*
1029
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
1030
	 */
1031
	if (!attr->exclude_user)
1032
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
1033
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
1034
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
1035

1036
	if (!hwc->sample_period) {
1037
		hwc->sample_period = x86_pmu.max_period;
1038
		hwc->last_period = hwc->sample_period;
1039
		atomic64_set(&hwc->period_left, hwc->sample_period);
1040 1041 1042 1043
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
1044 1045
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
1046 1047 1048
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
1049
	}
1050

I
Ingo Molnar 已提交
1051
	/*
1052
	 * Raw hw_event type provide the config in the hw_event structure
I
Ingo Molnar 已提交
1053
	 */
1054 1055
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
1056
		return 0;
I
Ingo Molnar 已提交
1057 1058
	}

1059 1060 1061 1062 1063
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
1064

1065 1066 1067
	/*
	 * The generic map:
	 */
1068 1069 1070 1071 1072 1073 1074 1075
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

1076 1077 1078 1079
	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
1080 1081 1082 1083 1084 1085 1086 1087 1088
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
		if (!bts_available())
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
			return -EOPNOTSUPP;
	}
1089

1090
	hwc->config |= config;
P
Peter Zijlstra 已提交
1091

I
Ingo Molnar 已提交
1092 1093 1094
	return 0;
}

V
Vince Weaver 已提交
1095 1096
static void p6_pmu_disable_all(void)
{
1097
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1098
	u64 val;
V
Vince Weaver 已提交
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111

	if (!cpuc->enabled)
		return;

	cpuc->enabled = 0;
	barrier();

	/* p6 only has one enable register */
	rdmsrl(MSR_P6_EVNTSEL0, val);
	val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
	wrmsrl(MSR_P6_EVNTSEL0, val);
}

1112
static void intel_pmu_disable_all(void)
1113
{
1114
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1115 1116 1117 1118 1119 1120 1121

	if (!cpuc->enabled)
		return;

	cpuc->enabled = 0;
	barrier();

1122
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
1123 1124 1125

	if (test_bit(X86_PMC_IDX_FIXED_BTS, cpuc->active_mask))
		intel_pmu_disable_bts();
I
Ingo Molnar 已提交
1126
}
1127

1128
static void amd_pmu_disable_all(void)
1129
{
1130
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1131 1132 1133 1134
	int idx;

	if (!cpuc->enabled)
		return;
1135 1136

	cpuc->enabled = 0;
1137 1138
	/*
	 * ensure we write the disable before we start disabling the
1139
	 * events proper, so that amd_pmu_enable_event() does the
1140
	 * right thing.
1141
	 */
1142
	barrier();
1143

1144
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1145 1146
		u64 val;

1147
		if (!test_bit(idx, cpuc->active_mask))
1148
			continue;
1149
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
1150 1151 1152 1153
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
1154 1155 1156
	}
}

1157
void hw_perf_disable(void)
1158
{
1159 1160
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

1161
	if (!x86_pmu_initialized())
1162
		return;
1163 1164 1165 1166 1167

	if (cpuc->enabled)
		cpuc->n_added = 0;

	x86_pmu.disable_all();
1168
}
I
Ingo Molnar 已提交
1169

V
Vince Weaver 已提交
1170 1171
static void p6_pmu_enable_all(void)
{
1172
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
V
Vince Weaver 已提交
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
	unsigned long val;

	if (cpuc->enabled)
		return;

	cpuc->enabled = 1;
	barrier();

	/* p6 only has one enable register */
	rdmsrl(MSR_P6_EVNTSEL0, val);
	val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
	wrmsrl(MSR_P6_EVNTSEL0, val);
}

1187
static void intel_pmu_enable_all(void)
1188
{
1189
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1190 1191 1192 1193 1194 1195 1196

	if (cpuc->enabled)
		return;

	cpuc->enabled = 1;
	barrier();

1197
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);
1198 1199

	if (test_bit(X86_PMC_IDX_FIXED_BTS, cpuc->active_mask)) {
1200 1201
		struct perf_event *event =
			cpuc->events[X86_PMC_IDX_FIXED_BTS];
1202

1203
		if (WARN_ON_ONCE(!event))
1204 1205
			return;

1206
		intel_pmu_enable_bts(event->hw.config);
1207
	}
1208 1209
}

1210
static void amd_pmu_enable_all(void)
1211
{
1212
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1213 1214
	int idx;

1215
	if (cpuc->enabled)
1216 1217
		return;

1218 1219 1220
	cpuc->enabled = 1;
	barrier();

1221 1222
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
		struct perf_event *event = cpuc->events[idx];
1223
		u64 val;
1224

1225
		if (!test_bit(idx, cpuc->active_mask))
1226
			continue;
1227

1228
		val = event->hw.config;
1229 1230
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
1231 1232 1233
	}
}

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
static const struct pmu pmu;

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
	int i, j , w, num;
	int weight, wmax;
	unsigned long *c;
1246
	unsigned long constraints[X86_PMC_IDX_MAX][BITS_TO_LONGS(X86_PMC_IDX_MAX)];
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
		x86_pmu.get_event_constraints(cpuc,
					      cpuc->event_list[i],
					      constraints[i]);
	}

1258 1259 1260 1261 1262
	/*
	 * fastpath, try to reuse previous register
	 */
	for (i = 0, num = n; i < n; i++, num--) {
		hwc = &cpuc->event_list[i]->hw;
1263
		c = constraints[i];
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
		if (!test_bit(hwc->idx, c))
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

#if 0
		pr_debug("CPU%d fast config=0x%llx idx=%d assign=%c\n",
			 smp_processor_id(),
			 hwc->config,
			 hwc->idx,
			 assign ? 'y' : 'n');
#endif

		set_bit(hwc->idx, used_mask);
		if (assign)
			assign[i] = hwc->idx;
	}
	if (!num)
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
	wmax = x86_pmu.num_events;

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
	if (x86_pmu.num_events_fixed)
		wmax++;

1317
	for (w = 1, num = n; num && w <= wmax; w++) {
1318
		/* for each event */
1319
		for (i = 0; num && i < n; i++) {
1320
			c = constraints[i];
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
			hwc = &cpuc->event_list[i]->hw;

			weight = bitmap_weight(c, X86_PMC_IDX_MAX);
			if (weight != w)
				continue;

			for_each_bit(j, c, X86_PMC_IDX_MAX) {
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

#if 0
1336
			pr_debug("CPU%d slow config=0x%llx idx=%d assign=%c\n",
1337 1338 1339 1340 1341 1342
				smp_processor_id(),
				hwc->config,
				j,
				assign ? 'y' : 'n');
#endif

1343 1344
			set_bit(j, used_mask);

1345 1346 1347 1348 1349
			if (assign)
				assign[i] = j;
			num--;
		}
	}
1350
done:
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

	max_count = x86_pmu.num_events + x86_pmu.num_events_fixed;

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
1389
		    event->state <= PERF_EVENT_STATE_OFF)
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}


static inline void x86_assign_hw_event(struct perf_event *event,
				struct hw_perf_event *hwc, int idx)
{
	hwc->idx = idx;

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that event_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->event_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
	} else {
		hwc->config_base = x86_pmu.eventsel;
		hwc->event_base  = x86_pmu.perfctr;
	}
}

1424
void hw_perf_enable(void)
1425
{
1426 1427 1428 1429 1430
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
	int i;

1431
	if (!x86_pmu_initialized())
1432
		return;
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
	if (cpuc->n_added) {
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
		for (i = 0; i < cpuc->n_events; i++) {

			event = cpuc->event_list[i];
			hwc = &event->hw;

			if (hwc->idx == -1 || hwc->idx == cpuc->assign[i])
				continue;

			x86_pmu.disable(hwc, hwc->idx);

			clear_bit(hwc->idx, cpuc->active_mask);
			barrier();
			cpuc->events[hwc->idx] = NULL;

			x86_perf_event_update(event, hwc, hwc->idx);

			hwc->idx = -1;
		}

		for (i = 0; i < cpuc->n_events; i++) {

			event = cpuc->event_list[i];
			hwc = &event->hw;

			if (hwc->idx == -1) {
				x86_assign_hw_event(event, hwc, cpuc->assign[i]);
				x86_perf_event_set_period(event, hwc, hwc->idx);
			}
			/*
			 * need to mark as active because x86_pmu_disable()
			 * clear active_mask and eventsp[] yet it preserves
			 * idx
			 */
			set_bit(hwc->idx, cpuc->active_mask);
			cpuc->events[hwc->idx] = event;

			x86_pmu.enable(hwc, hwc->idx);
			perf_event_update_userpage(event);
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
1483
	x86_pmu.enable_all();
1484 1485
}

1486
static inline u64 intel_pmu_get_status(void)
1487 1488 1489
{
	u64 status;

1490
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
1491

1492
	return status;
1493 1494
}

1495
static inline void intel_pmu_ack_status(u64 ack)
1496 1497 1498 1499
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

1500
static inline void x86_pmu_enable_event(struct hw_perf_event *hwc, int idx)
1501
{
V
Vince Weaver 已提交
1502
	(void)checking_wrmsrl(hwc->config_base + idx,
1503
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
1504 1505
}

1506
static inline void x86_pmu_disable_event(struct hw_perf_event *hwc, int idx)
1507
{
V
Vince Weaver 已提交
1508
	(void)checking_wrmsrl(hwc->config_base + idx, hwc->config);
1509 1510
}

1511
static inline void
1512
intel_pmu_disable_fixed(struct hw_perf_event *hwc, int __idx)
1513 1514 1515 1516 1517 1518 1519 1520
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
V
Vince Weaver 已提交
1521 1522 1523 1524
	(void)checking_wrmsrl(hwc->config_base, ctrl_val);
}

static inline void
1525
p6_pmu_disable_event(struct hw_perf_event *hwc, int idx)
V
Vince Weaver 已提交
1526
{
1527 1528
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	u64 val = P6_NOP_EVENT;
V
Vince Weaver 已提交
1529

1530 1531
	if (cpuc->enabled)
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
V
Vince Weaver 已提交
1532 1533

	(void)checking_wrmsrl(hwc->config_base + idx, val);
1534 1535
}

1536
static inline void
1537
intel_pmu_disable_event(struct hw_perf_event *hwc, int idx)
1538
{
1539 1540 1541 1542 1543
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS)) {
		intel_pmu_disable_bts();
		return;
	}

1544 1545 1546 1547 1548
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

1549
	x86_pmu_disable_event(hwc, idx);
1550 1551 1552
}

static inline void
1553
amd_pmu_disable_event(struct hw_perf_event *hwc, int idx)
1554
{
1555
	x86_pmu_disable_event(hwc, idx);
1556 1557
}

1558
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
1559

1560 1561
/*
 * Set the next IRQ period, based on the hwc->period_left value.
1562
 * To be called with the event disabled in hw:
1563
 */
1564
static int
1565 1566
x86_perf_event_set_period(struct perf_event *event,
			     struct hw_perf_event *hwc, int idx)
I
Ingo Molnar 已提交
1567
{
1568
	s64 left = atomic64_read(&hwc->period_left);
1569 1570
	s64 period = hwc->sample_period;
	int err, ret = 0;
1571

1572 1573 1574
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

1575
	/*
1576
	 * If we are way outside a reasonable range then just skip forward:
1577 1578 1579 1580
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
1581
		hwc->last_period = period;
1582
		ret = 1;
1583 1584 1585 1586 1587
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
1588
		hwc->last_period = period;
1589
		ret = 1;
1590
	}
1591
	/*
1592
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1593 1594 1595
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
1596

1597 1598 1599
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1600
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
1601 1602

	/*
1603
	 * The hw event starts counting from this event offset,
1604 1605
	 * mark it to be able to extra future deltas:
	 */
1606
	atomic64_set(&hwc->prev_count, (u64)-left);
1607

1608 1609
	err = checking_wrmsrl(hwc->event_base + idx,
			     (u64)(-left) & x86_pmu.event_mask);
1610

1611
	perf_event_update_userpage(event);
1612

1613
	return ret;
1614 1615 1616
}

static inline void
1617
intel_pmu_enable_fixed(struct hw_perf_event *hwc, int __idx)
1618 1619 1620 1621 1622 1623
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
1624 1625 1626
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
1627
	 */
1628 1629 1630
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
1631 1632 1633 1634 1635 1636 1637 1638 1639
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
1640 1641
}

1642
static void p6_pmu_enable_event(struct hw_perf_event *hwc, int idx)
V
Vince Weaver 已提交
1643
{
1644
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1645
	u64 val;
V
Vince Weaver 已提交
1646

1647
	val = hwc->config;
V
Vince Weaver 已提交
1648
	if (cpuc->enabled)
1649 1650 1651
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;

	(void)checking_wrmsrl(hwc->config_base + idx, val);
V
Vince Weaver 已提交
1652 1653 1654
}


1655
static void intel_pmu_enable_event(struct hw_perf_event *hwc, int idx)
1656
{
1657
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS)) {
1658
		if (!__get_cpu_var(cpu_hw_events).enabled)
1659 1660 1661 1662 1663 1664
			return;

		intel_pmu_enable_bts(hwc->config);
		return;
	}

1665 1666 1667 1668 1669
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

1670
	x86_pmu_enable_event(hwc, idx);
1671 1672
}

1673
static void amd_pmu_enable_event(struct hw_perf_event *hwc, int idx)
1674
{
1675
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1676 1677

	if (cpuc->enabled)
1678
		x86_pmu_enable_event(hwc, idx);
I
Ingo Molnar 已提交
1679 1680
}

1681
/*
1682 1683 1684 1685 1686 1687 1688
 * activate a single event
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
 *
 * Called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
1689 1690 1691 1692
 */
static int x86_pmu_enable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1693 1694 1695
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
1696

1697
	hwc = &event->hw;
1698

1699 1700 1701 1702
	n0 = cpuc->n_events;
	n = collect_events(cpuc, event, false);
	if (n < 0)
		return n;
1703

1704 1705 1706 1707 1708 1709 1710 1711
	ret = x86_schedule_events(cpuc, n, assign);
	if (ret)
		return ret;
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1712

1713 1714
	cpuc->n_events = n;
	cpuc->n_added  = n - n0;
1715

1716 1717
	if (hwc->idx != -1)
		x86_perf_event_set_period(event, hwc, hwc->idx);
1718

1719
	return 0;
I
Ingo Molnar 已提交
1720 1721
}

1722
static void x86_pmu_unthrottle(struct perf_event *event)
1723
{
1724 1725
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct hw_perf_event *hwc = &event->hw;
1726 1727

	if (WARN_ON_ONCE(hwc->idx >= X86_PMC_IDX_MAX ||
1728
				cpuc->events[hwc->idx] != event))
1729 1730 1731 1732 1733
		return;

	x86_pmu.enable(hwc, hwc->idx);
}

1734
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1735
{
1736
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1737
	struct cpu_hw_events *cpuc;
1738
	unsigned long flags;
1739 1740
	int cpu, idx;

1741
	if (!x86_pmu.num_events)
1742
		return;
I
Ingo Molnar 已提交
1743

1744
	local_irq_save(flags);
I
Ingo Molnar 已提交
1745 1746

	cpu = smp_processor_id();
1747
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1748

1749
	if (x86_pmu.version >= 2) {
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1760
	}
1761
	pr_info("CPU#%d: active:       %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1762

1763
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1764 1765
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1766

1767
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1768

1769
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1770
			cpu, idx, pmc_ctrl);
1771
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1772
			cpu, idx, pmc_count);
1773
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1774
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1775
	}
1776
	for (idx = 0; idx < x86_pmu.num_events_fixed; idx++) {
1777 1778
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1779
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1780 1781
			cpu, idx, pmc_count);
	}
1782
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1783 1784
}

1785
static void intel_pmu_drain_bts_buffer(struct cpu_hw_events *cpuc)
1786 1787 1788 1789 1790 1791 1792
{
	struct debug_store *ds = cpuc->ds;
	struct bts_record {
		u64	from;
		u64	to;
		u64	flags;
	};
1793
	struct perf_event *event = cpuc->events[X86_PMC_IDX_FIXED_BTS];
1794
	struct bts_record *at, *top;
1795 1796 1797 1798
	struct perf_output_handle handle;
	struct perf_event_header header;
	struct perf_sample_data data;
	struct pt_regs regs;
1799

1800
	if (!event)
1801 1802 1803 1804 1805
		return;

	if (!ds)
		return;

1806 1807
	at  = (struct bts_record *)(unsigned long)ds->bts_buffer_base;
	top = (struct bts_record *)(unsigned long)ds->bts_index;
1808

1809 1810 1811
	if (top <= at)
		return;

1812 1813
	ds->bts_index = ds->bts_buffer_base;

1814

1815
	data.period	= event->hw.last_period;
1816
	data.addr	= 0;
1817
	data.raw	= NULL;
1818 1819 1820 1821 1822 1823 1824
	regs.ip		= 0;

	/*
	 * Prepare a generic sample, i.e. fill in the invariant fields.
	 * We will overwrite the from and to address before we output
	 * the sample.
	 */
1825
	perf_prepare_sample(&header, &data, event, &regs);
1826

1827
	if (perf_output_begin(&handle, event,
1828 1829 1830
			      header.size * (top - at), 1, 1))
		return;

1831
	for (; at < top; at++) {
1832 1833
		data.ip		= at->from;
		data.addr	= at->to;
1834

1835
		perf_output_sample(&handle, &header, &data, event);
1836 1837
	}

1838
	perf_output_end(&handle);
1839 1840

	/* There's new data available. */
1841 1842
	event->hw.interrupts++;
	event->pending_kill = POLL_IN;
1843 1844
}

1845
static void x86_pmu_disable(struct perf_event *event)
I
Ingo Molnar 已提交
1846
{
1847 1848
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct hw_perf_event *hwc = &event->hw;
1849
	int i, idx = hwc->idx;
I
Ingo Molnar 已提交
1850

1851 1852 1853 1854
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
1855
	clear_bit(idx, cpuc->active_mask);
1856
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1857

1858 1859
	/*
	 * Make sure the cleared pointer becomes visible before we
1860
	 * (potentially) free the event:
1861
	 */
1862
	barrier();
I
Ingo Molnar 已提交
1863

1864
	/*
1865
	 * Drain the remaining delta count out of a event
1866 1867
	 * that we are disabling:
	 */
1868
	x86_perf_event_update(event, hwc, idx);
1869 1870

	/* Drain the remaining BTS records. */
1871 1872
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS))
		intel_pmu_drain_bts_buffer(cpuc);
1873

1874
	cpuc->events[idx] = NULL;
1875

1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
		}
	}
1888
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1889 1890
}

1891
/*
1892 1893
 * Save and restart an expired event. Called by NMI contexts,
 * so it has to be careful about preempting normal event ops:
1894
 */
1895
static int intel_pmu_save_and_restart(struct perf_event *event)
I
Ingo Molnar 已提交
1896
{
1897
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1898
	int idx = hwc->idx;
1899
	int ret;
I
Ingo Molnar 已提交
1900

1901 1902
	x86_perf_event_update(event, hwc, idx);
	ret = x86_perf_event_set_period(event, hwc, idx);
1903

1904 1905
	if (event->state == PERF_EVENT_STATE_ACTIVE)
		intel_pmu_enable_event(hwc, idx);
1906 1907

	return ret;
I
Ingo Molnar 已提交
1908 1909
}

1910 1911
static void intel_pmu_reset(void)
{
1912
	struct debug_store *ds = __get_cpu_var(cpu_hw_events).ds;
1913 1914 1915
	unsigned long flags;
	int idx;

1916
	if (!x86_pmu.num_events)
1917 1918 1919 1920 1921 1922
		return;

	local_irq_save(flags);

	printk("clearing PMU state on CPU#%d\n", smp_processor_id());

1923
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
1924 1925 1926
		checking_wrmsrl(x86_pmu.eventsel + idx, 0ull);
		checking_wrmsrl(x86_pmu.perfctr  + idx, 0ull);
	}
1927
	for (idx = 0; idx < x86_pmu.num_events_fixed; idx++) {
1928 1929
		checking_wrmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, 0ull);
	}
1930 1931
	if (ds)
		ds->bts_index = ds->bts_buffer_base;
1932 1933 1934 1935

	local_irq_restore(flags);
}

V
Vince Weaver 已提交
1936 1937 1938
static int p6_pmu_handle_irq(struct pt_regs *regs)
{
	struct perf_sample_data data;
1939 1940 1941
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
	struct hw_perf_event *hwc;
V
Vince Weaver 已提交
1942 1943 1944 1945
	int idx, handled = 0;
	u64 val;

	data.addr = 0;
1946
	data.raw = NULL;
V
Vince Weaver 已提交
1947

1948
	cpuc = &__get_cpu_var(cpu_hw_events);
V
Vince Weaver 已提交
1949

1950
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
V
Vince Weaver 已提交
1951 1952 1953
		if (!test_bit(idx, cpuc->active_mask))
			continue;

1954 1955
		event = cpuc->events[idx];
		hwc = &event->hw;
V
Vince Weaver 已提交
1956

1957 1958
		val = x86_perf_event_update(event, hwc, idx);
		if (val & (1ULL << (x86_pmu.event_bits - 1)))
V
Vince Weaver 已提交
1959 1960 1961
			continue;

		/*
1962
		 * event overflow
V
Vince Weaver 已提交
1963 1964
		 */
		handled		= 1;
1965
		data.period	= event->hw.last_period;
V
Vince Weaver 已提交
1966

1967
		if (!x86_perf_event_set_period(event, hwc, idx))
V
Vince Weaver 已提交
1968 1969
			continue;

1970 1971
		if (perf_event_overflow(event, 1, &data, regs))
			p6_pmu_disable_event(hwc, idx);
V
Vince Weaver 已提交
1972 1973 1974 1975 1976 1977 1978
	}

	if (handled)
		inc_irq_stat(apic_perf_irqs);

	return handled;
}
1979

I
Ingo Molnar 已提交
1980 1981 1982 1983
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
1984
static int intel_pmu_handle_irq(struct pt_regs *regs)
I
Ingo Molnar 已提交
1985
{
1986
	struct perf_sample_data data;
1987
	struct cpu_hw_events *cpuc;
V
Vince Weaver 已提交
1988
	int bit, loops;
1989
	u64 ack, status;
1990

1991
	data.addr = 0;
1992
	data.raw = NULL;
1993

1994
	cpuc = &__get_cpu_var(cpu_hw_events);
I
Ingo Molnar 已提交
1995

1996
	perf_disable();
1997
	intel_pmu_drain_bts_buffer(cpuc);
1998
	status = intel_pmu_get_status();
1999 2000 2001 2002
	if (!status) {
		perf_enable();
		return 0;
	}
2003

2004
	loops = 0;
I
Ingo Molnar 已提交
2005
again:
2006
	if (++loops > 100) {
2007 2008
		WARN_ONCE(1, "perfevents: irq loop stuck!\n");
		perf_event_print_debug();
2009 2010
		intel_pmu_reset();
		perf_enable();
2011 2012 2013
		return 1;
	}

2014
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
2015
	ack = status;
2016
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
2017
		struct perf_event *event = cpuc->events[bit];
I
Ingo Molnar 已提交
2018 2019

		clear_bit(bit, (unsigned long *) &status);
2020
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
2021 2022
			continue;

2023
		if (!intel_pmu_save_and_restart(event))
2024 2025
			continue;

2026
		data.period = event->hw.last_period;
2027

2028 2029
		if (perf_event_overflow(event, 1, &data, regs))
			intel_pmu_disable_event(&event->hw, bit);
I
Ingo Molnar 已提交
2030 2031
	}

2032
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
2033 2034 2035 2036

	/*
	 * Repeat if there is more work to be done:
	 */
2037
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
2038 2039
	if (status)
		goto again;
2040

2041
	perf_enable();
2042 2043

	return 1;
2044 2045
}

2046
static int amd_pmu_handle_irq(struct pt_regs *regs)
2047
{
2048
	struct perf_sample_data data;
2049 2050 2051
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
	struct hw_perf_event *hwc;
V
Vince Weaver 已提交
2052
	int idx, handled = 0;
2053 2054
	u64 val;

2055
	data.addr = 0;
2056
	data.raw = NULL;
2057

2058
	cpuc = &__get_cpu_var(cpu_hw_events);
2059

2060
	for (idx = 0; idx < x86_pmu.num_events; idx++) {
2061
		if (!test_bit(idx, cpuc->active_mask))
2062
			continue;
2063

2064 2065
		event = cpuc->events[idx];
		hwc = &event->hw;
2066

2067 2068
		val = x86_perf_event_update(event, hwc, idx);
		if (val & (1ULL << (x86_pmu.event_bits - 1)))
2069
			continue;
2070

2071
		/*
2072
		 * event overflow
2073 2074
		 */
		handled		= 1;
2075
		data.period	= event->hw.last_period;
2076

2077
		if (!x86_perf_event_set_period(event, hwc, idx))
2078 2079
			continue;

2080 2081
		if (perf_event_overflow(event, 1, &data, regs))
			amd_pmu_disable_event(hwc, idx);
2082
	}
2083

2084 2085 2086
	if (handled)
		inc_irq_stat(apic_perf_irqs);

2087 2088
	return handled;
}
2089

2090 2091 2092 2093 2094
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
2095
	perf_event_do_pending();
2096 2097 2098
	irq_exit();
}

2099
void set_perf_event_pending(void)
2100
{
2101
#ifdef CONFIG_X86_LOCAL_APIC
2102 2103 2104
	if (!x86_pmu.apic || !x86_pmu_initialized())
		return;

2105
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
2106
#endif
2107 2108
}

2109
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
2110
{
2111 2112
#ifdef CONFIG_X86_LOCAL_APIC
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
2113
		return;
2114

I
Ingo Molnar 已提交
2115
	/*
2116
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
2117
	 */
2118
	apic_write(APIC_LVTPC, APIC_DM_NMI);
2119
#endif
I
Ingo Molnar 已提交
2120 2121 2122
}

static int __kprobes
2123
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
2124 2125 2126 2127
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
2128

2129
	if (!atomic_read(&active_events))
2130 2131
		return NOTIFY_DONE;

2132 2133 2134 2135
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
2136

2137
	default:
I
Ingo Molnar 已提交
2138
		return NOTIFY_DONE;
2139
	}
I
Ingo Molnar 已提交
2140 2141 2142

	regs = args->regs;

2143
#ifdef CONFIG_X86_LOCAL_APIC
I
Ingo Molnar 已提交
2144
	apic_write(APIC_LVTPC, APIC_DM_NMI);
2145
#endif
2146 2147
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
2148
	 * events could trigger 'simultaneously' raising two back-to-back NMIs.
2149 2150 2151 2152
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
2153
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
2154

2155
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
2156 2157
}

2158 2159
static struct event_constraint bts_constraint =
	EVENT_CONSTRAINT(0, 1ULL << X86_PMC_IDX_FIXED_BTS, 0);
2160 2161

static int intel_special_constraints(struct perf_event *event,
2162
				     unsigned long *idxmsk)
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
{
	unsigned int hw_event;

	hw_event = event->hw.config & INTEL_ARCH_EVENT_MASK;

	if (unlikely((hw_event ==
		      x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS)) &&
		     (event->hw.sample_period == 1))) {

		bitmap_copy((unsigned long *)idxmsk,
			    (unsigned long *)bts_constraint.idxmsk,
			    X86_PMC_IDX_MAX);
		return 1;
	}
	return 0;
}

static void intel_get_event_constraints(struct cpu_hw_events *cpuc,
					struct perf_event *event,
2182
					unsigned long *idxmsk)
2183 2184 2185 2186 2187 2188
{
	const struct event_constraint *c;

	/*
	 * cleanup bitmask
	 */
2189
	bitmap_zero(idxmsk, X86_PMC_IDX_MAX);
2190 2191 2192 2193 2194 2195 2196

	if (intel_special_constraints(event, idxmsk))
		return;

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
			if ((event->hw.config & c->cmask) == c->code) {
2197
				bitmap_copy(idxmsk, c->idxmsk, X86_PMC_IDX_MAX);
2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
				return;
			}
		}
	}
	/* no constraints, means supports all generic counters */
	bitmap_fill((unsigned long *)idxmsk, x86_pmu.num_events);
}

static void amd_get_event_constraints(struct cpu_hw_events *cpuc,
				      struct perf_event *event,
2208
				      unsigned long *idxmsk)
2209
{
2210
	/* no constraints, means supports all generic counters */
2211
	bitmap_fill(idxmsk, x86_pmu.num_events);
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
}

static int x86_event_sched_in(struct perf_event *event,
			  struct perf_cpu_context *cpuctx, int cpu)
{
	int ret = 0;

	event->state = PERF_EVENT_STATE_ACTIVE;
	event->oncpu = cpu;
	event->tstamp_running += event->ctx->time - event->tstamp_stopped;

	if (!is_x86_event(event))
		ret = event->pmu->enable(event);

	if (!ret && !is_software_event(event))
		cpuctx->active_oncpu++;

	if (!ret && event->attr.exclusive)
		cpuctx->exclusive = 1;

	return ret;
}

static void x86_event_sched_out(struct perf_event *event,
			    struct perf_cpu_context *cpuctx, int cpu)
{
	event->state = PERF_EVENT_STATE_INACTIVE;
	event->oncpu = -1;

	if (!is_x86_event(event))
		event->pmu->disable(event);

	event->tstamp_running -= event->ctx->time - event->tstamp_stopped;

	if (!is_software_event(event))
		cpuctx->active_oncpu--;

	if (event->attr.exclusive || !cpuctx->active_oncpu)
		cpuctx->exclusive = 0;
}

/*
 * Called to enable a whole group of events.
 * Returns 1 if the group was enabled, or -EAGAIN if it could not be.
 * Assumes the caller has disabled interrupts and has
 * frozen the PMU with hw_perf_save_disable.
 *
 * called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
 */
int hw_perf_group_sched_in(struct perf_event *leader,
	       struct perf_cpu_context *cpuctx,
	       struct perf_event_context *ctx, int cpu)
{
	struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
	struct perf_event *sub;
	int assign[X86_PMC_IDX_MAX];
	int n0, n1, ret;

	/* n0 = total number of events */
	n0 = collect_events(cpuc, leader, true);
	if (n0 < 0)
		return n0;

	ret = x86_schedule_events(cpuc, n0, assign);
	if (ret)
		return ret;

	ret = x86_event_sched_in(leader, cpuctx, cpu);
	if (ret)
		return ret;

	n1 = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
2286
		if (sub->state > PERF_EVENT_STATE_OFF) {
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
			ret = x86_event_sched_in(sub, cpuctx, cpu);
			if (ret)
				goto undo;
			++n1;
		}
	}
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n0*sizeof(int));

	cpuc->n_events  = n0;
	cpuc->n_added   = n1;
	ctx->nr_active += n1;

	/*
	 * 1 means successful and events are active
	 * This is not quite true because we defer
	 * actual activation until hw_perf_enable() but
	 * this way we* ensure caller won't try to enable
	 * individual events
	 */
	return 1;
undo:
	x86_event_sched_out(leader, cpuctx, cpu);
	n0  = 1;
	list_for_each_entry(sub, &leader->sibling_list, group_entry) {
		if (sub->state == PERF_EVENT_STATE_ACTIVE) {
			x86_event_sched_out(sub, cpuctx, cpu);
			if (++n0 == n1)
				break;
		}
	}
	return ret;
}

2324 2325
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
2326 2327
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
2328 2329
};

2330
static __initconst struct x86_pmu p6_pmu = {
V
Vince Weaver 已提交
2331 2332 2333 2334
	.name			= "p6",
	.handle_irq		= p6_pmu_handle_irq,
	.disable_all		= p6_pmu_disable_all,
	.enable_all		= p6_pmu_enable_all,
2335 2336
	.enable			= p6_pmu_enable_event,
	.disable		= p6_pmu_disable_event,
V
Vince Weaver 已提交
2337 2338 2339 2340 2341
	.eventsel		= MSR_P6_EVNTSEL0,
	.perfctr		= MSR_P6_PERFCTR0,
	.event_map		= p6_pmu_event_map,
	.raw_event		= p6_pmu_raw_event,
	.max_events		= ARRAY_SIZE(p6_perfmon_event_map),
2342
	.apic			= 1,
V
Vince Weaver 已提交
2343 2344
	.max_period		= (1ULL << 31) - 1,
	.version		= 0,
2345
	.num_events		= 2,
V
Vince Weaver 已提交
2346
	/*
2347
	 * Events have 40 bits implemented. However they are designed such
V
Vince Weaver 已提交
2348
	 * that bits [32-39] are sign extensions of bit 31. As such the
2349
	 * effective width of a event for P6-like PMU is 32 bits only.
V
Vince Weaver 已提交
2350 2351 2352
	 *
	 * See IA-32 Intel Architecture Software developer manual Vol 3B
	 */
2353 2354
	.event_bits		= 32,
	.event_mask		= (1ULL << 32) - 1,
2355 2356
	.get_event_constraints	= intel_get_event_constraints,
	.event_constraints	= intel_p6_event_constraints
V
Vince Weaver 已提交
2357 2358
};

2359
static __initconst struct x86_pmu intel_pmu = {
2360
	.name			= "Intel",
2361
	.handle_irq		= intel_pmu_handle_irq,
2362 2363
	.disable_all		= intel_pmu_disable_all,
	.enable_all		= intel_pmu_enable_all,
2364 2365
	.enable			= intel_pmu_enable_event,
	.disable		= intel_pmu_disable_event,
2366 2367
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
2368 2369
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
2370
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
2371
	.apic			= 1,
2372 2373 2374
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
2375
	 * the generic event period:
2376 2377
	 */
	.max_period		= (1ULL << 31) - 1,
2378 2379
	.enable_bts		= intel_pmu_enable_bts,
	.disable_bts		= intel_pmu_disable_bts,
2380
	.get_event_constraints	= intel_get_event_constraints
2381 2382
};

2383
static __initconst struct x86_pmu amd_pmu = {
2384
	.name			= "AMD",
2385
	.handle_irq		= amd_pmu_handle_irq,
2386 2387
	.disable_all		= amd_pmu_disable_all,
	.enable_all		= amd_pmu_enable_all,
2388 2389
	.enable			= amd_pmu_enable_event,
	.disable		= amd_pmu_disable_event,
2390 2391
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
2392 2393
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
2394
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
2395 2396 2397
	.num_events		= 4,
	.event_bits		= 48,
	.event_mask		= (1ULL << 48) - 1,
2398
	.apic			= 1,
2399 2400
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
2401
	.get_event_constraints	= amd_get_event_constraints
2402 2403
};

2404
static __init int p6_pmu_init(void)
V
Vince Weaver 已提交
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
{
	switch (boot_cpu_data.x86_model) {
	case 1:
	case 3:  /* Pentium Pro */
	case 5:
	case 6:  /* Pentium II */
	case 7:
	case 8:
	case 11: /* Pentium III */
	case 9:
	case 13:
2416 2417
		/* Pentium M */
		break;
V
Vince Weaver 已提交
2418 2419 2420 2421 2422 2423
	default:
		pr_cont("unsupported p6 CPU model %d ",
			boot_cpu_data.x86_model);
		return -ENODEV;
	}

2424 2425
	x86_pmu = p6_pmu;

V
Vince Weaver 已提交
2426 2427 2428
	return 0;
}

2429
static __init int intel_pmu_init(void)
I
Ingo Molnar 已提交
2430
{
2431
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
2432
	union cpuid10_eax eax;
2433
	unsigned int unused;
2434
	unsigned int ebx;
2435
	int version;
I
Ingo Molnar 已提交
2436

V
Vince Weaver 已提交
2437 2438 2439 2440 2441
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON)) {
		/* check for P6 processor family */
	   if (boot_cpu_data.x86 == 6) {
		return p6_pmu_init();
	   } else {
2442
		return -ENODEV;
V
Vince Weaver 已提交
2443 2444
	   }
	}
2445

I
Ingo Molnar 已提交
2446 2447
	/*
	 * Check whether the Architectural PerfMon supports
2448
	 * Branch Misses Retired hw_event or not.
I
Ingo Molnar 已提交
2449
	 */
2450
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
2451
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
2452
		return -ENODEV;
I
Ingo Molnar 已提交
2453

2454 2455
	version = eax.split.version_id;
	if (version < 2)
2456
		return -ENODEV;
2457

2458 2459
	x86_pmu				= intel_pmu;
	x86_pmu.version			= version;
2460 2461 2462
	x86_pmu.num_events		= eax.split.num_events;
	x86_pmu.event_bits		= eax.split.bit_width;
	x86_pmu.event_mask		= (1ULL << eax.split.bit_width) - 1;
2463 2464

	/*
2465 2466
	 * Quirk: v2 perfmon does not report fixed-purpose events, so
	 * assume at least 3 events:
2467
	 */
2468
	x86_pmu.num_events_fixed	= max((int)edx.split.num_events_fixed, 3);
2469

2470
	/*
2471
	 * Install the hw-cache-events table:
2472 2473
	 */
	switch (boot_cpu_data.x86_model) {
2474 2475 2476 2477
	case 15: /* original 65 nm celeron/pentium/core2/xeon, "Merom"/"Conroe" */
	case 22: /* single-core 65 nm celeron/core2solo "Merom-L"/"Conroe-L" */
	case 23: /* current 45 nm celeron/core2/xeon "Penryn"/"Wolfdale" */
	case 29: /* six-core 45 nm xeon "Dunnington" */
2478
		memcpy(hw_cache_event_ids, core2_hw_cache_event_ids,
2479
		       sizeof(hw_cache_event_ids));
2480

2481
		x86_pmu.event_constraints = intel_core_event_constraints;
2482
		pr_cont("Core2 events, ");
2483 2484 2485
		break;
	case 26:
		memcpy(hw_cache_event_ids, nehalem_hw_cache_event_ids,
2486
		       sizeof(hw_cache_event_ids));
2487

2488
		x86_pmu.event_constraints = intel_nehalem_event_constraints;
2489
		pr_cont("Nehalem/Corei7 events, ");
2490 2491 2492
		break;
	case 28:
		memcpy(hw_cache_event_ids, atom_hw_cache_event_ids,
2493
		       sizeof(hw_cache_event_ids));
2494

2495
		x86_pmu.event_constraints = intel_gen_event_constraints;
2496
		pr_cont("Atom events, ");
2497
		break;
2498 2499 2500 2501 2502 2503
	default:
		/*
		 * default constraints for v2 and up
		 */
		x86_pmu.event_constraints = intel_gen_event_constraints;
		pr_cont("generic architected perfmon, ");
2504
	}
2505
	return 0;
2506 2507
}

2508
static __init int amd_pmu_init(void)
2509
{
2510 2511 2512 2513
	/* Performance-monitoring supported from K7 and later: */
	if (boot_cpu_data.x86 < 6)
		return -ENODEV;

2514
	x86_pmu = amd_pmu;
2515

2516 2517 2518
	/* Events are common for all AMDs */
	memcpy(hw_cache_event_ids, amd_hw_cache_event_ids,
	       sizeof(hw_cache_event_ids));
2519

2520
	return 0;
2521 2522
}

2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

2533
void __init init_hw_perf_events(void)
2534
{
2535 2536
	int err;

2537
	pr_info("Performance Events: ");
2538

2539 2540
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
2541
		err = intel_pmu_init();
2542
		break;
2543
	case X86_VENDOR_AMD:
2544
		err = amd_pmu_init();
2545
		break;
2546 2547
	default:
		return;
2548
	}
2549
	if (err != 0) {
2550
		pr_cont("no PMU driver, software events only.\n");
2551
		return;
2552
	}
2553

2554 2555
	pmu_check_apic();

2556
	pr_cont("%s PMU driver.\n", x86_pmu.name);
2557

2558 2559 2560 2561
	if (x86_pmu.num_events > X86_PMC_MAX_GENERIC) {
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
		     x86_pmu.num_events, X86_PMC_MAX_GENERIC);
		x86_pmu.num_events = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
2562
	}
2563 2564
	perf_event_mask = (1 << x86_pmu.num_events) - 1;
	perf_max_events = x86_pmu.num_events;
I
Ingo Molnar 已提交
2565

2566 2567 2568 2569
	if (x86_pmu.num_events_fixed > X86_PMC_MAX_FIXED) {
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
		     x86_pmu.num_events_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_events_fixed = X86_PMC_MAX_FIXED;
2570
	}
2571

2572 2573 2574
	perf_event_mask |=
		((1LL << x86_pmu.num_events_fixed)-1) << X86_PMC_IDX_FIXED;
	x86_pmu.intel_ctrl = perf_event_mask;
I
Ingo Molnar 已提交
2575

2576 2577
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
2578

I
Ingo Molnar 已提交
2579 2580 2581 2582 2583 2584 2585
	pr_info("... version:                %d\n",     x86_pmu.version);
	pr_info("... bit width:              %d\n",     x86_pmu.event_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_events);
	pr_info("... value mask:             %016Lx\n", x86_pmu.event_mask);
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_events_fixed);
	pr_info("... event mask:             %016Lx\n", perf_event_mask);
I
Ingo Molnar 已提交
2586
}
I
Ingo Molnar 已提交
2587

2588
static inline void x86_pmu_read(struct perf_event *event)
2589
{
2590
	x86_perf_event_update(event, &event->hw, event->hw.idx);
2591 2592
}

2593 2594 2595 2596
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
2597
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
2598 2599
};

2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
/*
 * validate a single event group
 *
 * validation include:
 * 	- check events are compatible which each other
 * 	- events do not compete for the same counter
 * 	- number of events <= number of counters
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
2611 2612
static int validate_group(struct perf_event *event)
{
2613
	struct perf_event *leader = event->group_leader;
2614 2615
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
2616

2617 2618 2619 2620
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
2621

2622 2623 2624 2625 2626 2627
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
2628 2629
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
2630
	if (n < 0)
2631
		goto out_free;
2632

2633 2634
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
2635
	if (n < 0)
2636
		goto out_free;
2637

2638
	fake_cpuc->n_events = n;
2639

2640 2641 2642 2643 2644 2645
	ret = x86_schedule_events(fake_cpuc, n, NULL);

out_free:
	kfree(fake_cpuc);
out:
	return ret;
2646 2647
}

2648
const struct pmu *hw_perf_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
2649
{
2650
	const struct pmu *tmp;
I
Ingo Molnar 已提交
2651 2652
	int err;

2653
	err = __hw_perf_event_init(event);
2654
	if (!err) {
2655 2656 2657 2658 2659 2660 2661 2662
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

2663 2664
		if (event->group_leader != event)
			err = validate_group(event);
2665 2666

		event->pmu = tmp;
2667
	}
2668
	if (err) {
2669 2670
		if (event->destroy)
			event->destroy(event);
2671
		return ERR_PTR(err);
2672
	}
I
Ingo Molnar 已提交
2673

2674
	return &pmu;
I
Ingo Molnar 已提交
2675
}
2676 2677 2678 2679 2680 2681

/*
 * callchain support
 */

static inline
2682
void callchain_store(struct perf_callchain_entry *entry, u64 ip)
2683
{
2684
	if (entry->nr < PERF_MAX_STACK_DEPTH)
2685 2686 2687
		entry->ip[entry->nr++] = ip;
}

2688 2689
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_nmi_entry);
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
2705
	return 0;
2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
2721
	.walk_stack		= print_context_stack_bp,
2722 2723
};

2724 2725
#include "../dumpstack.h"

2726 2727 2728
static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
2729
	callchain_store(entry, PERF_CONTEXT_KERNEL);
2730
	callchain_store(entry, regs->ip);
2731

2732
	dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
2733 2734
}

2735 2736 2737 2738 2739
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
2740
{
2741 2742 2743 2744 2745
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
2746 2747
	int ret;

2748 2749 2750 2751
	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;
2752

2753 2754
		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);
2755

2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	unsigned long bytes;

	bytes = copy_from_user_nmi(frame, fp, sizeof(*frame));

	return bytes == sizeof(*frame);
2777 2778 2779 2780 2781 2782 2783 2784
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;

2785 2786 2787
	if (!user_mode(regs))
		regs = task_pt_regs(current);

2788
	fp = (void __user *)regs->bp;
2789

2790
	callchain_store(entry, PERF_CONTEXT_USER);
2791 2792
	callchain_store(entry, regs->ip);

2793
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
2794
		frame.next_frame	     = NULL;
2795 2796 2797 2798 2799
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

2800
		if ((unsigned long)fp < regs->sp)
2801 2802 2803
			break;

		callchain_store(entry, frame.return_address);
2804
		fp = frame.next_frame;
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
	}
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
2833
		entry = &__get_cpu_var(pmc_nmi_entry);
2834
	else
2835
		entry = &__get_cpu_var(pmc_irq_entry);
2836 2837 2838 2839 2840 2841 2842

	entry->nr = 0;

	perf_do_callchain(regs, entry);

	return entry;
}
2843

2844
void hw_perf_event_setup_online(int cpu)
2845 2846 2847
{
	init_debug_store_on_cpu(cpu);
}