perf_event.c 39.2 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/slab.h>
25
#include <linux/highmem.h>
26
#include <linux/cpu.h>
27
#include <linux/bitops.h>
I
Ingo Molnar 已提交
28 29

#include <asm/apic.h>
30
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
31
#include <asm/nmi.h>
32
#include <asm/compat.h>
I
Ingo Molnar 已提交
33

34 35 36 37 38 39 40 41 42 43 44
#if 0
#undef wrmsrl
#define wrmsrl(msr, val) 					\
do {								\
	trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
			(unsigned long)(val));			\
	native_write_msr((msr), (u32)((u64)(val)), 		\
			(u32)((u64)(val) >> 32));		\
} while (0)
#endif

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
{
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
	int ret;

	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;

		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);

		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

80
struct event_constraint {
81 82
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
83
		u64		idxmsk64;
84
	};
85 86
	u64	code;
	u64	cmask;
87
	int	weight;
88 89
};

90 91 92 93 94 95 96
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

97 98
#define MAX_LBR_ENTRIES		16

99
struct cpu_hw_events {
100 101 102
	/*
	 * Generic x86 PMC bits
	 */
103
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
104
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
105
	unsigned long		running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
106
	int			enabled;
I
Ingo Molnar 已提交
107

108 109
	int			n_events;
	int			n_added;
110
	int			n_txn;
111
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
112
	u64			tags[X86_PMC_IDX_MAX];
113
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
114

115 116
	unsigned int		group_flag;

117 118 119 120 121 122
	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

123 124 125 126 127 128 129 130
	/*
	 * Intel LBR bits
	 */
	int				lbr_users;
	void				*lbr_context;
	struct perf_branch_stack	lbr_stack;
	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];

131 132 133
	/*
	 * AMD specific bits
	 */
134
	struct amd_nb		*amd_nb;
135 136
};

137
#define __EVENT_CONSTRAINT(c, n, m, w) {\
138
	{ .idxmsk64 = (n) },		\
139 140
	.code = (c),			\
	.cmask = (m),			\
141
	.weight = (w),			\
142
}
143

144 145 146
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

147 148 149
/*
 * Constraint on the Event code.
 */
150
#define INTEL_EVENT_CONSTRAINT(c, n)	\
151
	EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
152

153 154
/*
 * Constraint on the Event code + UMask + fixed-mask
155 156 157 158 159 160 161 162
 *
 * filter mask to validate fixed counter events.
 * the following filters disqualify for fixed counters:
 *  - inv
 *  - edge
 *  - cnt-mask
 *  The other filters are supported by fixed counters.
 *  The any-thread option is supported starting with v3.
163
 */
164
#define FIXED_EVENT_CONSTRAINT(c, n)	\
165
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
166

167 168 169 170 171 172
/*
 * Constraint on the Event code + UMask
 */
#define PEBS_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

173 174 175 176
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
177
	for ((e) = (c); (e)->weight; (e)++)
178

179 180 181 182 183 184 185 186 187 188 189
union perf_capabilities {
	struct {
		u64	lbr_format    : 6;
		u64	pebs_trap     : 1;
		u64	pebs_arch_reg : 1;
		u64	pebs_format   : 4;
		u64	smm_freeze    : 1;
	};
	u64	capabilities;
};

I
Ingo Molnar 已提交
190
/*
191
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
192
 */
193
struct x86_pmu {
194 195 196
	/*
	 * Generic x86 PMC bits
	 */
197 198
	const char	*name;
	int		version;
199
	int		(*handle_irq)(struct pt_regs *);
200
	void		(*disable_all)(void);
201
	void		(*enable_all)(int added);
202 203
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
204
	int		(*hw_config)(struct perf_event *event);
205
	int		(*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
206 207
	unsigned	eventsel;
	unsigned	perfctr;
208
	u64		(*event_map)(int);
209
	int		max_events;
210 211 212 213
	int		num_counters;
	int		num_counters_fixed;
	int		cntval_bits;
	u64		cntval_mask;
214
	int		apic;
215
	u64		max_period;
216 217 218 219
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

220 221
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
222
	struct event_constraint *event_constraints;
223
	void		(*quirks)(void);
224
	int		perfctr_second_write;
225

226
	int		(*cpu_prepare)(int cpu);
227 228 229
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
230 231 232 233

	/*
	 * Intel Arch Perfmon v2+
	 */
234 235
	u64			intel_ctrl;
	union perf_capabilities intel_cap;
236 237 238 239 240 241 242 243

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
244 245 246 247 248 249

	/*
	 * Intel LBR
	 */
	unsigned long	lbr_tos, lbr_from, lbr_to; /* MSR base regs       */
	int		lbr_nr;			   /* hardware stack size */
250 251
};

252
static struct x86_pmu x86_pmu __read_mostly;
253

254
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
255 256
	.enabled = 1,
};
I
Ingo Molnar 已提交
257

258
static int x86_perf_event_set_period(struct perf_event *event);
259

260
/*
261
 * Generalized hw caching related hw_event table, filled
262
 * in on a per model basis. A value of 0 means
263 264
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
265 266 267 268 269 270 271 272 273 274
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

275
/*
276 277
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
278 279
 * Returns the delta events processed.
 */
280
static u64
281
x86_perf_event_update(struct perf_event *event)
282
{
283
	struct hw_perf_event *hwc = &event->hw;
284
	int shift = 64 - x86_pmu.cntval_bits;
285
	u64 prev_raw_count, new_raw_count;
286
	int idx = hwc->idx;
287
	s64 delta;
288

289 290 291
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

292
	/*
293
	 * Careful: an NMI might modify the previous event value.
294 295 296
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
297
	 * count to the generic event atomically:
298 299
	 */
again:
300
	prev_raw_count = local64_read(&hwc->prev_count);
301
	rdmsrl(hwc->event_base + idx, new_raw_count);
302

303
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
304 305 306 307 308 309
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
310
	 * (event-)time and add that to the generic event.
311 312
	 *
	 * Careful, not all hw sign-extends above the physical width
313
	 * of the count.
314
	 */
315 316
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
317

318 319
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
320 321

	return new_raw_count;
322 323
}

324
static atomic_t active_events;
P
Peter Zijlstra 已提交
325 326
static DEFINE_MUTEX(pmc_reserve_mutex);

327 328
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
329 330 331 332 333 334 335
static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

336
	for (i = 0; i < x86_pmu.num_counters; i++) {
337
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
338 339 340
			goto perfctr_fail;
	}

341
	for (i = 0; i < x86_pmu.num_counters; i++) {
342
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
343 344 345 346 347 348 349
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
350
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
351

352
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
353 354 355

perfctr_fail:
	for (i--; i >= 0; i--)
356
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
357 358 359 360 361 362 363 364 365 366 367

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

368
	for (i = 0; i < x86_pmu.num_counters; i++) {
369 370
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
371 372 373 374 375 376
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

377 378 379 380 381 382 383
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

384 385
static int reserve_ds_buffers(void);
static void release_ds_buffers(void);
386

387
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
388
{
389
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
390
		release_pmc_hardware();
391
		release_ds_buffers();
P
Peter Zijlstra 已提交
392 393 394 395
		mutex_unlock(&pmc_reserve_mutex);
	}
}

396 397 398 399 400
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

401
static inline int
402
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

434 435 436 437 438 439 440 441 442
static int x86_setup_perfctr(struct perf_event *event)
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

	if (!hwc->sample_period) {
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
443
		local64_set(&hwc->period_left, hwc->sample_period);
444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
	}

	if (attr->type == PERF_TYPE_RAW)
		return 0;

	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
		if (!x86_pmu.bts)
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (!attr->exclude_kernel)
			return -EOPNOTSUPP;
	}

	hwc->config |= config;

	return 0;
}
493

494
static int x86_pmu_hw_config(struct perf_event *event)
495
{
P
Peter Zijlstra 已提交
496 497 498 499
	if (event->attr.precise_ip) {
		int precise = 0;

		/* Support for constant skid */
500
		if (x86_pmu.pebs) {
P
Peter Zijlstra 已提交
501 502
			precise++;

503 504 505 506
			/* Support for IP fixup */
			if (x86_pmu.lbr_nr)
				precise++;
		}
P
Peter Zijlstra 已提交
507 508 509 510 511

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
	}

512 513 514 515
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
516
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
517 518 519 520

	/*
	 * Count user and OS events unless requested not to
	 */
521 522 523 524
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
525

526 527
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
528

529
	return x86_setup_perfctr(event);
530 531
}

I
Ingo Molnar 已提交
532
/*
533
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
534
 */
535
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
536
{
P
Peter Zijlstra 已提交
537
	int err;
I
Ingo Molnar 已提交
538

539 540
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
541

P
Peter Zijlstra 已提交
542
	err = 0;
543
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
544
		mutex_lock(&pmc_reserve_mutex);
545
		if (atomic_read(&active_events) == 0) {
546 547
			if (!reserve_pmc_hardware())
				err = -EBUSY;
548
			else {
549
				err = reserve_ds_buffers();
550 551 552
				if (err)
					release_pmc_hardware();
			}
553 554
		}
		if (!err)
555
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
556 557 558 559 560
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

561
	event->destroy = hw_perf_event_destroy;
562

563 564 565
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
566

567
	return x86_pmu.hw_config(event);
568 569
}

570
static void x86_pmu_disable_all(void)
571
{
572
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
573 574
	int idx;

575
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
576 577
		u64 val;

578
		if (!test_bit(idx, cpuc->active_mask))
579
			continue;
580
		rdmsrl(x86_pmu.eventsel + idx, val);
581
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
582
			continue;
583
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
584
		wrmsrl(x86_pmu.eventsel + idx, val);
585 586 587
	}
}

P
Peter Zijlstra 已提交
588
static void x86_pmu_disable(struct pmu *pmu)
589
{
590 591
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

592
	if (!x86_pmu_initialized())
593
		return;
594

595 596 597 598 599 600
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
601 602

	x86_pmu.disable_all();
603
}
I
Ingo Molnar 已提交
604

605
static void x86_pmu_enable_all(int added)
606
{
607
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
608 609
	int idx;

610
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
611
		struct perf_event *event = cpuc->events[idx];
612
		u64 val;
613

614
		if (!test_bit(idx, cpuc->active_mask))
615
			continue;
616

617
		val = event->hw.config;
618
		val |= ARCH_PERFMON_EVENTSEL_ENABLE;
619
		wrmsrl(x86_pmu.eventsel + idx, val);
620 621 622
	}
}

P
Peter Zijlstra 已提交
623
static struct pmu pmu;
624 625 626 627 628 629 630 631

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
632
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
633
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
634
	int i, j, w, wmax, num = 0;
635 636 637 638 639
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
640 641
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
642 643
	}

644 645 646
	/*
	 * fastpath, try to reuse previous register
	 */
647
	for (i = 0; i < n; i++) {
648
		hwc = &cpuc->event_list[i]->hw;
649
		c = constraints[i];
650 651 652 653 654 655

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
656
		if (!test_bit(hwc->idx, c->idxmsk))
657 658 659 660 661 662
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
663
		__set_bit(hwc->idx, used_mask);
664 665 666
		if (assign)
			assign[i] = hwc->idx;
	}
667
	if (i == n)
668 669 670 671 672 673 674 675
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

676 677 678 679 680 681 682 683 684
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
685
	wmax = x86_pmu.num_counters;
686 687 688 689 690 691

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
692
	if (x86_pmu.num_counters_fixed)
693 694
		wmax++;

695
	for (w = 1, num = n; num && w <= wmax; w++) {
696
		/* for each event */
697
		for (i = 0; num && i < n; i++) {
698
			c = constraints[i];
699 700
			hwc = &cpuc->event_list[i]->hw;

701
			if (c->weight != w)
702 703
				continue;

704
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
705 706 707 708 709 710 711
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
712
			__set_bit(j, used_mask);
713

714 715 716 717 718
			if (assign)
				assign[i] = j;
			num--;
		}
	}
719
done:
720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

742
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
758
		    event->state <= PERF_EVENT_STATE_OFF)
759 760 761 762 763 764 765 766 767 768 769 770
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
771
				struct cpu_hw_events *cpuc, int i)
772
{
773 774 775 776 777
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that event_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->event_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
	} else {
		hwc->config_base = x86_pmu.eventsel;
		hwc->event_base  = x86_pmu.perfctr;
	}
}

796 797 798 799 800 801 802 803 804
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
805 806
static void x86_pmu_start(struct perf_event *event, int flags);
static void x86_pmu_stop(struct perf_event *event, int flags);
807

P
Peter Zijlstra 已提交
808
static void x86_pmu_enable(struct pmu *pmu)
809
{
810 811 812
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
813
	int i, added = cpuc->n_added;
814

815
	if (!x86_pmu_initialized())
816
		return;
817 818 819 820

	if (cpuc->enabled)
		return;

821
	if (cpuc->n_added) {
822
		int n_running = cpuc->n_events - cpuc->n_added;
823 824 825 826 827 828 829
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
830
		for (i = 0; i < n_running; i++) {
831 832 833
			event = cpuc->event_list[i];
			hwc = &event->hw;

834 835 836 837 838 839 840 841
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
842 843
				continue;

P
Peter Zijlstra 已提交
844 845 846 847 848 849 850 851
			/*
			 * Ensure we don't accidentally enable a stopped
			 * counter simply because we rescheduled.
			 */
			if (hwc->state & PERF_HES_STOPPED)
				hwc->state |= PERF_HES_ARCH;

			x86_pmu_stop(event, PERF_EF_UPDATE);
852 853 854 855 856 857
		}

		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

858
			if (!match_prev_assignment(hwc, cpuc, i))
859
				x86_assign_hw_event(event, cpuc, i);
860 861
			else if (i < n_running)
				continue;
862

P
Peter Zijlstra 已提交
863 864 865 866
			if (hwc->state & PERF_HES_ARCH)
				continue;

			x86_pmu_start(event, PERF_EF_RELOAD);
867 868 869 870
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
871 872 873 874

	cpuc->enabled = 1;
	barrier();

875
	x86_pmu.enable_all(added);
876 877
}

878 879
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
					  u64 enable_mask)
880
{
881
	wrmsrl(hwc->config_base + hwc->idx, hwc->config | enable_mask);
882 883
}

884
static inline void x86_pmu_disable_event(struct perf_event *event)
885
{
886
	struct hw_perf_event *hwc = &event->hw;
887 888

	wrmsrl(hwc->config_base + hwc->idx, hwc->config);
889 890
}

891
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
892

893 894
/*
 * Set the next IRQ period, based on the hwc->period_left value.
895
 * To be called with the event disabled in hw:
896
 */
897
static int
898
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
899
{
900
	struct hw_perf_event *hwc = &event->hw;
901
	s64 left = local64_read(&hwc->period_left);
902
	s64 period = hwc->sample_period;
903
	int ret = 0, idx = hwc->idx;
904

905 906 907
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

908
	/*
909
	 * If we are way outside a reasonable range then just skip forward:
910 911 912
	 */
	if (unlikely(left <= -period)) {
		left = period;
913
		local64_set(&hwc->period_left, left);
914
		hwc->last_period = period;
915
		ret = 1;
916 917 918 919
	}

	if (unlikely(left <= 0)) {
		left += period;
920
		local64_set(&hwc->period_left, left);
921
		hwc->last_period = period;
922
		ret = 1;
923
	}
924
	/*
925
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
926 927 928
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
929

930 931 932
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

933
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
934 935

	/*
936
	 * The hw event starts counting from this event offset,
937 938
	 * mark it to be able to extra future deltas:
	 */
939
	local64_set(&hwc->prev_count, (u64)-left);
940

941 942 943 944 945 946 947 948 949
	wrmsrl(hwc->event_base + idx, (u64)(-left) & x86_pmu.cntval_mask);

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
		wrmsrl(hwc->event_base + idx,
950
			(u64)(-left) & x86_pmu.cntval_mask);
951
	}
952

953
	perf_event_update_userpage(event);
954

955
	return ret;
956 957
}

958
static void x86_pmu_enable_event(struct perf_event *event)
959
{
960
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
961
	if (cpuc->enabled)
962 963
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
964 965
}

966
/*
P
Peter Zijlstra 已提交
967
 * Add a single event to the PMU.
968 969 970
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
971
 */
P
Peter Zijlstra 已提交
972
static int x86_pmu_add(struct perf_event *event, int flags)
973 974
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
975 976 977
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
978

979
	hwc = &event->hw;
980

P
Peter Zijlstra 已提交
981
	perf_pmu_disable(event->pmu);
982
	n0 = cpuc->n_events;
983 984 985
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
986

P
Peter Zijlstra 已提交
987 988 989 990
	hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
	if (!(flags & PERF_EF_START))
		hwc->state |= PERF_HES_ARCH;

991 992 993
	/*
	 * If group events scheduling transaction was started,
	 * skip the schedulability test here, it will be peformed
P
Peter Zijlstra 已提交
994
	 * at commit time (->commit_txn) as a whole
995
	 */
996
	if (cpuc->group_flag & PERF_EVENT_TXN)
997
		goto done_collect;
998

999
	ret = x86_pmu.schedule_events(cpuc, n, assign);
1000
	if (ret)
1001
		goto out;
1002 1003 1004 1005 1006
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1007

1008
done_collect:
1009
	cpuc->n_events = n;
1010
	cpuc->n_added += n - n0;
1011
	cpuc->n_txn += n - n0;
1012

1013 1014
	ret = 0;
out:
P
Peter Zijlstra 已提交
1015
	perf_pmu_enable(event->pmu);
1016
	return ret;
I
Ingo Molnar 已提交
1017 1018
}

P
Peter Zijlstra 已提交
1019
static void x86_pmu_start(struct perf_event *event, int flags)
1020
{
P
Peter Zijlstra 已提交
1021 1022 1023
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

P
Peter Zijlstra 已提交
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
		return;

	if (WARN_ON_ONCE(idx == -1))
		return;

	if (flags & PERF_EF_RELOAD) {
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
		x86_perf_event_set_period(event);
	}

	event->hw.state = 0;
1036

P
Peter Zijlstra 已提交
1037 1038
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1039
	__set_bit(idx, cpuc->running);
1040
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1041
	perf_event_update_userpage(event);
1042 1043
}

1044
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1045
{
1046
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1047
	u64 pebs;
1048
	struct cpu_hw_events *cpuc;
1049
	unsigned long flags;
1050 1051
	int cpu, idx;

1052
	if (!x86_pmu.num_counters)
1053
		return;
I
Ingo Molnar 已提交
1054

1055
	local_irq_save(flags);
I
Ingo Molnar 已提交
1056 1057

	cpu = smp_processor_id();
1058
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1059

1060
	if (x86_pmu.version >= 2) {
1061 1062 1063 1064
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1065
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1066 1067 1068 1069 1070 1071

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1072
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
1073
	}
1074
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1075

1076
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1077 1078
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1079

1080
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1081

1082
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1083
			cpu, idx, pmc_ctrl);
1084
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1085
			cpu, idx, pmc_count);
1086
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1087
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1088
	}
1089
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1090 1091
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1092
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1093 1094
			cpu, idx, pmc_count);
	}
1095
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1096 1097
}

P
Peter Zijlstra 已提交
1098
static void x86_pmu_stop(struct perf_event *event, int flags)
I
Ingo Molnar 已提交
1099
{
1100
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1101
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1102

P
Peter Zijlstra 已提交
1103 1104 1105 1106 1107 1108
	if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
		x86_pmu.disable(event);
		cpuc->events[hwc->idx] = NULL;
		WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
		hwc->state |= PERF_HES_STOPPED;
	}
1109

P
Peter Zijlstra 已提交
1110 1111 1112 1113 1114 1115 1116 1117
	if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
		/*
		 * Drain the remaining delta count out of a event
		 * that we are disabling:
		 */
		x86_perf_event_update(event);
		hwc->state |= PERF_HES_UPTODATE;
	}
1118 1119
}

P
Peter Zijlstra 已提交
1120
static void x86_pmu_del(struct perf_event *event, int flags)
1121 1122 1123 1124
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1125 1126 1127 1128 1129
	/*
	 * If we're called during a txn, we don't need to do anything.
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
	 */
1130
	if (cpuc->group_flag & PERF_EVENT_TXN)
1131 1132
		return;

P
Peter Zijlstra 已提交
1133
	x86_pmu_stop(event, PERF_EF_UPDATE);
1134

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1145
			break;
1146 1147
		}
	}
1148
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1149 1150
}

1151
static int x86_pmu_handle_irq(struct pt_regs *regs)
1152
{
1153
	struct perf_sample_data data;
1154 1155
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
V
Vince Weaver 已提交
1156
	int idx, handled = 0;
1157 1158
	u64 val;

1159
	perf_sample_data_init(&data, 0);
1160

1161
	cpuc = &__get_cpu_var(cpu_hw_events);
1162

1163
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1164 1165 1166 1167 1168 1169 1170 1171
		if (!test_bit(idx, cpuc->active_mask)) {
			/*
			 * Though we deactivated the counter some cpus
			 * might still deliver spurious interrupts still
			 * in flight. Catch them:
			 */
			if (__test_and_clear_bit(idx, cpuc->running))
				handled++;
1172
			continue;
1173
		}
1174

1175
		event = cpuc->events[idx];
1176

1177
		val = x86_perf_event_update(event);
1178
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1179
			continue;
1180

1181
		/*
1182
		 * event overflow
1183
		 */
1184
		handled++;
1185
		data.period	= event->hw.last_period;
1186

1187
		if (!x86_perf_event_set_period(event))
1188 1189
			continue;

1190
		if (perf_event_overflow(event, 1, &data, regs))
P
Peter Zijlstra 已提交
1191
			x86_pmu_stop(event, 0);
1192
	}
1193

1194 1195 1196
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1197 1198
	return handled;
}
1199

1200
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1201
{
1202
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1203
		return;
1204

I
Ingo Molnar 已提交
1205
	/*
1206
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1207
	 */
1208
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1209 1210
}

1211 1212 1213 1214 1215 1216 1217
struct pmu_nmi_state {
	unsigned int	marked;
	int		handled;
};

static DEFINE_PER_CPU(struct pmu_nmi_state, pmu_nmi);

I
Ingo Molnar 已提交
1218
static int __kprobes
1219
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1220 1221 1222
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
1223 1224
	unsigned int this_nmi;
	int handled;
1225

1226
	if (!atomic_read(&active_events))
1227 1228
		return NOTIFY_DONE;

1229 1230 1231 1232
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
	case DIE_NMIUNKNOWN:
		this_nmi = percpu_read(irq_stat.__nmi_count);
		if (this_nmi != __get_cpu_var(pmu_nmi).marked)
			/* let the kernel handle the unknown nmi */
			return NOTIFY_DONE;
		/*
		 * This one is a PMU back-to-back nmi. Two events
		 * trigger 'simultaneously' raising two back-to-back
		 * NMIs. If the first NMI handles both, the latter
		 * will be empty and daze the CPU. So, we drop it to
		 * avoid false-positive 'unknown nmi' messages.
		 */
		return NOTIFY_STOP;
1246
	default:
I
Ingo Molnar 已提交
1247
		return NOTIFY_DONE;
1248
	}
I
Ingo Molnar 已提交
1249 1250

	apic_write(APIC_LVTPC, APIC_DM_NMI);
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273

	handled = x86_pmu.handle_irq(args->regs);
	if (!handled)
		return NOTIFY_DONE;

	this_nmi = percpu_read(irq_stat.__nmi_count);
	if ((handled > 1) ||
		/* the next nmi could be a back-to-back nmi */
	    ((__get_cpu_var(pmu_nmi).marked == this_nmi) &&
	     (__get_cpu_var(pmu_nmi).handled > 1))) {
		/*
		 * We could have two subsequent back-to-back nmis: The
		 * first handles more than one counter, the 2nd
		 * handles only one counter and the 3rd handles no
		 * counter.
		 *
		 * This is the 2nd nmi because the previous was
		 * handling more than one counter. We will mark the
		 * next (3rd) and then drop it if unhandled.
		 */
		__get_cpu_var(pmu_nmi).marked	= this_nmi + 1;
		__get_cpu_var(pmu_nmi).handled	= handled;
	}
I
Ingo Molnar 已提交
1274

1275
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1276 1277
}

1278 1279 1280 1281 1282 1283
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
	.priority		= 1
};

1284
static struct event_constraint unconstrained;
1285
static struct event_constraint emptyconstraint;
1286 1287

static struct event_constraint *
1288
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1289
{
1290
	struct event_constraint *c;
1291 1292 1293

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1294 1295
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1296 1297
		}
	}
1298 1299

	return &unconstrained;
1300 1301
}

1302 1303
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1304
#include "perf_event_p4.c"
1305
#include "perf_event_intel_lbr.c"
1306
#include "perf_event_intel_ds.c"
1307
#include "perf_event_intel.c"
1308

1309 1310 1311 1312
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;
1313
	int ret = NOTIFY_OK;
1314 1315 1316 1317

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
1318
			ret = x86_pmu.cpu_prepare(cpu);
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

1331
	case CPU_UP_CANCELED:
1332 1333 1334 1335 1336 1337 1338 1339 1340
	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

1341
	return ret;
1342 1343
}

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1354
void __init init_hw_perf_events(void)
1355
{
1356
	struct event_constraint *c;
1357 1358
	int err;

1359
	pr_info("Performance Events: ");
1360

1361 1362
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1363
		err = intel_pmu_init();
1364
		break;
1365
	case X86_VENDOR_AMD:
1366
		err = amd_pmu_init();
1367
		break;
1368 1369
	default:
		return;
1370
	}
1371
	if (err != 0) {
1372
		pr_cont("no PMU driver, software events only.\n");
1373
		return;
1374
	}
1375

1376 1377
	pmu_check_apic();

1378
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1379

1380 1381 1382
	if (x86_pmu.quirks)
		x86_pmu.quirks();

1383
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
1384
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
1385 1386
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1387
	}
1388
	x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
I
Ingo Molnar 已提交
1389

1390
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
1391
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
1392 1393
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1394
	}
1395

1396
	x86_pmu.intel_ctrl |=
1397
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1398

1399 1400
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1401

1402
	unconstrained = (struct event_constraint)
1403 1404
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
				   0, x86_pmu.num_counters);
1405

1406 1407
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1408
			if (c->cmask != X86_RAW_EVENT_MASK)
1409 1410
				continue;

1411 1412
			c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
			c->weight += x86_pmu.num_counters;
1413 1414 1415
		}
	}

I
Ingo Molnar 已提交
1416
	pr_info("... version:                %d\n",     x86_pmu.version);
1417 1418 1419
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1420
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1421
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1422
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1423

1424
	perf_pmu_register(&pmu);
1425
	perf_cpu_notifier(x86_pmu_notifier);
I
Ingo Molnar 已提交
1426
}
I
Ingo Molnar 已提交
1427

1428
static inline void x86_pmu_read(struct perf_event *event)
1429
{
1430
	x86_perf_event_update(event);
1431 1432
}

1433 1434 1435 1436 1437
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
 */
P
Peter Zijlstra 已提交
1438
static void x86_pmu_start_txn(struct pmu *pmu)
1439 1440 1441
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

P
Peter Zijlstra 已提交
1442
	perf_pmu_disable(pmu);
1443
	cpuc->group_flag |= PERF_EVENT_TXN;
1444
	cpuc->n_txn = 0;
1445 1446 1447 1448 1449 1450 1451
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1452
static void x86_pmu_cancel_txn(struct pmu *pmu)
1453 1454 1455
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

1456
	cpuc->group_flag &= ~PERF_EVENT_TXN;
1457 1458 1459 1460 1461
	/*
	 * Truncate the collected events.
	 */
	cpuc->n_added -= cpuc->n_txn;
	cpuc->n_events -= cpuc->n_txn;
P
Peter Zijlstra 已提交
1462
	perf_pmu_enable(pmu);
1463 1464 1465 1466 1467 1468 1469
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
 */
P
Peter Zijlstra 已提交
1470
static int x86_pmu_commit_txn(struct pmu *pmu)
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1491
	cpuc->group_flag &= ~PERF_EVENT_TXN;
P
Peter Zijlstra 已提交
1492
	perf_pmu_enable(pmu);
1493 1494 1495
	return 0;
}

1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		return -ENOMEM;

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

	kfree(fake_cpuc);

	return ret;
}

1522 1523 1524 1525
/*
 * validate a single event group
 *
 * validation include:
1526 1527 1528
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1529 1530 1531 1532
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1533 1534
static int validate_group(struct perf_event *event)
{
1535
	struct perf_event *leader = event->group_leader;
1536 1537
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
1538

1539 1540 1541 1542
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
1543

1544 1545 1546 1547 1548 1549
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1550 1551
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
1552
	if (n < 0)
1553
		goto out_free;
1554

1555 1556
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1557
	if (n < 0)
1558
		goto out_free;
1559

1560
	fake_cpuc->n_events = n;
1561

1562
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
1563 1564 1565 1566 1567

out_free:
	kfree(fake_cpuc);
out:
	return ret;
1568 1569
}

1570
int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1571
{
P
Peter Zijlstra 已提交
1572
	struct pmu *tmp;
I
Ingo Molnar 已提交
1573 1574
	int err;

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
1586
	if (!err) {
1587 1588 1589 1590 1591 1592 1593 1594
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1595 1596
		if (event->group_leader != event)
			err = validate_group(event);
1597 1598
		else
			err = validate_event(event);
1599 1600

		event->pmu = tmp;
1601
	}
1602
	if (err) {
1603 1604
		if (event->destroy)
			event->destroy(event);
1605
	}
I
Ingo Molnar 已提交
1606

1607
	return err;
I
Ingo Molnar 已提交
1608
}
1609

1610
static struct pmu pmu = {
P
Peter Zijlstra 已提交
1611 1612 1613
	.pmu_enable	= x86_pmu_enable,
	.pmu_disable	= x86_pmu_disable,

1614
	.event_init	= x86_pmu_event_init,
P
Peter Zijlstra 已提交
1615 1616 1617

	.add		= x86_pmu_add,
	.del		= x86_pmu_del,
1618 1619 1620
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
	.read		= x86_pmu_read,
P
Peter Zijlstra 已提交
1621

1622 1623 1624 1625 1626
	.start_txn	= x86_pmu_start_txn,
	.cancel_txn	= x86_pmu_cancel_txn,
	.commit_txn	= x86_pmu_commit_txn,
};

1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
/*
 * callchain support
 */

static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
1644
	return 0;
1645 1646 1647 1648 1649 1650
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

1651
	perf_callchain_store(entry, addr);
1652 1653 1654 1655 1656 1657 1658
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1659
	.walk_stack		= print_context_stack_bp,
1660 1661
};

1662 1663
void
perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
1664
{
1665 1666
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1667
		return;
1668 1669
	}

1670
	perf_callchain_store(entry, regs->ip);
1671

1672
	dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
1673 1674
}

1675 1676 1677
#ifdef CONFIG_COMPAT
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1678
{
1679 1680 1681
	/* 32-bit process in 64-bit kernel. */
	struct stack_frame_ia32 frame;
	const void __user *fp;
1682

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
	if (!test_thread_flag(TIF_IA32))
		return 0;

	fp = compat_ptr(regs->bp);
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
			break;
1695

1696 1697
		if (fp < compat_ptr(regs->sp))
			break;
1698

1699
		perf_callchain_store(entry, frame.return_address);
1700 1701 1702
		fp = compat_ptr(frame.next_frame);
	}
	return 1;
1703
}
1704 1705 1706 1707 1708 1709 1710
#else
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
    return 0;
}
#endif
1711

1712 1713
void
perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
1714 1715 1716 1717
{
	struct stack_frame frame;
	const void __user *fp;

1718 1719
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1720
		return;
1721
	}
1722

1723
	fp = (void __user *)regs->bp;
1724

1725
	perf_callchain_store(entry, regs->ip);
1726

1727 1728 1729
	if (perf_callchain_user32(regs, entry))
		return;

1730
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1731
		unsigned long bytes;
1732
		frame.next_frame	     = NULL;
1733 1734
		frame.return_address = 0;

1735 1736
		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
1737 1738
			break;

1739
		if ((unsigned long)fp < regs->sp)
1740 1741
			break;

1742
		perf_callchain_store(entry, frame.return_address);
1743
		fp = frame.next_frame;
1744 1745 1746
	}
}

1747 1748 1749
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
	unsigned long ip;
1750

1751 1752 1753 1754
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
		ip = perf_guest_cbs->get_guest_ip();
	else
		ip = instruction_pointer(regs);
1755

1756 1757 1758 1759 1760 1761
	return ip;
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
1762

1763
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
		if (user_mode(regs))
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

1775
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
1776
		misc |= PERF_RECORD_MISC_EXACT_IP;
1777 1778 1779

	return misc;
}