i915_drv.h 78.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <drm/intel-gtt.h>
42
#include <linux/backlight.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/pm_qos.h>
46

L
Linus Torvalds 已提交
47 48 49 50 51 52 53
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
54
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
55

56
enum pipe {
57
	INVALID_PIPE = -1,
58 59
	PIPE_A = 0,
	PIPE_B,
60 61
	PIPE_C,
	I915_MAX_PIPES
62
};
63
#define pipe_name(p) ((p) + 'A')
64

P
Paulo Zanoni 已提交
65 66 67 68 69 70 71 72
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
	TRANSCODER_EDP = 0xF,
};
#define transcoder_name(t) ((t) + 'A')

73 74 75
enum plane {
	PLANE_A = 0,
	PLANE_B,
76
	PLANE_C,
77
};
78
#define plane_name(p) ((p) + 'A')
79

80 81
#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')

82 83 84 85 86 87 88 89 90 91
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

92 93 94 95 96 97 98 99 100 101 102 103
#define I915_NUM_PHYS_VLV 1

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
	DPIO_PHY1
};

104 105 106 107 108 109 110 111 112 113
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
114
	POWER_DOMAIN_TRANSCODER_EDP,
V
Ville Syrjälä 已提交
115
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
116
	POWER_DOMAIN_AUDIO,
117
	POWER_DOMAIN_INIT,
118 119

	POWER_DOMAIN_NUM,
120 121
};

122 123
#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)

124 125 126
#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
127 128 129
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
130

131 132 133
#define HSW_ALWAYS_ON_POWER_DOMAINS (		\
	BIT(POWER_DOMAIN_PIPE_A) |		\
	BIT(POWER_DOMAIN_TRANSCODER_EDP))
134 135 136 137
#define BDW_ALWAYS_ON_POWER_DOMAINS (		\
	BIT(POWER_DOMAIN_PIPE_A) |		\
	BIT(POWER_DOMAIN_TRANSCODER_EDP) |	\
	BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
138

139 140 141 142 143 144 145 146 147 148 149 150 151
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

152 153 154 155 156 157
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
158

159
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
160

161 162 163 164
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

165 166
struct drm_i915_private;

167 168 169 170 171 172 173 174
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
	DPLL_ID_PCH_PLL_A,
	DPLL_ID_PCH_PLL_B,
};
#define I915_NUM_PLLS 2

175
struct intel_dpll_hw_state {
176
	uint32_t dpll;
177
	uint32_t dpll_md;
178 179
	uint32_t fp0;
	uint32_t fp1;
180 181
};

D
Daniel Vetter 已提交
182
struct intel_shared_dpll {
183 184 185
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
186 187 188
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
189
	struct intel_dpll_hw_state hw_state;
190 191
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
192 193 194 195
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
196 197 198
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
199 200
};

201 202 203 204 205 206 207 208 209 210 211 212 213
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

214 215 216 217 218 219
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
220 221 222
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
223 224
 * 1.2: Add Power Management
 * 1.3: Add vblank support
225
 * 1.4: Fix cmdbuffer path, add heap destroy
226
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
227 228
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
229 230
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
231
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
232 233
#define DRIVER_PATCHLEVEL	0

234
#define WATCH_LISTS	0
235
#define WATCH_GTT	0
236

237 238 239 240 241 242 243 244 245
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
246
	struct drm_i915_gem_object *cur_obj;
247 248
};

249 250 251 252 253
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

254
struct intel_opregion {
255 256 257
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
J
Jani Nikula 已提交
258 259
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
260 261
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
262
	u32 __iomem *lid_state;
263
	struct work_struct asle_work;
264
};
265
#define OPREGION_SIZE            (8*1024)
266

267 268 269
struct intel_overlay;
struct intel_overlay_error_state;

270 271 272 273
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
274
#define I915_FENCE_REG_NONE -1
275 276 277
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
278 279

struct drm_i915_fence_reg {
280
	struct list_head lru_list;
281
	struct drm_i915_gem_object *obj;
282
	int pin_count;
283
};
284

285
struct sdvo_device_mapping {
C
Chris Wilson 已提交
286
	u8 initialized;
287 288 289
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
290
	u8 i2c_pin;
291
	u8 ddc_pin;
292 293
};

294 295
struct intel_display_error_state;

296
struct drm_i915_error_state {
297
	struct kref ref;
298 299
	u32 eir;
	u32 pgtbl_er;
300
	u32 ier;
B
Ben Widawsky 已提交
301
	u32 ccid;
302 303
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
304
	bool waiting[I915_NUM_RINGS];
305
	u32 pipestat[I915_MAX_PIPES];
306 307
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
308
	u32 ctl[I915_NUM_RINGS];
309 310 311 312
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
313
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
314
	u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
315
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
316 317 318
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
319
	u32 error; /* gen6+ */
320
	u32 err_int; /* gen7 */
321
	u32 bbstate[I915_NUM_RINGS];
322 323
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
324
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
325
	u32 seqno[I915_NUM_RINGS];
326
	u64 bbaddr;
327 328
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
329
	u32 faddr[I915_NUM_RINGS];
330
	u64 fence[I915_MAX_NUM_FENCES];
331
	struct timeval time;
332 333 334 335 336
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
337
		} *ringbuffer, *batchbuffer, *ctx;
338 339 340
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
341
			u32 tail;
342 343 344
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
345
	struct drm_i915_error_buffer {
346
		u32 size;
347
		u32 name;
348
		u32 rseqno, wseqno;
349 350 351
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
352
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
353 354 355 356
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
357
		s32 ring:4;
358
		u32 cache_level:3;
359 360
	} **active_bo, **pinned_bo;
	u32 *active_bo_count, *pinned_bo_count;
361
	struct intel_overlay_error_state *overlay;
362
	struct intel_display_error_state *display;
363 364
	int hangcheck_score[I915_NUM_RINGS];
	enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
365 366
};

367
struct intel_connector;
368
struct intel_crtc_config;
369
struct intel_crtc;
370 371
struct intel_limit;
struct dpll;
372

373
struct drm_i915_display_funcs {
374
	bool (*fbc_enabled)(struct drm_device *dev);
375 376 377 378
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
			  struct drm_crtc *crtc,
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
397
	void (*update_wm)(struct drm_crtc *crtc);
398 399
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
400
				 uint32_t sprite_width, int pixel_size,
401
				 bool enable, bool scaled);
402
	void (*modeset_global_resources)(struct drm_device *dev);
403 404 405 406
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
407 408 409
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
410 411
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
412
	void (*off)(struct drm_crtc *crtc);
413
	void (*write_eld)(struct drm_connector *connector,
414 415
			  struct drm_crtc *crtc,
			  struct drm_display_mode *mode);
416
	void (*fdi_link_train)(struct drm_crtc *crtc);
417
	void (*init_clock_gating)(struct drm_device *dev);
418 419
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
420 421
			  struct drm_i915_gem_object *obj,
			  uint32_t flags);
422 423
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
424
	void (*hpd_irq_setup)(struct drm_device *dev);
425 426 427 428 429
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
430 431 432 433 434 435 436

	int (*setup_backlight)(struct intel_connector *connector);
	uint32_t (*get_backlight)(struct intel_connector *connector);
	void (*set_backlight)(struct intel_connector *connector,
			      uint32_t level);
	void (*disable_backlight)(struct intel_connector *connector);
	void (*enable_backlight)(struct intel_connector *connector);
437 438
};

439
struct intel_uncore_funcs {
440 441 442 443
	void (*force_wake_get)(struct drm_i915_private *dev_priv,
							int fw_engine);
	void (*force_wake_put)(struct drm_i915_private *dev_priv,
							int fw_engine);
444 445 446 447 448 449 450 451 452 453 454 455 456 457

	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);

	void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
				uint8_t val, bool trace);
	void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
				uint16_t val, bool trace);
	void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
				uint32_t val, bool trace);
	void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
				uint64_t val, bool trace);
458 459
};

460 461 462 463 464 465 466
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
467

468 469 470
	unsigned fw_rendercount;
	unsigned fw_mediacount;

471
	struct delayed_work force_wake_work;
472 473
};

474 475 476 477 478 479 480 481 482 483 484 485 486 487
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
488
	func(is_preliminary) sep \
489 490 491 492 493 494 495
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
496
	func(has_llc) sep \
497 498
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
499

500 501
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
502

503
struct intel_device_info {
504
	u32 display_mmio_offset;
505
	u8 num_pipes:3;
506
	u8 gen;
507
	u8 ring_mask; /* Rings supported by the HW */
508
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
509 510
};

511 512 513
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

514 515
enum i915_cache_level {
	I915_CACHE_NONE = 0,
516 517 518 519 520
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
521
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
522 523
};

524 525
typedef uint32_t gen6_gtt_pte_t;

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
/**
 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
 * VMA's presence cannot be guaranteed before binding, or after unbinding the
 * object into/from the address space.
 *
 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
 * will always be <= an objects lifetime. So object refcounting should cover us.
 */
struct i915_vma {
	struct drm_mm_node node;
	struct drm_i915_gem_object *obj;
	struct i915_address_space *vm;

	/** This object's place on the active/inactive lists */
	struct list_head mm_list;

	struct list_head vma_link; /* Link in the object's VMA list */

	/** This vma's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;

	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
	struct drm_i915_gem_exec_object2 *exec_entry;

	/**
	 * How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
	unsigned int pin_count:4;
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf

	/** Unmap an object from an address space. This usually consists of
	 * setting the valid PTE entries to a reserved scratch page. */
	void (*unbind_vma)(struct i915_vma *vma);
	/* Map an object into an address space with the given cache flags. */
#define GLOBAL_BIND (1<<0)
	void (*bind_vma)(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags);
};

577
struct i915_address_space {
578
	struct drm_mm mm;
579
	struct drm_device *dev;
580
	struct list_head global_link;
581 582 583 584 585 586 587 588
	unsigned long start;		/* Start offset always 0 for dri2 */
	size_t total;		/* size addr space maps (ex. 2GB for ggtt) */

	struct {
		dma_addr_t addr;
		struct page *page;
	} scratch;

589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
	/**
	 * List of objects currently involved in rendering.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * LRU list of objects which are not in the ringbuffer and
	 * are ready to unbind, but are still in the GTT.
	 *
	 * last_rendering_seqno is 0 while an object is in this list.
	 *
	 * A reference is not held on the buffer while on this list,
	 * as merely being GTT-bound shouldn't prevent its being
	 * freed, and we'll pull it off the list in the free path.
	 */
	struct list_head inactive_list;

612 613
	/* FIXME: Need a more generic return type */
	gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
614 615
				     enum i915_cache_level level,
				     bool valid); /* Create a valid PTE */
616 617
	void (*clear_range)(struct i915_address_space *vm,
			    unsigned int first_entry,
618 619
			    unsigned int num_entries,
			    bool use_scratch);
620 621 622 623 624 625 626
	void (*insert_entries)(struct i915_address_space *vm,
			       struct sg_table *st,
			       unsigned int first_entry,
			       enum i915_cache_level cache_level);
	void (*cleanup)(struct i915_address_space *vm);
};

B
Ben Widawsky 已提交
627 628 629 630 631 632 633 634
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
struct i915_gtt {
635
	struct i915_address_space base;
636
	size_t stolen_size;		/* Total size of stolen memory */
B
Ben Widawsky 已提交
637 638 639 640 641 642 643

	unsigned long mappable_end;	/* End offset that we can CPU map */
	struct io_mapping *mappable;	/* Mapping to our CPU mappable region */
	phys_addr_t mappable_base;	/* PA of our GMADR */

	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
644 645

	bool do_idle_maps;
646

647
	int mtrr;
648 649

	/* global gtt ops */
650
	int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
651 652
			  size_t *stolen, phys_addr_t *mappable_base,
			  unsigned long *mappable_end);
B
Ben Widawsky 已提交
653
};
654
#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
B
Ben Widawsky 已提交
655

656
struct i915_hw_ppgtt {
657
	struct i915_address_space base;
658
	unsigned num_pd_entries;
B
Ben Widawsky 已提交
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
	union {
		struct page **pt_pages;
		struct page *gen8_pt_pages;
	};
	struct page *pd_pages;
	int num_pd_pages;
	int num_pt_pages;
	union {
		uint32_t pd_offset;
		dma_addr_t pd_dma_addr[4];
	};
	union {
		dma_addr_t *pt_dma_addr;
		dma_addr_t *gen8_pt_dma_addr[4];
	};
674
	int (*enable)(struct drm_device *dev);
675 676
};

677 678 679 680 681 682
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
683 684 685 686 687 688

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

	/* This context is banned to submit more work */
	bool banned;
689
};
690 691 692 693

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
694
	struct kref ref;
695
	int id;
696
	bool is_initialized;
697
	uint8_t remap_slice;
698
	struct drm_i915_file_private *file_priv;
699
	struct intel_ring_buffer *last_ring;
700
	struct drm_i915_gem_object *obj;
701
	struct i915_ctx_hang_stats hang_stats;
702 703

	struct list_head link;
704 705
};

706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
struct i915_fbc {
	unsigned long size;
	unsigned int fb_id;
	enum plane plane;
	int y;

	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;

	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
		int interval;
	} *fbc_work;

722 723 724
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
725 726 727 728 729 730 731 732 733 734
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
735 736
};

R
Rodrigo Vivi 已提交
737 738 739
struct i915_psr {
	bool sink_support;
	bool source_ok;
740
};
741

742
enum intel_pch {
743
	PCH_NONE = 0,	/* No PCH present */
744 745
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
746
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
747
	PCH_NOP,
748 749
};

750 751 752 753 754
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

755
#define QUIRK_PIPEA_FORCE (1<<0)
756
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
757
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
758

759
struct intel_fbdev;
760
struct intel_fbc_work;
761

762 763
struct intel_gmbus {
	struct i2c_adapter adapter;
764
	u32 force_bit;
765
	u32 reg0;
766
	u32 gpio_reg;
767
	struct i2c_algo_bit_data bit_algo;
768 769 770
	struct drm_i915_private *dev_priv;
};

771
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
772 773 774
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
775
	u32 saveDSPARB;
J
Jesse Barnes 已提交
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
791
	u32 saveTRANSACONF;
792 793 794 795 796 797
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
798
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
799 800 801
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
802
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
803 804 805
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
806
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
807 808
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
809
	u32 saveBLC_HIST_CTL_B;
810 811
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
812 813 814 815 816 817 818 819 820 821 822
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
823
	u32 saveTRANSBCONF;
824 825 826 827 828 829
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
830
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
831 832 833
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
834
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
835 836
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
837 838 839
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
840 841 842
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
843 844
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
845 846 847 848 849 850
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
851
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
852 853 854
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
855
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
856 857 858 859
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
860 861 862
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
863 864 865 866 867 868
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
869 870
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
871 872 873 874 875
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
876
	u8 saveGR[25];
J
Jesse Barnes 已提交
877
	u8 saveAR_INDEX;
878
	u8 saveAR[21];
J
Jesse Barnes 已提交
879
	u8 saveDACMASK;
880
	u8 saveCR[37];
881
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
882 883 884 885 886 887 888
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
889 890 891 892 893 894 895 896 897 898 899
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
900 901 902 903 904 905 906 907 908 909
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
910 911 912 913 914 915 916 917 918 919
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
920
	u32 saveMCHBAR_RENDER_STANDBY;
921
	u32 savePCH_PORT_HOTPLUG;
922
};
923 924

struct intel_gen6_power_mgmt {
925
	/* work and pm_iir are protected by dev_priv->irq_lock */
926 927
	struct work_struct work;
	u32 pm_iir;
928

929 930 931 932 933
	/* The below variables an all the rps hw state are protected by
	 * dev->struct mutext. */
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
934
	u8 rpe_delay;
935 936
	u8 rp1_delay;
	u8 rp0_delay;
937
	u8 hw_max;
938

939 940 941
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

942
	bool enabled;
943
	struct delayed_work delayed_resume_work;
944 945 946 947 948 949

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
950 951
};

D
Daniel Vetter 已提交
952 953 954
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
972 973 974

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
975 976
};

977 978
/* Power well structure for haswell */
struct i915_power_well {
979
	const char *name;
980
	bool always_on;
981 982
	/* power well enable/disable usage count */
	int count;
983 984 985 986 987 988
	unsigned long domains;
	void *data;
	void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
		    bool enable);
	bool (*is_enabled)(struct drm_device *dev,
			   struct i915_power_well *power_well);
989 990
};

991
struct i915_power_domains {
992 993 994 995 996
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
997
	int power_well_count;
998

999
	struct mutex lock;
1000
	int domain_use_count[POWER_DOMAIN_NUM];
1001
	struct i915_power_well *power_wells;
1002 1003
};

1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

1029
#define MAX_L3_SLICES 2
1030
struct intel_l3_parity {
1031
	u32 *remap_info[MAX_L3_SLICES];
1032
	struct work_struct error_work;
1033
	int which_slice;
1034 1035
};

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

	struct shrinker inactive_shrinker;
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

1070 1071 1072 1073 1074 1075 1076 1077 1078
	/**
	 * When we detect an idle GPU, we want to turn on
	 * powersaving features. So once we see that there
	 * are no more requests outstanding and no more
	 * arrive within a small period of time, we fire
	 * off the idle_work.
	 */
	struct delayed_work idle_work;

1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
1094
	spinlock_t object_stat_lock;
1095 1096 1097 1098
	size_t object_memory;
	u32 object_count;
};

1099 1100 1101 1102 1103 1104 1105 1106 1107
struct drm_i915_error_state_buf {
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1108 1109 1110 1111 1112
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1113 1114 1115 1116
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1117 1118 1119
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1120 1121 1122 1123 1124 1125 1126 1127
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

1128 1129 1130

	unsigned long missed_irq_rings;

1131
	/**
M
Mika Kuoppala 已提交
1132
	 * State variable controlling the reset flow and count
1133
	 *
M
Mika Kuoppala 已提交
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
	 * This is a counter which gets incremented when reset is triggered,
	 * and again when reset has been handled. So odd values (lowest bit set)
	 * means that reset is in progress and even values that
	 * (reset_counter >> 1):th reset was successfully completed.
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1147 1148 1149 1150
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1151 1152 1153 1154
	 */
	atomic_t reset_counter;

#define I915_RESET_IN_PROGRESS_FLAG	1
M
Mika Kuoppala 已提交
1155
#define I915_WEDGED			(1 << 31)
1156 1157 1158 1159 1160 1161

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1162

1163 1164
	/* For gpu hang simulation. */
	unsigned int stop_rings;
1165 1166 1167

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1168 1169
};

1170 1171 1172 1173 1174 1175
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1176 1177
struct ddi_vbt_port_info {
	uint8_t hdmi_level_shift;
1178 1179 1180 1181

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1182 1183
};

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

1209 1210 1211 1212 1213
	/* MIPI DSI */
	struct {
		u16 panel_id;
	} dsi;

1214 1215 1216
	int crt_ddc_pin;

	int child_dev_num;
1217
	union child_device_config *child_dev;
1218 1219

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1220 1221
};

1222 1223 1224 1225 1226
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1227 1228 1229 1230 1231 1232 1233 1234
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1235 1236 1237 1238 1239 1240 1241 1242 1243
struct hsw_wm_values {
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
/*
 * This struct tracks the state needed for the Package C8+ feature.
 *
 * Package states C8 and deeper are really deep PC states that can only be
 * reached when all the devices on the system allow it, so even if the graphics
 * device allows PC8+, it doesn't mean the system will actually get to these
 * states.
 *
 * Our driver only allows PC8+ when all the outputs are disabled, the power well
 * is disabled and the GPU is idle. When these conditions are met, we manually
 * do the other conditions: disable the interrupts, clocks and switch LCPLL
 * refclk to Fclk.
 *
 * When we really reach PC8 or deeper states (not just when we allow it) we lose
 * the state of some registers, so when we come back from PC8+ we need to
 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
 * need to take care of the registers kept by RC6.
 *
 * The interrupt disabling is part of the requirements. We can only leave the
 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
 * can lock the machine.
 *
 * Ideally every piece of our code that needs PC8+ disabled would call
 * hsw_disable_package_c8, which would increment disable_count and prevent the
 * system from reaching PC8+. But we don't have a symmetric way to do this for
 * everything, so we have the requirements_met and gpu_idle variables. When we
 * switch requirements_met or gpu_idle to true we decrease disable_count, and
 * increase it in the opposite case. The requirements_met variable is true when
 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
 * variable is true when the GPU is idle.
 *
 * In addition to everything, we only actually enable PC8+ if disable_count
 * stays at zero for at least some seconds. This is implemented with the
 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
 * consecutive times when all screens are disabled and some background app
 * queries the state of our connectors, or we have some application constantly
 * waking up to use the GPU. Only after the enable_work function actually
 * enables PC8+ the "enable" variable will become true, which means that it can
 * be false even if disable_count is 0.
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
 * case it happens, but if it actually happens we'll also update the variables
 * inside struct regsave so when we restore the IRQs they will contain the
 * latest expected values.
 *
 * For more, read "Display Sequences for Package C8" on our documentation.
 */
struct i915_package_c8 {
	bool requirements_met;
	bool gpu_idle;
	bool irqs_disabled;
	/* Only true after the delayed work task actually enables it. */
	bool enabled;
	int disable_count;
	struct mutex lock;
	struct delayed_work enable_work;

	struct {
		uint32_t deimr;
		uint32_t sdeimr;
		uint32_t gtimr;
		uint32_t gtier;
		uint32_t gen6_pmimr;
	} regsave;
};

1313 1314 1315 1316 1317
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1318
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1319 1320 1321 1322 1323
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1324
	INTEL_PIPE_CRC_SOURCE_AUTO,
1325 1326 1327
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1328
struct intel_pipe_crc_entry {
1329
	uint32_t frame;
1330 1331 1332
	uint32_t crc[5];
};

1333
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1334
struct intel_pipe_crc {
1335 1336
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1337
	struct intel_pipe_crc_entry *entries;
1338
	enum intel_pipe_crc_source source;
1339
	int head, tail;
1340
	wait_queue_head_t wq;
1341 1342
};

1343 1344
typedef struct drm_i915_private {
	struct drm_device *dev;
1345
	struct kmem_cache *slab;
1346 1347 1348 1349 1350 1351 1352

	const struct intel_device_info *info;

	int relative_constants_mode;

	void __iomem *regs;

1353
	struct intel_uncore uncore;
1354 1355 1356

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1357

1358 1359 1360 1361 1362 1363 1364 1365 1366
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1367 1368
	wait_queue_head_t gmbus_wait_queue;

1369 1370
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
1371
	uint32_t last_seqno, next_seqno;
1372 1373 1374 1375 1376 1377 1378 1379 1380

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	atomic_t irq_received;

	/* protects the irq masks */
	spinlock_t irq_lock;

1381 1382 1383
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1384
	/* DPIO indirect register protection */
1385
	struct mutex dpio_lock;
1386 1387

	/** Cached value of IMR to avoid reads in updating the bitfield */
1388 1389 1390 1391
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1392
	u32 gt_irq_mask;
1393
	u32 pm_irq_mask;
1394 1395

	struct work_struct hotplug_work;
1396
	bool enable_hotplug_processing;
1397 1398 1399 1400 1401 1402 1403 1404 1405
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1406
	u32 hpd_event_bits;
1407
	struct timer_list hotplug_reenable_timer;
1408

1409
	int num_plane;
1410

1411
	struct i915_fbc fbc;
1412
	struct intel_opregion opregion;
1413
	struct intel_vbt_data vbt;
1414 1415 1416

	/* overlay */
	struct intel_overlay *overlay;
1417
	unsigned int sprite_scaling_enabled;
1418

1419 1420
	/* backlight registers and fields in struct intel_panel */
	spinlock_t backlight_lock;
1421

1422 1423 1424 1425 1426 1427 1428 1429 1430
	/* LVDS info */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;

1431 1432 1433 1434 1435 1436 1437
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1438 1439 1440 1441 1442 1443 1444
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1445
	unsigned short pch_id;
1446 1447 1448

	unsigned long quirks;

1449 1450
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1451

1452
	struct list_head vm_list; /* Global list of all address spaces */
1453
	struct i915_gtt gtt; /* VMA representing the global address space */
B
Ben Widawsky 已提交
1454

1455
	struct i915_gem_mm mm;
1456 1457 1458

	/* Kernel Modesetting */

1459
	struct sdvo_device_mapping sdvo_mappings[2];
1460

J
Jesse Barnes 已提交
1461 1462
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
1463 1464
	wait_queue_head_t pending_flip_queue;

1465 1466 1467 1468
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

D
Daniel Vetter 已提交
1469 1470
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1471
	struct intel_ddi_plls ddi_plls;
1472
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1473

1474 1475 1476
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1477 1478
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1479
	u16 orig_clock;
1480

1481
	bool mchbar_need_disable;
1482

1483 1484
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1485 1486 1487
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1488
	/* gen6+ rps state */
1489
	struct intel_gen6_power_mgmt rps;
1490

1491 1492
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1493
	struct intel_ilk_power_mgmt ips;
1494

1495
	struct i915_power_domains power_domains;
1496

R
Rodrigo Vivi 已提交
1497
	struct i915_psr psr;
1498

1499
	struct i915_gpu_error gpu_error;
1500

1501 1502
	struct drm_i915_gem_object *vlv_pctx;

1503
#ifdef CONFIG_DRM_I915_FBDEV
1504 1505
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1506
#endif
1507

1508 1509 1510 1511 1512 1513
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1514
	struct drm_property *broadcast_rgb_property;
1515
	struct drm_property *force_audio_property;
1516

1517
	uint32_t hw_context_size;
1518
	struct list_head context_list;
1519

1520
	u32 fdi_rx_config;
1521

1522
	struct i915_suspend_saved_registers regfile;
1523

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1536 1537 1538

		/* current hardware state */
		struct hsw_wm_values hw;
1539 1540
	} wm;

1541 1542
	struct i915_package_c8 pc8;

1543 1544 1545
	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1546 1547
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
L
Linus Torvalds 已提交
1548 1549
} drm_i915_private_t;

1550 1551 1552 1553 1554
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1555 1556 1557 1558 1559
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1560 1561 1562 1563 1564 1565 1566
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1567
#define I915_GTT_OFFSET_NONE ((u32)-1)
1568

1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

1587
struct drm_i915_gem_object {
1588
	struct drm_gem_object base;
1589

1590 1591
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1592 1593 1594
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1595 1596
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1597
	struct list_head global_list;
1598

1599
	struct list_head ring_list;
1600 1601
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1602 1603

	/**
1604 1605 1606
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1607
	 */
1608
	unsigned int active:1;
1609 1610 1611 1612 1613

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1614
	unsigned int dirty:1;
1615 1616 1617 1618 1619 1620

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1621
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1622 1623 1624 1625

	/**
	 * Advice: are the backing pages purgeable?
	 */
1626
	unsigned int madv:2;
1627 1628 1629 1630

	/**
	 * Current tiling mode for the object.
	 */
1631
	unsigned int tiling_mode:2;
1632 1633 1634 1635 1636 1637 1638 1639
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1640

1641 1642 1643 1644
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1645
	unsigned int map_and_fenceable:1;
1646

1647 1648 1649 1650 1651
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1652 1653
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1654
	unsigned int pin_display:1;
1655

1656 1657 1658 1659 1660 1661
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1662
	unsigned int cache_level:3;
1663

1664
	unsigned int has_aliasing_ppgtt_mapping:1;
1665
	unsigned int has_global_gtt_mapping:1;
1666
	unsigned int has_dma_mapping:1;
1667

1668
	struct sg_table *pages;
1669
	int pages_pin_count;
1670

1671
	/* prime dma-buf support */
1672 1673 1674
	void *dma_buf_vmapping;
	int vmapping_count;

1675 1676
	struct intel_ring_buffer *ring;

1677
	/** Breadcrumb of last rendering to the buffer. */
1678 1679
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1680 1681
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1682

1683
	/** Current tiling stride for the object, if it's tiled. */
1684
	uint32_t stride;
1685

1686 1687 1688
	/** References from framebuffers, locks out tiling changes. */
	unsigned long framebuffer_references;

1689
	/** Record of address bit 17 of each page at last unbind. */
1690
	unsigned long *bit_17;
1691

J
Jesse Barnes 已提交
1692
	/** User space pin count and filp owning the pin */
1693
	unsigned long user_pin_count;
J
Jesse Barnes 已提交
1694
	struct drm_file *pin_filp;
1695 1696 1697

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1698
};
1699
#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1700

1701
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1702

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1714 1715 1716
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1717 1718 1719
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1720 1721 1722 1723
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
1724 1725
	u32 tail;

1726 1727 1728
	/** Context related to this request */
	struct i915_hw_context *ctx;

1729 1730 1731
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

1732 1733 1734
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1735
	/** global list entry for this request */
1736
	struct list_head list;
1737

1738
	struct drm_i915_file_private *file_priv;
1739 1740
	/** file_priv list entry for this request */
	struct list_head client_list;
1741 1742 1743
};

struct drm_i915_file_private {
1744 1745
	struct drm_i915_private *dev_priv;

1746
	struct {
1747
		spinlock_t lock;
1748
		struct list_head request_list;
1749
		struct delayed_work idle_work;
1750
	} mm;
1751
	struct idr context_idr;
1752 1753

	struct i915_ctx_hang_stats hang_stats;
1754
	atomic_t rps_wait_boost;
1755 1756
};

1757
#define INTEL_INFO(dev)	(to_i915(dev)->info)
1758

1759 1760
#define IS_I830(dev)		((dev)->pdev->device == 0x3577)
#define IS_845G(dev)		((dev)->pdev->device == 0x2562)
1761
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
1762
#define IS_I865G(dev)		((dev)->pdev->device == 0x2572)
1763
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
1764 1765
#define IS_I915GM(dev)		((dev)->pdev->device == 0x2592)
#define IS_I945G(dev)		((dev)->pdev->device == 0x2772)
1766 1767 1768
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
1769
#define IS_GM45(dev)		((dev)->pdev->device == 0x2A42)
1770
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
1771 1772
#define IS_PINEVIEW_G(dev)	((dev)->pdev->device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pdev->device == 0xa011)
1773 1774
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
1775
#define IS_IRONLAKE_M(dev)	((dev)->pdev->device == 0x0046)
1776
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1777 1778 1779 1780 1781 1782
#define IS_IVB_GT1(dev)		((dev)->pdev->device == 0x0156 || \
				 (dev)->pdev->device == 0x0152 || \
				 (dev)->pdev->device == 0x015a)
#define IS_SNB_GT1(dev)		((dev)->pdev->device == 0x0102 || \
				 (dev)->pdev->device == 0x0106 || \
				 (dev)->pdev->device == 0x010A)
1783
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1784
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1785
#define IS_BROADWELL(dev)	(INTEL_INFO(dev)->gen == 8)
1786
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1787
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
1788
				 ((dev)->pdev->device & 0xFF00) == 0x0C00)
B
Ben Widawsky 已提交
1789 1790 1791 1792 1793
#define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \
				 (((dev)->pdev->device & 0xf) == 0x2  || \
				 ((dev)->pdev->device & 0xf) == 0x6 || \
				 ((dev)->pdev->device & 0xf) == 0xe))
#define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \
1794
				 ((dev)->pdev->device & 0xFF00) == 0x0A00)
B
Ben Widawsky 已提交
1795
#define IS_ULT(dev)		(IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
1796
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
1797
				 ((dev)->pdev->device & 0x00F0) == 0x0020)
1798
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1799

1800 1801 1802 1803 1804 1805
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1806 1807 1808 1809 1810
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1811
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
B
Ben Widawsky 已提交
1812
#define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8)
1813

1814 1815 1816 1817 1818 1819 1820
#define RENDER_RING		(1<<RCS)
#define BSD_RING		(1<<VCS)
#define BLT_RING		(1<<BCS)
#define VEBOX_RING		(1<<VECS)
#define HAS_BSD(dev)            (INTEL_INFO(dev)->ring_mask & BSD_RING)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->ring_mask & BLT_RING)
#define HAS_VEBOX(dev)            (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1821
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1822
#define HAS_WT(dev)            (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1823 1824
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1825
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1826
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1827

1828
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1829 1830
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1831 1832 1833
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))

1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1849
#define HAS_IPS(dev)		(IS_ULT(dev) || IS_BROADWELL(dev))
1850

1851
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
1852
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
B
Ben Widawsky 已提交
1853
#define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev))
1854
#define HAS_PC8(dev)		(IS_HASWELL(dev)) /* XXX HSW:ULX */
P
Paulo Zanoni 已提交
1855

1856 1857 1858 1859 1860 1861 1862
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1863
#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1864
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1865 1866
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
1867
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1868
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1869

1870 1871 1872
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
1873

1874 1875
#define GT_FREQUENCY_MULTIPLIER 50

1876 1877
#include "i915_trace.h"

R
Rob Clark 已提交
1878
extern const struct drm_ioctl_desc i915_ioctls[];
1879
extern int i915_max_ioctl;
1880 1881 1882
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1883
extern int i915_semaphores __read_mostly;
1884
extern unsigned int i915_lvds_downclock __read_mostly;
1885
extern int i915_lvds_channel_mode __read_mostly;
1886
extern int i915_panel_use_ssc __read_mostly;
1887
extern int i915_vbt_sdvo_panel_type __read_mostly;
1888
extern int i915_enable_rc6 __read_mostly;
1889
extern int i915_enable_fbc __read_mostly;
1890
extern bool i915_enable_hangcheck __read_mostly;
1891
extern int i915_enable_ppgtt __read_mostly;
1892
extern int i915_enable_psr __read_mostly;
1893
extern unsigned int i915_preliminary_hw_support __read_mostly;
1894
extern int i915_disable_power_well __read_mostly;
1895
extern int i915_enable_ips __read_mostly;
1896
extern bool i915_fastboot __read_mostly;
1897
extern int i915_enable_pc8 __read_mostly;
1898
extern int i915_pc8_timeout __read_mostly;
1899
extern bool i915_prefault_disable __read_mostly;
1900

1901 1902
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1903 1904 1905
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1906
				/* i915_dma.c */
1907
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1908
extern void i915_kernel_lost_context(struct drm_device * dev);
1909
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1910
extern int i915_driver_unload(struct drm_device *);
1911
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1912
extern void i915_driver_lastclose(struct drm_device * dev);
1913 1914
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1915 1916
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1917
extern int i915_driver_device_is_agp(struct drm_device * dev);
1918
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1919 1920
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1921
#endif
1922
extern int i915_emit_box(struct drm_device *dev,
1923 1924
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1925
extern int intel_gpu_reset(struct drm_device *dev);
1926
extern int i915_reset(struct drm_device *dev);
1927 1928 1929 1930 1931
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1932
extern void intel_console_resume(struct work_struct *work);
1933

L
Linus Torvalds 已提交
1934
/* i915_irq.c */
1935
void i915_queue_hangcheck(struct drm_device *dev);
1936
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1937

1938
extern void intel_irq_init(struct drm_device *dev);
1939
extern void intel_pm_init(struct drm_device *dev);
1940
extern void intel_hpd_init(struct drm_device *dev);
1941 1942 1943 1944 1945 1946
extern void intel_pm_init(struct drm_device *dev);

extern void intel_uncore_sanitize(struct drm_device *dev);
extern void intel_uncore_early_sanitize(struct drm_device *dev);
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
1947
extern void intel_uncore_fini(struct drm_device *dev);
1948

1949
void
1950
i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
1951 1952

void
1953
i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
1954

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1966 1967
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1968 1969 1970 1971 1972 1973
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1974 1975
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1976 1977 1978 1979 1980 1981
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
1982 1983 1984 1985
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
1986 1987
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1988 1989
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1990 1991 1992 1993 1994 1995 1996 1997
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1998 1999
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2000 2001
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2002
void i915_gem_load(struct drm_device *dev);
2003 2004
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2005 2006
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2007 2008
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
2009
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
2010
void i915_gem_vma_destroy(struct i915_vma *vma);
2011

2012
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
2013
				     struct i915_address_space *vm,
2014
				     uint32_t alignment,
2015 2016
				     bool map_and_fenceable,
				     bool nonblocking);
B
Ben Widawsky 已提交
2017
void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2018 2019
int __must_check i915_vma_unbind(struct i915_vma *vma);
int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
2020
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2021
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2022
void i915_gem_lastclose(struct drm_device *dev);
2023

2024
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2025 2026
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
2027 2028 2029
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2030
		return sg_page_iter_page(&sg_iter);
2031 2032

	return NULL;
2033
}
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

2045
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2046 2047
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
B
Ben Widawsky 已提交
2048 2049
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring);
2050 2051 2052 2053 2054
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
2055 2056 2057 2058 2059 2060 2061 2062 2063
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

2064 2065
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2066
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2067
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2068

2069
static inline bool
2070 2071 2072 2073 2074
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
2075 2076 2077
		return true;
	} else
		return false;
2078 2079 2080 2081 2082 2083 2084
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2085
		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
2086 2087 2088 2089
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

2090
bool i915_gem_retire_requests(struct drm_device *dev);
2091
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
2092
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2093
				      bool interruptible);
2094 2095 2096
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
M
Mika Kuoppala 已提交
2097
			& (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2098 2099 2100 2101
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
M
Mika Kuoppala 已提交
2102 2103 2104 2105 2106 2107
	return atomic_read(&error->reset_counter) & I915_WEDGED;
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
	return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2108
}
2109

2110
void i915_gem_reset(struct drm_device *dev);
2111
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2112
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2113
int __must_check i915_gem_init(struct drm_device *dev);
2114
int __must_check i915_gem_init_hw(struct drm_device *dev);
2115
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
2116
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
2117
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2118
int __must_check i915_gpu_idle(struct drm_device *dev);
2119
int __must_check i915_gem_suspend(struct drm_device *dev);
2120 2121
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2122
		       struct drm_i915_gem_object *batch_obj,
2123 2124
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
2125
	__i915_add_request(ring, NULL, NULL, seqno)
2126 2127
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
2128
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2129 2130 2131 2132
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
2133 2134
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
2135 2136
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2137
				     struct intel_ring_buffer *pipelined);
2138
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2139
int i915_gem_attach_phys_object(struct drm_device *dev,
2140
				struct drm_i915_gem_object *obj,
2141 2142
				int id,
				int align);
2143
void i915_gem_detach_phys_object(struct drm_device *dev,
2144
				 struct drm_i915_gem_object *obj);
2145
void i915_gem_free_all_phys_object(struct drm_device *dev);
2146
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2147
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2148

2149 2150
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2151
uint32_t
2152 2153
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
2154

2155 2156 2157
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2158 2159 2160 2161 2162 2163
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2164 2165
void i915_gem_restore_fences(struct drm_device *dev);

2166 2167 2168 2169 2170 2171 2172 2173 2174
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm);
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm);
2175 2176 2177
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm);
2178 2179

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
B
Ben Widawsky 已提交
2180 2181 2182 2183 2184 2185 2186
static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			return true;
	return false;
}
2187

2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213
/* Some GGTT VM helpers */
#define obj_to_ggtt(obj) \
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_size(obj, obj_to_ggtt(obj));
}
B
Ben Widawsky 已提交
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
		      bool map_and_fenceable,
		      bool nonblocking)
{
	return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
				   map_and_fenceable, nonblocking);
}
2224

2225
/* i915_gem_context.c */
2226
int __must_check i915_gem_context_init(struct drm_device *dev);
2227
void i915_gem_context_fini(struct drm_device *dev);
2228
void i915_gem_context_reset(struct drm_device *dev);
2229
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2230
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2231 2232
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
void i915_gem_context_free(struct kref *ctx_ref);
static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
{
	kref_get(&ctx->ref);
}

static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
{
	kref_put(&ctx->ref, i915_gem_context_free);
}

2244
struct i915_ctx_hang_stats * __must_check
2245
i915_gem_context_get_hang_stats(struct drm_device *dev,
2246 2247
				struct drm_file *file,
				u32 id);
2248 2249 2250 2251
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2252

2253
/* i915_gem_gtt.c */
2254
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2255 2256
void i915_check_and_clear_faults(struct drm_device *dev);
void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2257
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2258 2259
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2260 2261 2262
void i915_gem_init_global_gtt(struct drm_device *dev);
void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
			       unsigned long mappable_end, unsigned long end);
2263
int i915_gem_gtt_init(struct drm_device *dev);
2264
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2265 2266 2267 2268 2269
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}

2270

2271
/* i915_gem_evict.c */
2272 2273 2274
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
2275 2276
					  unsigned alignment,
					  unsigned cache_level,
2277 2278
					  bool mappable,
					  bool nonblock);
2279
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
C
Chris Wilson 已提交
2280
int i915_gem_evict_everything(struct drm_device *dev);
2281

2282 2283
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
2284 2285
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2286
void i915_gem_cleanup_stolen(struct drm_device *dev);
2287 2288
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2289 2290 2291 2292 2293
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2294
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2295

2296
/* i915_gem_tiling.c */
2297
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2298 2299 2300 2301 2302 2303 2304
{
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2305
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2306 2307
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2308 2309

/* i915_gem_debug.c */
2310 2311
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2312
#else
2313
#define i915_verify_lists(dev) 0
2314
#endif
L
Linus Torvalds 已提交
2315

2316
/* i915_debugfs.c */
2317 2318
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2319
#ifdef CONFIG_DEBUG_FS
2320 2321
void intel_display_crc_init(struct drm_device *dev);
#else
2322
static inline void intel_display_crc_init(struct drm_device *dev) {}
2323
#endif
2324 2325

/* i915_gpu_error.c */
2326 2327
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2328 2329
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2330 2331 2332 2333 2334 2335 2336
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2337 2338 2339 2340 2341 2342 2343 2344
void i915_capture_error_state(struct drm_device *dev);
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
const char *i915_cache_level_str(int type);
2345

2346 2347 2348
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2349

2350 2351 2352
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2353

B
Ben Widawsky 已提交
2354 2355 2356 2357
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2358 2359 2360
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2361
static inline bool intel_gmbus_is_port_valid(unsigned port)
2362
{
2363
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2364 2365 2366 2367
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2368 2369
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2370
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2371 2372 2373
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2374 2375
extern void intel_i2c_reset(struct drm_device *dev);

2376
/* intel_opregion.c */
2377
struct intel_encoder;
2378 2379 2380 2381
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2382
extern void intel_opregion_asle_intr(struct drm_device *dev);
2383 2384
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
2385 2386
extern int intel_opregion_notify_adapter(struct drm_device *dev,
					 pci_power_t state);
2387
#else
2388 2389
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2390
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2391 2392 2393 2394 2395
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
2396 2397 2398 2399 2400
static inline int
intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
{
	return 0;
}
2401
#endif
2402

J
Jesse Barnes 已提交
2403 2404 2405 2406 2407 2408 2409 2410 2411
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2412
/* modesetting */
2413
extern void intel_modeset_init_hw(struct drm_device *dev);
2414
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2415
extern void intel_modeset_init(struct drm_device *dev);
2416
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2417
extern void intel_modeset_cleanup(struct drm_device *dev);
2418
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2419 2420
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2421
extern void i915_redisable_vga(struct drm_device *dev);
2422
extern bool intel_fbc_enabled(struct drm_device *dev);
2423
extern void intel_disable_fbc(struct drm_device *dev);
2424
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2425
extern void intel_init_pch_refclk(struct drm_device *dev);
2426
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2427 2428 2429
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2430 2431
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2432
extern int intel_enable_rc6(const struct drm_device *dev);
2433

2434
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2435 2436
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2437 2438
int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2439

2440 2441
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2442 2443
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2444 2445

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2446
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2447 2448
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2449

B
Ben Widawsky 已提交
2450 2451 2452 2453
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2454 2455
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
B
Ben Widawsky 已提交
2456

B
Ben Widawsky 已提交
2457 2458
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2459 2460

/* intel_sideband.c */
2461 2462 2463
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2464 2465 2466 2467 2468 2469
u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2470 2471
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2472 2473
u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2474 2475
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2476 2477 2478 2479
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2480

2481 2482
int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
B
Ben Widawsky 已提交
2483

2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);

#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
	(((reg) >= 0x2000 && (reg) < 0x4000) ||\
	((reg) >= 0x5000 && (reg) < 0x8000) ||\
	((reg) >= 0xB000 && (reg) < 0x12000) ||\
	((reg) >= 0x2E000 && (reg) < 0x30000))

#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
	(((reg) >= 0x12000 && (reg) < 0x14000) ||\
	((reg) >= 0x22000 && (reg) < 0x24000) ||\
	((reg) >= 0x30000 && (reg) < 0x40000))

2498 2499 2500 2501 2502
#define FORCEWAKE_RENDER	(1 << 0)
#define FORCEWAKE_MEDIA		(1 << 1)
#define FORCEWAKE_ALL		(FORCEWAKE_RENDER | FORCEWAKE_MEDIA)


2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

#define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2518 2519 2520 2521

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2522 2523 2524 2525
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2526

2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2537 2538 2539 2540 2541
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

L
Linus Torvalds 已提交
2557
#endif