i915_drv.h 62.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <drm/intel-gtt.h>
42
#include <linux/backlight.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/pm_qos.h>
46

L
Linus Torvalds 已提交
47 48 49 50 51 52 53
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
54
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
55

56 57 58
enum pipe {
	PIPE_A = 0,
	PIPE_B,
59 60
	PIPE_C,
	I915_MAX_PIPES
61
};
62
#define pipe_name(p) ((p) + 'A')
63

P
Paulo Zanoni 已提交
64 65 66 67 68 69 70 71
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
	TRANSCODER_EDP = 0xF,
};
#define transcoder_name(t) ((t) + 'A')

72 73 74
enum plane {
	PLANE_A = 0,
	PLANE_B,
75
	PLANE_C,
76
};
77
#define plane_name(p) ((p) + 'A')
78

79 80
#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')

81 82 83 84 85 86 87 88 89 90
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
	POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)

109 110 111 112 113 114 115 116 117 118 119 120 121
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

122 123 124 125 126 127
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
128

129
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
130

131 132 133 134
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

D
Daniel Vetter 已提交
135
struct intel_shared_dpll {
136 137 138 139 140 141 142
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
	int pll_reg;
	int fp0_reg;
	int fp1_reg;
};
143 144 145 146 147 148 149

enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
	DPLL_ID_PCH_PLL_A,
	DPLL_ID_PCH_PLL_B,
};
150 151
#define I915_NUM_PLLS 2

152 153 154 155 156 157 158 159 160 161 162 163 164
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

165 166 167 168 169 170
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
171 172 173
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
174 175
 * 1.2: Add Power Management
 * 1.3: Add vblank support
176
 * 1.4: Fix cmdbuffer path, add heap destroy
177
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
178 179
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
180 181
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
182
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
183 184
#define DRIVER_PATCHLEVEL	0

185
#define WATCH_COHERENCY	0
186
#define WATCH_LISTS	0
187
#define WATCH_GTT	0
188

189 190 191 192 193 194 195 196 197
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
198
	struct drm_i915_gem_object *cur_obj;
199 200
};

201 202 203 204
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;
205
struct drm_i915_private;
206

207
struct intel_opregion {
208 209 210 211 212
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
213
	u32 __iomem *lid_state;
214
};
215
#define OPREGION_SIZE            (8*1024)
216

217 218 219
struct intel_overlay;
struct intel_overlay_error_state;

220 221 222 223
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
224
#define I915_FENCE_REG_NONE -1
225 226 227
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
228 229

struct drm_i915_fence_reg {
230
	struct list_head lru_list;
231
	struct drm_i915_gem_object *obj;
232
	int pin_count;
233
};
234

235
struct sdvo_device_mapping {
C
Chris Wilson 已提交
236
	u8 initialized;
237 238 239
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
240
	u8 i2c_pin;
241
	u8 ddc_pin;
242 243
};

244 245
struct intel_display_error_state;

246
struct drm_i915_error_state {
247
	struct kref ref;
248 249
	u32 eir;
	u32 pgtbl_er;
250
	u32 ier;
B
Ben Widawsky 已提交
251
	u32 ccid;
252 253
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
254
	bool waiting[I915_NUM_RINGS];
255
	u32 pipestat[I915_MAX_PIPES];
256 257
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
258
	u32 ctl[I915_NUM_RINGS];
259 260 261 262
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
263
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
264
	u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
265
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
266 267 268
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
269
	u32 error; /* gen6+ */
270
	u32 err_int; /* gen7 */
271 272
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
273
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
274
	u32 seqno[I915_NUM_RINGS];
275
	u64 bbaddr;
276 277
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
278
	u32 faddr[I915_NUM_RINGS];
279
	u64 fence[I915_MAX_NUM_FENCES];
280
	struct timeval time;
281 282 283 284 285
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
286
		} *ringbuffer, *batchbuffer, *ctx;
287 288 289
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
290
			u32 tail;
291 292 293
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
294
	struct drm_i915_error_buffer {
295
		u32 size;
296
		u32 name;
297
		u32 rseqno, wseqno;
298 299 300
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
301
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
302 303 304 305
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
306
		s32 ring:4;
307
		u32 cache_level:2;
308 309
	} *active_bo, *pinned_bo;
	u32 active_bo_count, pinned_bo_count;
310
	struct intel_overlay_error_state *overlay;
311
	struct intel_display_error_state *display;
312 313
};

314
struct intel_crtc_config;
315
struct intel_crtc;
316 317
struct intel_limit;
struct dpll;
318

319
struct drm_i915_display_funcs {
320
	bool (*fbc_enabled)(struct drm_device *dev);
321 322 323 324
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
			  struct drm_crtc *crtc,
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
343
	void (*update_wm)(struct drm_device *dev);
344
	void (*update_sprite_wm)(struct drm_device *dev, int pipe,
345 346
				 uint32_t sprite_width, int pixel_size,
				 bool enable);
347
	void (*modeset_global_resources)(struct drm_device *dev);
348 349 350 351
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
352 353 354
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
355 356
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
357
	void (*off)(struct drm_crtc *crtc);
358 359
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
360
	void (*fdi_link_train)(struct drm_crtc *crtc);
361
	void (*init_clock_gating)(struct drm_device *dev);
362 363 364
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj);
365 366
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
367
	void (*hpd_irq_setup)(struct drm_device *dev);
368 369 370 371 372 373 374
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

375 376 377 378 379
struct drm_i915_gt_funcs {
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
};

380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
	func(has_force_wake) sep \
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
	func(has_bsd_ring) sep \
	func(has_blt_ring) sep \
X
Xiang, Haihao 已提交
404
	func(has_vebox_ring) sep \
405
	func(has_llc) sep \
406 407
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
408

409 410 411
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;

412
struct intel_device_info {
413
	u32 display_mmio_offset;
414
	u8 num_pipes:3;
415
	u8 gen;
416
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
417 418
};

419 420 421
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

422 423 424 425 426 427
enum i915_cache_level {
	I915_CACHE_NONE = 0,
	I915_CACHE_LLC,
	I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
};

428 429
typedef uint32_t gen6_gtt_pte_t;

B
Ben Widawsky 已提交
430 431 432 433 434 435 436 437 438 439
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
struct i915_gtt {
	unsigned long start;		/* Start offset of used GTT */
	size_t total;			/* Total size GTT can map */
440
	size_t stolen_size;		/* Total size of stolen memory */
B
Ben Widawsky 已提交
441 442 443 444 445 446 447

	unsigned long mappable_end;	/* End offset that we can CPU map */
	struct io_mapping *mappable;	/* Mapping to our CPU mappable region */
	phys_addr_t mappable_base;	/* PA of our GMADR */

	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
448 449

	bool do_idle_maps;
450 451
	dma_addr_t scratch_page_dma;
	struct page *scratch_page;
452 453

	/* global gtt ops */
454
	int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
455 456
			  size_t *stolen, phys_addr_t *mappable_base,
			  unsigned long *mappable_end);
457
	void (*gtt_remove)(struct drm_device *dev);
458 459 460 461 462 463 464
	void (*gtt_clear_range)(struct drm_device *dev,
				unsigned int first_entry,
				unsigned int num_entries);
	void (*gtt_insert_entries)(struct drm_device *dev,
				   struct sg_table *st,
				   unsigned int pg_start,
				   enum i915_cache_level cache_level);
465 466 467
	gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
				     dma_addr_t addr,
				     enum i915_cache_level level);
B
Ben Widawsky 已提交
468
};
469
#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
B
Ben Widawsky 已提交
470

471 472 473
#define I915_PPGTT_PD_ENTRIES 512
#define I915_PPGTT_PT_ENTRIES 1024
struct i915_hw_ppgtt {
B
Ben Widawsky 已提交
474
	struct drm_device *dev;
475 476 477 478 479
	unsigned num_pd_entries;
	struct page **pt_pages;
	uint32_t pd_offset;
	dma_addr_t *pt_dma_addr;
	dma_addr_t scratch_page_dma_addr;
D
Daniel Vetter 已提交
480 481 482 483 484 485 486 487 488

	/* pte functions, mirroring the interface of the global gtt. */
	void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
			    unsigned int first_entry,
			    unsigned int num_entries);
	void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
			       struct sg_table *st,
			       unsigned int pg_start,
			       enum i915_cache_level cache_level);
489 490 491
	gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
				     dma_addr_t addr,
				     enum i915_cache_level level);
492
	int (*enable)(struct drm_device *dev);
493
	void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
494 495
};

496 497 498 499

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
500
	struct kref ref;
501
	int id;
502
	bool is_initialized;
503 504 505 506 507
	struct drm_i915_file_private *file_priv;
	struct intel_ring_buffer *ring;
	struct drm_i915_gem_object *obj;
};

508
enum no_fbc_reason {
C
Chris Wilson 已提交
509
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
510 511 512 513 514
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
515
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
516
	FBC_MODULE_PARAM,
517 518
};

519
enum intel_pch {
520
	PCH_NONE = 0,	/* No PCH present */
521 522
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
523
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
524
	PCH_NOP,
525 526
};

527 528 529 530 531
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

532
#define QUIRK_PIPEA_FORCE (1<<0)
533
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
534
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
535

536
struct intel_fbdev;
537
struct intel_fbc_work;
538

539 540
struct intel_gmbus {
	struct i2c_adapter adapter;
541
	u32 force_bit;
542
	u32 reg0;
543
	u32 gpio_reg;
544
	struct i2c_algo_bit_data bit_algo;
545 546 547
	struct drm_i915_private *dev_priv;
};

548
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
549 550 551
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
552
	u32 saveDSPARB;
J
Jesse Barnes 已提交
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
568
	u32 saveTRANSACONF;
569 570 571 572 573 574
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
575
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
576 577 578
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
579
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
580 581 582
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
583
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
584 585
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
586 587
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
588 589 590 591 592 593 594 595 596 597 598
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
599
	u32 saveTRANSBCONF;
600 601 602 603 604 605
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
606
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
607 608 609
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
610
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
611 612
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
613 614 615
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
616 617 618
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
619 620
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
621 622 623 624 625 626
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
627
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
628 629 630
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
631
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
632 633 634 635
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
636 637 638
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
639 640 641 642 643 644
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
645 646
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
647 648 649 650 651
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
652
	u8 saveGR[25];
J
Jesse Barnes 已提交
653
	u8 saveAR_INDEX;
654
	u8 saveAR[21];
J
Jesse Barnes 已提交
655
	u8 saveDACMASK;
656
	u8 saveCR[37];
657
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
658 659 660 661 662 663 664
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
665 666 667 668 669 670 671 672 673 674 675
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
676 677 678 679 680 681 682 683 684 685
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
686 687 688 689 690 691 692 693 694 695
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
696
	u32 saveMCHBAR_RENDER_STANDBY;
697
	u32 savePCH_PORT_HOTPLUG;
698
};
699 700 701

struct intel_gen6_power_mgmt {
	struct work_struct work;
702
	struct delayed_work vlv_work;
703 704 705 706 707 708 709 710 711 712
	u32 pm_iir;
	/* lock - irqsave spinlock that protectects the work_struct and
	 * pm_iir. */
	spinlock_t lock;

	/* The below variables an all the rps hw state are protected by
	 * dev->struct mutext. */
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
713
	u8 rpe_delay;
714
	u8 hw_max;
715 716

	struct delayed_work delayed_resume_work;
717 718 719 720 721 722

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
723 724
};

D
Daniel Vetter 已提交
725 726 727
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
745 746 747

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
748 749
};

750 751 752 753 754 755 756 757 758
/* Power well structure for haswell */
struct i915_power_well {
	struct drm_device *device;
	spinlock_t lock;
	/* power well enable/disable usage count */
	int count;
	int i915_request;
};

759 760 761 762 763 764 765 766 767 768 769 770 771
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

772 773 774 775 776
struct intel_l3_parity {
	u32 *remap_info;
	struct work_struct error_work;
};

777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** Memory allocator for GTT */
	struct drm_mm gtt_space;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	int gtt_mtrr;

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

	struct shrinker inactive_shrinker;
	bool shrinker_no_lock_stealing;

	/**
	 * List of objects currently involved in rendering.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * LRU list of objects which are not in the ringbuffer and
	 * are ready to unbind, but are still in the GTT.
	 *
	 * last_rendering_seqno is 0 while an object is in this list.
	 *
	 * A reference is not held on the buffer while on this list,
	 * as merely being GTT-bound shouldn't prevent its being
	 * freed, and we'll pull it off the list in the free path.
	 */
	struct list_head inactive_list;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int suspended;

	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
	size_t object_memory;
	u32 object_count;
};

867 868 869 870 871 872 873 874 875
struct drm_i915_error_state_buf {
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

876 877 878 879 880 881 882 883 884 885 886 887 888 889
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

	unsigned long last_reset;

890
	/**
891
	 * State variable and reset counter controlling the reset flow
892
	 *
893 894 895 896 897 898 899 900
	 * Upper bits are for the reset counter.  This counter is used by the
	 * wait_seqno code to race-free noticed that a reset event happened and
	 * that it needs to restart the entire ioctl (since most likely the
	 * seqno it waited for won't ever signal anytime soon).
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924
	 *
	 * Lowest bit controls the reset state machine: Set means a reset is in
	 * progress. This state will (presuming we don't have any bugs) decay
	 * into either unset (successful reset) or the special WEDGED value (hw
	 * terminally sour). All waiters on the reset_queue will be woken when
	 * that happens.
	 */
	atomic_t reset_counter;

	/**
	 * Special values/flags for reset_counter
	 *
	 * Note that the code relies on
	 * 	I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
	 * being true.
	 */
#define I915_RESET_IN_PROGRESS_FLAG	1
#define I915_WEDGED			0xffffffff

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
925

926 927 928 929
	/* For gpu hang simulation. */
	unsigned int stop_rings;
};

930 931 932 933 934 935
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

	int crt_ddc_pin;

	int child_dev_num;
	struct child_device_config *child_dev;
};

967 968
typedef struct drm_i915_private {
	struct drm_device *dev;
969
	struct kmem_cache *slab;
970 971 972 973 974 975 976 977 978 979 980 981 982 983

	const struct intel_device_info *info;

	int relative_constants_mode;

	void __iomem *regs;

	struct drm_i915_gt_funcs gt;
	/** gt_fifo_count and the subsequent register write are synchronized
	 * with dev->struct_mutex. */
	unsigned gt_fifo_count;
	/** forcewake_count is protected by gt_lock */
	unsigned forcewake_count;
	/** gt_lock is also taken in irq contexts. */
984
	spinlock_t gt_lock;
985 986 987

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

988

989 990 991 992 993 994 995 996 997
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

998 999
	wait_queue_head_t gmbus_wait_queue;

1000 1001
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
1002
	uint32_t last_seqno, next_seqno;
1003 1004 1005 1006 1007 1008 1009 1010 1011

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	atomic_t irq_received;

	/* protects the irq masks */
	spinlock_t irq_lock;

1012 1013 1014
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1015
	/* DPIO indirect register protection */
1016
	struct mutex dpio_lock;
1017 1018 1019 1020 1021 1022

	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask;
	u32 gt_irq_mask;

	struct work_struct hotplug_work;
1023
	bool enable_hotplug_processing;
1024 1025 1026 1027 1028 1029 1030 1031 1032
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1033
	u32 hpd_event_bits;
1034
	struct timer_list hotplug_reenable_timer;
1035

1036
	int num_plane;
1037 1038 1039 1040 1041 1042 1043 1044

	unsigned long cfb_size;
	unsigned int cfb_fb;
	enum plane cfb_plane;
	int cfb_y;
	struct intel_fbc_work *fbc_work;

	struct intel_opregion opregion;
1045
	struct intel_vbt_data vbt;
1046 1047 1048

	/* overlay */
	struct intel_overlay *overlay;
1049
	unsigned int sprite_scaling_enabled;
1050

1051 1052 1053 1054
	/* backlight */
	struct {
		int level;
		bool enabled;
1055
		spinlock_t lock; /* bl registers and the above bl fields */
1056 1057 1058
		struct backlight_device *device;
	} backlight;

1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
	/* LVDS info */
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;

	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1077
	unsigned short pch_id;
1078 1079 1080

	unsigned long quirks;

1081 1082
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1083

B
Ben Widawsky 已提交
1084 1085
	struct i915_gtt gtt;

1086
	struct i915_gem_mm mm;
1087 1088 1089

	/* Kernel Modesetting */

1090
	struct sdvo_device_mapping sdvo_mappings[2];
1091

J
Jesse Barnes 已提交
1092 1093
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
1094 1095
	wait_queue_head_t pending_flip_queue;

D
Daniel Vetter 已提交
1096 1097
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1098
	struct intel_ddi_plls ddi_plls;
1099

1100 1101 1102
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1103 1104
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1105
	u16 orig_clock;
1106

1107
	bool mchbar_need_disable;
1108

1109 1110
	struct intel_l3_parity l3_parity;

1111
	/* gen6+ rps state */
1112
	struct intel_gen6_power_mgmt rps;
1113

1114 1115
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1116
	struct intel_ilk_power_mgmt ips;
1117

1118 1119 1120
	/* Haswell power well */
	struct i915_power_well power_well;

1121
	enum no_fbc_reason no_fbc_reason;
1122

1123 1124
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
1125

1126
	struct i915_gpu_error gpu_error;
1127

1128 1129
	struct drm_i915_gem_object *vlv_pctx;

1130 1131
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1132

1133 1134 1135 1136 1137 1138
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1139
	struct drm_property *broadcast_rgb_property;
1140
	struct drm_property *force_audio_property;
1141

1142 1143
	bool hw_contexts_disabled;
	uint32_t hw_context_size;
1144

1145
	u32 fdi_rx_config;
1146

1147
	struct i915_suspend_saved_registers regfile;
1148 1149 1150 1151

	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
L
Linus Torvalds 已提交
1152 1153
} drm_i915_private_t;

1154 1155 1156 1157 1158
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1159 1160 1161 1162 1163 1164 1165
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1166 1167
#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)

1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

1186
struct drm_i915_gem_object {
1187
	struct drm_gem_object base;
1188

1189 1190
	const struct drm_i915_gem_object_ops *ops;

1191 1192
	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;
1193 1194
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1195
	struct list_head global_list;
1196

1197
	/** This object's place on the active/inactive lists */
1198 1199
	struct list_head ring_list;
	struct list_head mm_list;
1200 1201
	/** This object's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;
1202 1203

	/**
1204 1205 1206
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1207
	 */
1208
	unsigned int active:1;
1209 1210 1211 1212 1213

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1214
	unsigned int dirty:1;
1215 1216 1217 1218 1219 1220

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1221
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1222 1223 1224 1225

	/**
	 * Advice: are the backing pages purgeable?
	 */
1226
	unsigned int madv:2;
1227 1228 1229 1230

	/**
	 * Current tiling mode for the object.
	 */
1231
	unsigned int tiling_mode:2;
1232 1233 1234 1235 1236 1237 1238 1239
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
1250
	unsigned int pin_count:4;
1251
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1252

1253 1254 1255 1256
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1257
	unsigned int map_and_fenceable:1;
1258

1259 1260 1261 1262 1263
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1264 1265
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1266

1267 1268 1269 1270 1271 1272
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1273 1274
	unsigned int cache_level:2;

1275
	unsigned int has_aliasing_ppgtt_mapping:1;
1276
	unsigned int has_global_gtt_mapping:1;
1277
	unsigned int has_dma_mapping:1;
1278

1279
	struct sg_table *pages;
1280
	int pages_pin_count;
1281

1282
	/* prime dma-buf support */
1283 1284 1285
	void *dma_buf_vmapping;
	int vmapping_count;

1286 1287 1288 1289 1290
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
1291
	struct drm_i915_gem_exec_object2 *exec_entry;
1292

1293 1294 1295 1296 1297 1298
	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
1299

1300 1301
	struct intel_ring_buffer *ring;

1302
	/** Breadcrumb of last rendering to the buffer. */
1303 1304
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1305 1306
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1307

1308
	/** Current tiling stride for the object, if it's tiled. */
1309
	uint32_t stride;
1310

1311
	/** Record of address bit 17 of each page at last unbind. */
1312
	unsigned long *bit_17;
1313

J
Jesse Barnes 已提交
1314 1315 1316
	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
1317 1318 1319

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1320
};
1321
#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1322

1323
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1324

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1336 1337 1338
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1339 1340 1341
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1342 1343 1344
	/** Postion in the ringbuffer of the end of the request */
	u32 tail;

1345 1346 1347
	/** Context related to this request */
	struct i915_hw_context *ctx;

1348 1349 1350
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1351
	/** global list entry for this request */
1352
	struct list_head list;
1353

1354
	struct drm_i915_file_private *file_priv;
1355 1356
	/** file_priv list entry for this request */
	struct list_head client_list;
1357 1358 1359 1360
};

struct drm_i915_file_private {
	struct {
1361
		spinlock_t lock;
1362
		struct list_head request_list;
1363
	} mm;
1364
	struct idr context_idr;
1365 1366
};

1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1387
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1388 1389 1390
#define IS_IVB_GT1(dev)		((dev)->pci_device == 0x0156 || \
				 (dev)->pci_device == 0x0152 ||	\
				 (dev)->pci_device == 0x015a)
1391 1392 1393
#define IS_SNB_GT1(dev)		((dev)->pci_device == 0x0102 || \
				 (dev)->pci_device == 0x0106 ||	\
				 (dev)->pci_device == 0x010A)
1394
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1395
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1396
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1397 1398
#define IS_ULT(dev)		(IS_HASWELL(dev) && \
				 ((dev)->pci_device & 0xFF00) == 0x0A00)
1399

1400 1401 1402 1403 1404 1405
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1406 1407 1408 1409 1410
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1411
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
1412 1413 1414

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
X
Xiang, Haihao 已提交
1415
#define HAS_VEBOX(dev)          (INTEL_INFO(dev)->has_vebox_ring)
1416
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1417 1418
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1419
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1420
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1421

1422
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1423 1424
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1425 1426 1427
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
/* dsparb controlled by hw only */
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1446
#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1447

1448
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
P
Paulo Zanoni 已提交
1449
#define HAS_POWER_WELL(dev)	(IS_HASWELL(dev))
1450
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
P
Paulo Zanoni 已提交
1451

1452 1453 1454 1455 1456 1457 1458
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1459
#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1460
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1461 1462
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
1463
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1464
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1465

1466 1467
#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)

1468
#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1469

1470 1471
#define GT_FREQUENCY_MULTIPLIER 50

1472 1473
#include "i915_trace.h"

1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
/**
 * RC6 is a special power stage which allows the GPU to enter an very
 * low-voltage mode when idle, using down to 0V while at this stage.  This
 * stage is entered automatically when the GPU is idle when RC6 support is
 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
 *
 * There are different RC6 modes available in Intel GPU, which differentiate
 * among each other with the latency required to enter and leave RC6 and
 * voltage consumed by the GPU in different states.
 *
 * The combination of the following flags define which states GPU is allowed
 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
 * RC6pp is deepest RC6. Their support by hardware varies according to the
 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
 * which brings the most power savings; deeper states save more power, but
 * require higher latency to switch to and wake up.
 */
#define INTEL_RC6_ENABLE			(1<<0)
#define INTEL_RC6p_ENABLE			(1<<1)
#define INTEL_RC6pp_ENABLE			(1<<2)

1495
extern struct drm_ioctl_desc i915_ioctls[];
1496
extern int i915_max_ioctl;
1497 1498 1499
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1500
extern int i915_semaphores __read_mostly;
1501
extern unsigned int i915_lvds_downclock __read_mostly;
1502
extern int i915_lvds_channel_mode __read_mostly;
1503
extern int i915_panel_use_ssc __read_mostly;
1504
extern int i915_vbt_sdvo_panel_type __read_mostly;
1505
extern int i915_enable_rc6 __read_mostly;
1506
extern int i915_enable_fbc __read_mostly;
1507
extern bool i915_enable_hangcheck __read_mostly;
1508
extern int i915_enable_ppgtt __read_mostly;
1509
extern unsigned int i915_preliminary_hw_support __read_mostly;
1510
extern int i915_disable_power_well __read_mostly;
1511
extern int i915_enable_ips __read_mostly;
1512

1513 1514
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1515 1516 1517
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1518
				/* i915_dma.c */
1519
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1520
extern void i915_kernel_lost_context(struct drm_device * dev);
1521
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1522
extern int i915_driver_unload(struct drm_device *);
1523
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1524
extern void i915_driver_lastclose(struct drm_device * dev);
1525 1526
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1527 1528
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1529
extern int i915_driver_device_is_agp(struct drm_device * dev);
1530
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1531 1532
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1533
#endif
1534
extern int i915_emit_box(struct drm_device *dev,
1535 1536
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1537
extern int intel_gpu_reset(struct drm_device *dev);
1538
extern int i915_reset(struct drm_device *dev);
1539 1540 1541 1542 1543
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1544
extern void intel_console_resume(struct work_struct *work);
1545

L
Linus Torvalds 已提交
1546
/* i915_irq.c */
B
Ben Gamari 已提交
1547
void i915_hangcheck_elapsed(unsigned long data);
1548
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1549

1550
extern void intel_irq_init(struct drm_device *dev);
1551
extern void intel_hpd_init(struct drm_device *dev);
1552
extern void intel_gt_init(struct drm_device *dev);
1553
extern void intel_gt_reset(struct drm_device *dev);
1554

1555 1556
void i915_error_state_free(struct kref *error_ref);

1557 1558 1559 1560 1561 1562
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1563 1564 1565 1566 1567 1568
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

1569

1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1581 1582
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1583 1584 1585 1586 1587 1588
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1589 1590
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1591 1592 1593 1594 1595 1596
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
1597 1598 1599 1600
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
1601 1602
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1603 1604
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1605 1606 1607 1608 1609 1610 1611 1612
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1613 1614
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1615 1616
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1617
void i915_gem_load(struct drm_device *dev);
1618 1619
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
1620
int i915_gem_init_object(struct drm_gem_object *obj);
1621 1622
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
1623 1624
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1625
void i915_gem_free_object(struct drm_gem_object *obj);
1626

1627 1628
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
				     uint32_t alignment,
1629 1630
				     bool map_and_fenceable,
				     bool nonblocking);
1631
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1632
int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1633
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1634
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1635
void i915_gem_lastclose(struct drm_device *dev);
1636

1637
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1638 1639
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
1640 1641 1642
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1643
		return sg_page_iter_page(&sg_iter);
1644 1645

	return NULL;
1646
}
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

1658
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1659 1660
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
1661
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1662
				    struct intel_ring_buffer *ring);
1663

1664 1665 1666 1667 1668 1669
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1670
			  uint32_t handle);
1671 1672 1673 1674 1675 1676 1677 1678 1679
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1680 1681
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1682
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1683
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1684

1685
static inline bool
1686 1687 1688 1689 1690
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
1691 1692 1693
		return true;
	} else
		return false;
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

1705
void i915_gem_retire_requests(struct drm_device *dev);
1706
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1707
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1708
				      bool interruptible);
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
			& I915_RESET_IN_PROGRESS_FLAG);
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
	return atomic_read(&error->reset_counter) == I915_WEDGED;
}
1719

1720
void i915_gem_reset(struct drm_device *dev);
1721
void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1722 1723 1724
int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
					    uint32_t read_domains,
					    uint32_t write_domain);
1725
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1726
int __must_check i915_gem_init(struct drm_device *dev);
1727
int __must_check i915_gem_init_hw(struct drm_device *dev);
B
Ben Widawsky 已提交
1728
void i915_gem_l3_remap(struct drm_device *dev);
1729
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
1730
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1731
int __must_check i915_gpu_idle(struct drm_device *dev);
1732
int __must_check i915_gem_idle(struct drm_device *dev);
1733 1734
int i915_add_request(struct intel_ring_buffer *ring,
		     struct drm_file *file,
1735
		     u32 *seqno);
1736 1737
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
1738
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1739 1740 1741 1742
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1743 1744
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
1745 1746
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1747
				     struct intel_ring_buffer *pipelined);
1748
int i915_gem_attach_phys_object(struct drm_device *dev,
1749
				struct drm_i915_gem_object *obj,
1750 1751
				int id,
				int align);
1752
void i915_gem_detach_phys_object(struct drm_device *dev,
1753
				 struct drm_i915_gem_object *obj);
1754
void i915_gem_free_all_phys_object(struct drm_device *dev);
1755
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1756

1757 1758
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1759
uint32_t
1760 1761
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
1762

1763 1764 1765
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1766 1767 1768 1769 1770 1771
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

1772 1773 1774 1775
/* i915_gem_context.c */
void i915_gem_context_init(struct drm_device *dev);
void i915_gem_context_fini(struct drm_device *dev);
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
1776 1777
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
void i915_gem_context_free(struct kref *ctx_ref);
static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
{
	kref_get(&ctx->ref);
}

static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
{
	kref_put(&ctx->ref, i915_gem_context_free);
}

1789 1790 1791 1792
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
1793

1794
/* i915_gem_gtt.c */
1795
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1796 1797 1798 1799 1800
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level);
void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj);
1801

1802
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1803 1804
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1805
				enum i915_cache_level cache_level);
1806
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1807
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1808 1809 1810
void i915_gem_init_global_gtt(struct drm_device *dev);
void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
			       unsigned long mappable_end, unsigned long end);
1811
int i915_gem_gtt_init(struct drm_device *dev);
1812
static inline void i915_gem_chipset_flush(struct drm_device *dev)
1813 1814 1815 1816 1817
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}

1818

1819
/* i915_gem_evict.c */
1820
int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1821 1822
					  unsigned alignment,
					  unsigned cache_level,
1823 1824
					  bool mappable,
					  bool nonblock);
C
Chris Wilson 已提交
1825
int i915_gem_evict_everything(struct drm_device *dev);
1826

1827 1828
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
1829 1830
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
1831
void i915_gem_cleanup_stolen(struct drm_device *dev);
1832 1833
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1834 1835 1836 1837 1838
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
1839
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
1840

1841
/* i915_gem_tiling.c */
1842 1843 1844 1845 1846 1847 1848 1849
inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
{
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

1850
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1851 1852
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1853 1854

/* i915_gem_debug.c */
1855
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1856
			  const char *where, uint32_t mark);
1857 1858
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1859
#else
1860
#define i915_verify_lists(dev) 0
1861
#endif
1862 1863 1864
void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
				     int handle);
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1865
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1866

1867
/* i915_debugfs.c */
1868 1869
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1870 1871
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
1872

1873 1874 1875
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1876

1877 1878 1879
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
1880

B
Ben Widawsky 已提交
1881 1882 1883 1884
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

1885 1886 1887
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
1888
static inline bool intel_gmbus_is_port_valid(unsigned port)
1889
{
1890
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
1891 1892 1893 1894
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
1895 1896
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1897
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1898 1899 1900
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1901 1902
extern void intel_i2c_reset(struct drm_device *dev);

1903
/* intel_opregion.c */
1904 1905 1906 1907
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1908
extern void intel_opregion_asle_intr(struct drm_device *dev);
1909
#else
1910 1911
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1912
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1913
#endif
1914

J
Jesse Barnes 已提交
1915 1916 1917 1918 1919 1920 1921 1922 1923
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
1924
/* modesetting */
1925
extern void intel_modeset_init_hw(struct drm_device *dev);
1926
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
1927
extern void intel_modeset_init(struct drm_device *dev);
1928
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
1929
extern void intel_modeset_cleanup(struct drm_device *dev);
1930
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1931 1932
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
1933
extern void i915_redisable_vga(struct drm_device *dev);
1934
extern bool intel_fbc_enabled(struct drm_device *dev);
1935
extern void intel_disable_fbc(struct drm_device *dev);
1936
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
1937
extern void intel_init_pch_refclk(struct drm_device *dev);
1938
extern void gen6_set_rps(struct drm_device *dev, u8 val);
1939 1940 1941
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
1942 1943
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
1944
extern int intel_enable_rc6(const struct drm_device *dev);
1945

1946
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
1947 1948
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1949

1950
/* overlay */
1951
#ifdef CONFIG_DEBUG_FS
1952
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1953 1954
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
1955 1956

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1957
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
1958 1959
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
1960
#endif
1961

B
Ben Widawsky 已提交
1962 1963 1964 1965
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
1966 1967
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1968
int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
1969

B
Ben Widawsky 已提交
1970 1971
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1972 1973

/* intel_sideband.c */
1974 1975 1976
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
1977 1978
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
1979 1980 1981 1982
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
1983

1984 1985
int vlv_gpu_freq(int ddr_freq, int val);
int vlv_freq_opcode(int ddr_freq, int val);
B
Ben Widawsky 已提交
1986

1987
#define __i915_read(x, y) \
1988
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
1989

1990 1991 1992 1993 1994 1995 1996
__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
1997 1998
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);

1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write

#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))

#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))

#define I915_READ(reg)		i915_read32(dev_priv, (reg))
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
2015 2016
#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
2017 2018 2019

#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
2020 2021 2022 2023

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2024 2025 2026 2027
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2028

2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2039 2040 2041 2042 2043
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

L
Linus Torvalds 已提交
2044
#endif