i915_drv.h 54.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <drm/intel-gtt.h>
42
#include <linux/backlight.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/pm_qos.h>
46

L
Linus Torvalds 已提交
47 48 49 50 51 52 53
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
54
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
55

56 57 58
enum pipe {
	PIPE_A = 0,
	PIPE_B,
59 60
	PIPE_C,
	I915_MAX_PIPES
61
};
62
#define pipe_name(p) ((p) + 'A')
63

P
Paulo Zanoni 已提交
64 65 66 67 68 69 70 71
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
	TRANSCODER_EDP = 0xF,
};
#define transcoder_name(t) ((t) + 'A')

72 73 74
enum plane {
	PLANE_A = 0,
	PLANE_B,
75
	PLANE_C,
76
};
77
#define plane_name(p) ((p) + 'A')
78

79 80 81 82 83 84 85 86 87 88
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

89 90 91 92 93 94
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
95

96 97
#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)

98 99 100 101
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

102 103 104 105 106 107 108 109 110 111
struct intel_pch_pll {
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
	int pll_reg;
	int fp0_reg;
	int fp1_reg;
};
#define I915_NUM_PLLS 2

112 113 114 115 116 117 118 119 120 121 122 123 124
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

125 126 127 128 129 130
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
131 132 133
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
134 135
 * 1.2: Add Power Management
 * 1.3: Add vblank support
136
 * 1.4: Fix cmdbuffer path, add heap destroy
137
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
138 139
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
140 141
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
142
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
143 144
#define DRIVER_PATCHLEVEL	0

145
#define WATCH_COHERENCY	0
146
#define WATCH_LISTS	0
147
#define WATCH_GTT	0
148

149 150 151 152 153 154 155 156 157
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
158
	struct drm_i915_gem_object *cur_obj;
159 160
};

161 162 163 164
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;
165
struct drm_i915_private;
166

167
struct intel_opregion {
168 169 170 171 172
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
173
	u32 __iomem *lid_state;
174
};
175
#define OPREGION_SIZE            (8*1024)
176

177 178 179
struct intel_overlay;
struct intel_overlay_error_state;

180 181 182 183
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
184
#define I915_FENCE_REG_NONE -1
185 186 187
#define I915_MAX_NUM_FENCES 16
/* 16 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 5
188 189

struct drm_i915_fence_reg {
190
	struct list_head lru_list;
191
	struct drm_i915_gem_object *obj;
192
	int pin_count;
193
};
194

195
struct sdvo_device_mapping {
C
Chris Wilson 已提交
196
	u8 initialized;
197 198 199
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
200
	u8 i2c_pin;
201
	u8 ddc_pin;
202 203
};

204 205
struct intel_display_error_state;

206
struct drm_i915_error_state {
207
	struct kref ref;
208 209
	u32 eir;
	u32 pgtbl_er;
210
	u32 ier;
B
Ben Widawsky 已提交
211
	u32 ccid;
B
Ben Widawsky 已提交
212
	bool waiting[I915_NUM_RINGS];
213
	u32 pipestat[I915_MAX_PIPES];
214 215
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
216 217 218 219
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
220
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
221
	u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
222
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
223 224 225
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
226
	u32 error; /* gen6+ */
227
	u32 err_int; /* gen7 */
228 229
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
230
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
231
	u32 seqno[I915_NUM_RINGS];
232
	u64 bbaddr;
233 234
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
235
	u32 faddr[I915_NUM_RINGS];
236
	u64 fence[I915_MAX_NUM_FENCES];
237
	struct timeval time;
238 239 240 241 242 243 244 245 246
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
		} *ringbuffer, *batchbuffer;
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
247
			u32 tail;
248 249 250
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
251
	struct drm_i915_error_buffer {
252
		u32 size;
253
		u32 name;
254
		u32 rseqno, wseqno;
255 256 257
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
258
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
259 260 261 262
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
263
		s32 ring:4;
264
		u32 cache_level:2;
265 266
	} *active_bo, *pinned_bo;
	u32 active_bo_count, pinned_bo_count;
267
	struct intel_overlay_error_state *overlay;
268
	struct intel_display_error_state *display;
269 270
};

271
struct drm_i915_display_funcs {
272
	bool (*fbc_enabled)(struct drm_device *dev);
273 274 275 276
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
277
	void (*update_wm)(struct drm_device *dev);
278 279
	void (*update_sprite_wm)(struct drm_device *dev, int pipe,
				 uint32_t sprite_width, int pixel_size);
280 281
	void (*update_linetime_wm)(struct drm_device *dev, int pipe,
				 struct drm_display_mode *mode);
282
	void (*modeset_global_resources)(struct drm_device *dev);
283 284 285 286 287
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     struct drm_display_mode *mode,
			     struct drm_display_mode *adjusted_mode,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
288 289
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
290
	void (*off)(struct drm_crtc *crtc);
291 292
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
293
	void (*fdi_link_train)(struct drm_crtc *crtc);
294
	void (*init_clock_gating)(struct drm_device *dev);
295 296 297
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj);
298 299
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
300
	void (*hpd_irq_setup)(struct drm_device *dev);
301 302 303 304 305 306 307
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

308 309 310 311 312
struct drm_i915_gt_funcs {
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
};

D
Daniel Vetter 已提交
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
#define DEV_INFO_FLAGS \
	DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
	DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
	DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
	DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
	DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_llc)

339
struct intel_device_info {
340
	u8 gen;
341 342 343 344 345 346 347 348 349 350 351
	u8 is_mobile:1;
	u8 is_i85x:1;
	u8 is_i915g:1;
	u8 is_i945gm:1;
	u8 is_g33:1;
	u8 need_gfx_hws:1;
	u8 is_g4x:1;
	u8 is_pineview:1;
	u8 is_broadwater:1;
	u8 is_crestline:1;
	u8 is_ivybridge:1;
352
	u8 is_valleyview:1;
353
	u8 has_force_wake:1;
354
	u8 is_haswell:1;
355 356 357 358 359 360 361 362 363
	u8 has_fbc:1;
	u8 has_pipe_cxsr:1;
	u8 has_hotplug:1;
	u8 cursor_needs_physical:1;
	u8 has_overlay:1;
	u8 overlay_needs_physical:1;
	u8 supports_tv:1;
	u8 has_bsd_ring:1;
	u8 has_blt_ring:1;
364
	u8 has_llc:1;
365 366
};

367 368 369
#define I915_PPGTT_PD_ENTRIES 512
#define I915_PPGTT_PT_ENTRIES 1024
struct i915_hw_ppgtt {
B
Ben Widawsky 已提交
370
	struct drm_device *dev;
371 372 373 374 375 376 377
	unsigned num_pd_entries;
	struct page **pt_pages;
	uint32_t pd_offset;
	dma_addr_t *pt_dma_addr;
	dma_addr_t scratch_page_dma_addr;
};

378 379 380 381 382

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
	int id;
383
	bool is_initialized;
384 385 386 387 388
	struct drm_i915_file_private *file_priv;
	struct intel_ring_buffer *ring;
	struct drm_i915_gem_object *obj;
};

389
enum no_fbc_reason {
C
Chris Wilson 已提交
390
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
391 392 393 394 395
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
396
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
397
	FBC_MODULE_PARAM,
398 399
};

400
enum intel_pch {
401
	PCH_NONE = 0,	/* No PCH present */
402 403
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
404
	PCH_LPT,	/* Lynxpoint PCH */
405 406
};

407
#define QUIRK_PIPEA_FORCE (1<<0)
408
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
409
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
410

411
struct intel_fbdev;
412
struct intel_fbc_work;
413

414 415
struct intel_gmbus {
	struct i2c_adapter adapter;
416
	u32 force_bit;
417
	u32 reg0;
418
	u32 gpio_reg;
419
	struct i2c_algo_bit_data bit_algo;
420 421 422
	struct drm_i915_private *dev_priv;
};

423
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
424 425 426
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
427
	u32 saveDSPARB;
J
Jesse Barnes 已提交
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
443
	u32 saveTRANSACONF;
444 445 446 447 448 449
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
450
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
451 452 453
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
454
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
455 456 457
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
458
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
459 460
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
461 462
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
463 464 465 466 467 468 469 470 471 472 473
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
474
	u32 saveTRANSBCONF;
475 476 477 478 479 480
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
481
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
482 483 484
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
485
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
486 487
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
488 489 490
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
491 492 493
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
494 495
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
496 497 498 499 500 501
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
502
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
503 504 505
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
506
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
507 508 509 510
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
511 512 513
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
514 515 516 517 518 519
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
520 521
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
522 523 524 525 526
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
527
	u8 saveGR[25];
J
Jesse Barnes 已提交
528
	u8 saveAR_INDEX;
529
	u8 saveAR[21];
J
Jesse Barnes 已提交
530
	u8 saveDACMASK;
531
	u8 saveCR[37];
532
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
533 534 535 536 537 538 539
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
540 541 542 543 544 545 546 547 548 549 550
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
551 552 553 554 555 556 557 558 559 560
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
561 562 563 564 565 566 567 568 569 570
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
571
	u32 saveMCHBAR_RENDER_STANDBY;
572
	u32 savePCH_PORT_HOTPLUG;
573
};
574 575 576 577 578 579 580 581 582 583 584 585 586

struct intel_gen6_power_mgmt {
	struct work_struct work;
	u32 pm_iir;
	/* lock - irqsave spinlock that protectects the work_struct and
	 * pm_iir. */
	spinlock_t lock;

	/* The below variables an all the rps hw state are protected by
	 * dev->struct mutext. */
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
587 588

	struct delayed_work delayed_resume_work;
589 590 591 592 593 594

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
595 596
};

D
Daniel Vetter 已提交
597 598 599
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
617 618 619

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
620 621
};

622 623 624 625 626 627 628 629 630 631 632 633 634
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

635 636 637 638 639
struct intel_l3_parity {
	u32 *remap_info;
	struct work_struct error_work;
};

640 641
typedef struct drm_i915_private {
	struct drm_device *dev;
642
	struct kmem_cache *slab;
643 644 645 646 647 648 649 650 651 652 653 654 655 656

	const struct intel_device_info *info;

	int relative_constants_mode;

	void __iomem *regs;

	struct drm_i915_gt_funcs gt;
	/** gt_fifo_count and the subsequent register write are synchronized
	 * with dev->struct_mutex. */
	unsigned gt_fifo_count;
	/** forcewake_count is protected by gt_lock */
	unsigned forcewake_count;
	/** gt_lock is also taken in irq contexts. */
657
	spinlock_t gt_lock;
658 659 660

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

661

662 663 664 665 666 667 668 669 670
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

671 672
	wait_queue_head_t gmbus_wait_queue;

673 674
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
675
	uint32_t last_seqno, next_seqno;
676 677 678 679 680 681 682 683 684

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	atomic_t irq_received;

	/* protects the irq masks */
	spinlock_t irq_lock;

685 686 687
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

688 689 690 691 692 693 694 695 696 697 698
	/* DPIO indirect register protection */
	spinlock_t dpio_lock;

	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 pipestat[2];
	u32 irq_mask;
	u32 gt_irq_mask;
	u32 pch_irq_mask;

	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;
699
	bool enable_hotplug_processing;
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772

	int num_pipe;
	int num_pch_pll;

	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd[I915_NUM_RINGS];
	uint32_t prev_instdone[I915_NUM_INSTDONE_REG];

	unsigned int stop_rings;

	unsigned long cfb_size;
	unsigned int cfb_fb;
	enum plane cfb_plane;
	int cfb_y;
	struct intel_fbc_work *fbc_work;

	struct intel_opregion opregion;

	/* overlay */
	struct intel_overlay *overlay;
	bool sprite_scaling_enabled;

	/* LVDS info */
	int backlight_level;  /* restore backlight to this value */
	bool backlight_enabled;
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits from the VBIOS */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;

		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
	} edp;
	bool no_aux_handshake;

	int crt_ddc_pin;
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;

	spinlock_t error_lock;
	/* Protected by dev->error_lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct error_work;
	struct completion error_completion;
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
773
	unsigned short pch_id;
774 775 776 777 778

	unsigned long quirks;

	/* Register state */
	bool modeset_on_lid;
779 780

	struct {
781
		/** Bridge to intel-gtt-ko */
782
		struct intel_gtt *gtt;
783
		/** Memory allocator for GTT stolen memory */
784
		struct drm_mm stolen;
785
		/** Memory allocator for GTT */
786
		struct drm_mm gtt_space;
D
Daniel Vetter 已提交
787 788
		/** List of all objects in gtt_space. Used to restore gtt
		 * mappings on resume */
C
Chris Wilson 已提交
789 790 791 792 793 794 795
		struct list_head bound_list;
		/**
		 * List of objects which are not bound to the GTT (thus
		 * are idle and not used by the GPU) but still have
		 * (presumably uncached) pages still attached.
		 */
		struct list_head unbound_list;
796 797 798

		/** Usable portion of the GTT for GEM */
		unsigned long gtt_start;
799
		unsigned long gtt_mappable_end;
800
		unsigned long gtt_end;
801
		unsigned long stolen_base; /* limited to low memory (32-bit) */
802

803
		struct io_mapping *gtt_mapping;
804
		phys_addr_t gtt_base_addr;
805
		int gtt_mtrr;
806

807 808 809
		/** PPGTT used for aliasing the PPGTT with the GTT */
		struct i915_hw_ppgtt *aliasing_ppgtt;

810
		struct shrinker inactive_shrinker;
811

812 813 814 815 816 817 818 819 820 821 822
		/**
		 * List of objects currently involved in rendering.
		 *
		 * Includes buffers having the contents of their GPU caches
		 * flushed, not necessarily primitives.  last_rendering_seqno
		 * represents when the rendering involved will be completed.
		 *
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head active_list;

823 824 825 826
		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
827 828
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
829 830 831 832 833 834
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

835 836 837
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

838 839 840 841 842 843 844 845 846
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

847 848 849 850 851 852
		/**
		 * Are we in a non-interruptible section of code like
		 * modesetting?
		 */
		bool interruptible;

853 854 855 856 857 858 859 860 861 862 863 864 865 866
		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
L
Lucas De Marchi 已提交
867
		 * It prevents command submission from occurring and makes
868 869
		 * every pending request fail
		 */
870
		atomic_t wedged;
871 872 873 874 875

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
876 877 878

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
879

880 881
		/* accounting, useful for userland debugging */
		size_t gtt_total;
882 883
		size_t mappable_gtt_total;
		size_t object_memory;
884
		u32 object_count;
885
	} mm;
886 887 888

	/* Kernel Modesetting */

889
	struct sdvo_device_mapping sdvo_mappings[2];
890 891
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
892 893
	/* Panel fitter placement and size for Ironlake+ */
	u32 pch_pf_pos, pch_pf_size;
894

J
Jesse Barnes 已提交
895 896
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
897 898
	wait_queue_head_t pending_flip_queue;

899
	struct intel_pch_pll pch_plls[I915_NUM_PLLS];
900
	struct intel_ddi_plls ddi_plls;
901

902 903 904
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
905 906
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
907
	u16 orig_clock;
Z
Zhao Yakui 已提交
908 909
	int child_dev_num;
	struct child_device_config *child_dev;
910

911
	bool mchbar_need_disable;
912

913 914
	struct intel_l3_parity l3_parity;

915
	/* gen6+ rps state */
916
	struct intel_gen6_power_mgmt rps;
917

918 919
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
920
	struct intel_ilk_power_mgmt ips;
921 922

	enum no_fbc_reason no_fbc_reason;
923

924 925
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
926

927 928
	unsigned long last_gpu_reset;

929 930
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
931

932 933 934 935 936 937
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

938 939
	struct backlight_device *backlight;

940
	struct drm_property *broadcast_rgb_property;
941
	struct drm_property *force_audio_property;
942

943 944
	bool hw_contexts_disabled;
	uint32_t hw_context_size;
945 946

	struct i915_suspend_saved_registers regfile;
947 948 949 950

	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
L
Linus Torvalds 已提交
951 952
} drm_i915_private_t;

953 954 955 956 957
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

958 959 960 961 962 963 964
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

965
enum i915_cache_level {
966
	I915_CACHE_NONE = 0,
967
	I915_CACHE_LLC,
968
	I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
969 970
};

971 972
#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)

973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

991
struct drm_i915_gem_object {
992
	struct drm_gem_object base;
993

994 995
	const struct drm_i915_gem_object_ops *ops;

996 997
	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;
998 999
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
D
Daniel Vetter 已提交
1000
	struct list_head gtt_list;
1001

1002
	/** This object's place on the active/inactive lists */
1003 1004
	struct list_head ring_list;
	struct list_head mm_list;
1005 1006
	/** This object's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;
1007 1008

	/**
1009 1010 1011
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1012
	 */
1013
	unsigned int active:1;
1014 1015 1016 1017 1018

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1019
	unsigned int dirty:1;
1020 1021 1022 1023 1024 1025

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1026
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1027 1028 1029 1030

	/**
	 * Advice: are the backing pages purgeable?
	 */
1031
	unsigned int madv:2;
1032 1033 1034 1035

	/**
	 * Current tiling mode for the object.
	 */
1036
	unsigned int tiling_mode:2;
1037 1038 1039 1040 1041 1042 1043 1044
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
1055
	unsigned int pin_count:4;
1056
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1057

1058 1059 1060 1061
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1062
	unsigned int map_and_fenceable:1;
1063

1064 1065 1066 1067 1068
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1069 1070
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1071

1072 1073 1074 1075 1076 1077
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1078 1079
	unsigned int cache_level:2;

1080
	unsigned int has_aliasing_ppgtt_mapping:1;
1081
	unsigned int has_global_gtt_mapping:1;
1082
	unsigned int has_dma_mapping:1;
1083

1084
	struct sg_table *pages;
1085
	int pages_pin_count;
1086

1087
	/* prime dma-buf support */
1088 1089 1090
	void *dma_buf_vmapping;
	int vmapping_count;

1091 1092 1093 1094 1095
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
1096
	struct drm_i915_gem_exec_object2 *exec_entry;
1097

1098 1099 1100 1101 1102 1103
	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
1104

1105 1106
	struct intel_ring_buffer *ring;

1107
	/** Breadcrumb of last rendering to the buffer. */
1108 1109
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1110 1111
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1112

1113
	/** Current tiling stride for the object, if it's tiled. */
1114
	uint32_t stride;
1115

1116
	/** Record of address bit 17 of each page at last unbind. */
1117
	unsigned long *bit_17;
1118

J
Jesse Barnes 已提交
1119 1120 1121
	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
1122 1123 1124

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1125

1126 1127 1128 1129 1130 1131
	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
1132 1133
};

1134
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1135

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1147 1148 1149
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1150 1151 1152
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1153 1154 1155
	/** Postion in the ringbuffer of the end of the request */
	u32 tail;

1156 1157 1158
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1159
	/** global list entry for this request */
1160
	struct list_head list;
1161

1162
	struct drm_i915_file_private *file_priv;
1163 1164
	/** file_priv list entry for this request */
	struct list_head client_list;
1165 1166 1167 1168
};

struct drm_i915_file_private {
	struct {
1169
		spinlock_t lock;
1170
		struct list_head request_list;
1171
	} mm;
1172
	struct idr context_idr;
1173 1174
};

1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1195
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1196 1197 1198
#define IS_IVB_GT1(dev)		((dev)->pci_device == 0x0156 || \
				 (dev)->pci_device == 0x0152 ||	\
				 (dev)->pci_device == 0x015a)
1199
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1200
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1201
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1202 1203
#define IS_ULT(dev)		(IS_HASWELL(dev) && \
				 ((dev)->pci_device & 0xFF00) == 0x0A00)
1204

1205 1206 1207 1208 1209 1210
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1211 1212 1213 1214 1215
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1216
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
1217 1218 1219

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
1220
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1221 1222
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1223
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1224
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1225

1226
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
/* dsparb controlled by hw only */
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1247
#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1248

P
Paulo Zanoni 已提交
1249 1250
#define HAS_DDI(dev)		(IS_HASWELL(dev))

1251 1252 1253 1254 1255 1256 1257
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1258
#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1259
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1260 1261
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1262
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1263

1264 1265
#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)

1266
#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1267

1268 1269
#define GT_FREQUENCY_MULTIPLIER 50

1270 1271
#include "i915_trace.h"

1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
/**
 * RC6 is a special power stage which allows the GPU to enter an very
 * low-voltage mode when idle, using down to 0V while at this stage.  This
 * stage is entered automatically when the GPU is idle when RC6 support is
 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
 *
 * There are different RC6 modes available in Intel GPU, which differentiate
 * among each other with the latency required to enter and leave RC6 and
 * voltage consumed by the GPU in different states.
 *
 * The combination of the following flags define which states GPU is allowed
 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
 * RC6pp is deepest RC6. Their support by hardware varies according to the
 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
 * which brings the most power savings; deeper states save more power, but
 * require higher latency to switch to and wake up.
 */
#define INTEL_RC6_ENABLE			(1<<0)
#define INTEL_RC6p_ENABLE			(1<<1)
#define INTEL_RC6pp_ENABLE			(1<<2)

1293
extern struct drm_ioctl_desc i915_ioctls[];
1294
extern int i915_max_ioctl;
1295 1296 1297
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1298
extern int i915_semaphores __read_mostly;
1299
extern unsigned int i915_lvds_downclock __read_mostly;
1300
extern int i915_lvds_channel_mode __read_mostly;
1301
extern int i915_panel_use_ssc __read_mostly;
1302
extern int i915_vbt_sdvo_panel_type __read_mostly;
1303
extern int i915_enable_rc6 __read_mostly;
1304
extern int i915_enable_fbc __read_mostly;
1305
extern bool i915_enable_hangcheck __read_mostly;
1306
extern int i915_enable_ppgtt __read_mostly;
1307
extern unsigned int i915_preliminary_hw_support __read_mostly;
1308

1309 1310
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1311 1312 1313
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1314
				/* i915_dma.c */
1315
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1316
extern void i915_kernel_lost_context(struct drm_device * dev);
1317
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1318
extern int i915_driver_unload(struct drm_device *);
1319
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1320
extern void i915_driver_lastclose(struct drm_device * dev);
1321 1322
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1323 1324
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1325
extern int i915_driver_device_is_agp(struct drm_device * dev);
1326
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1327 1328
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1329
#endif
1330
extern int i915_emit_box(struct drm_device *dev,
1331 1332
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1333
extern int intel_gpu_reset(struct drm_device *dev);
1334
extern int i915_reset(struct drm_device *dev);
1335 1336 1337 1338 1339
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1340
extern void intel_console_resume(struct work_struct *work);
1341

L
Linus Torvalds 已提交
1342
/* i915_irq.c */
B
Ben Gamari 已提交
1343
void i915_hangcheck_elapsed(unsigned long data);
1344
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1345

1346
extern void intel_irq_init(struct drm_device *dev);
1347
extern void intel_hpd_init(struct drm_device *dev);
1348
extern void intel_gt_init(struct drm_device *dev);
1349
extern void intel_gt_reset(struct drm_device *dev);
1350

1351 1352
void i915_error_state_free(struct kref *error_ref);

1353 1354 1355 1356 1357 1358
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1359
void intel_enable_asle(struct drm_device *dev);
1360

1361 1362 1363 1364 1365 1366
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

1367

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1379 1380
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1381 1382 1383 1384 1385 1386
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1387 1388
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1389 1390 1391 1392 1393 1394
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
1395 1396 1397 1398
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
1399 1400
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1401 1402
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1403 1404 1405 1406 1407 1408 1409 1410
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1411 1412
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1413 1414
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1415
void i915_gem_load(struct drm_device *dev);
1416 1417
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
1418
int i915_gem_init_object(struct drm_gem_object *obj);
1419 1420
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
1421 1422
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1423
void i915_gem_free_object(struct drm_gem_object *obj);
1424

1425 1426
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
				     uint32_t alignment,
1427 1428
				     bool map_and_fenceable,
				     bool nonblocking);
1429
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1430
int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1431
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1432
void i915_gem_lastclose(struct drm_device *dev);
1433

1434
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1435 1436 1437
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
	struct scatterlist *sg = obj->pages->sgl;
1438 1439 1440 1441 1442
	int nents = obj->pages->nents;
	while (nents > SG_MAX_SINGLE_ALLOC) {
		if (n < SG_MAX_SINGLE_ALLOC - 1)
			break;

1443 1444
		sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
		n -= SG_MAX_SINGLE_ALLOC - 1;
1445
		nents -= SG_MAX_SINGLE_ALLOC - 1;
1446 1447 1448
	}
	return sg_page(sg+n);
}
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

1460
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1461 1462
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
1463
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1464
				    struct intel_ring_buffer *ring);
1465

1466 1467 1468 1469 1470 1471
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1472
			  uint32_t handle);
1473 1474 1475 1476 1477 1478 1479 1480 1481
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1482
extern int i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1483

1484
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1485
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1486

1487
static inline bool
1488 1489 1490 1491 1492
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
1493 1494 1495
		return true;
	} else
		return false;
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

1507
void i915_gem_retire_requests(struct drm_device *dev);
1508
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1509 1510
int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
				      bool interruptible);
1511

1512
void i915_gem_reset(struct drm_device *dev);
1513
void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1514 1515 1516
int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
					    uint32_t read_domains,
					    uint32_t write_domain);
1517
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1518
int __must_check i915_gem_init(struct drm_device *dev);
1519
int __must_check i915_gem_init_hw(struct drm_device *dev);
B
Ben Widawsky 已提交
1520
void i915_gem_l3_remap(struct drm_device *dev);
1521
void i915_gem_init_swizzling(struct drm_device *dev);
D
Daniel Vetter 已提交
1522
void i915_gem_init_ppgtt(struct drm_device *dev);
J
Jesse Barnes 已提交
1523
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1524
int __must_check i915_gpu_idle(struct drm_device *dev);
1525
int __must_check i915_gem_idle(struct drm_device *dev);
1526 1527
int i915_add_request(struct intel_ring_buffer *ring,
		     struct drm_file *file,
1528
		     u32 *seqno);
1529 1530
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
1531
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1532 1533 1534 1535
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1536 1537
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
1538 1539
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1540
				     struct intel_ring_buffer *pipelined);
1541
int i915_gem_attach_phys_object(struct drm_device *dev,
1542
				struct drm_i915_gem_object *obj,
1543 1544
				int id,
				int align);
1545
void i915_gem_detach_phys_object(struct drm_device *dev,
1546
				 struct drm_i915_gem_object *obj);
1547
void i915_gem_free_all_phys_object(struct drm_device *dev);
1548
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1549

1550
uint32_t
1551 1552 1553
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode);
1554

1555 1556 1557
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1558 1559 1560 1561 1562 1563
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

1564 1565 1566 1567
/* i915_gem_context.c */
void i915_gem_context_init(struct drm_device *dev);
void i915_gem_context_fini(struct drm_device *dev);
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
1568 1569
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
1570 1571 1572 1573
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
1574

1575
/* i915_gem_gtt.c */
1576 1577
int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1578 1579 1580 1581 1582
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level);
void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj);
1583

1584
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1585 1586
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1587
				enum i915_cache_level cache_level);
1588
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1589
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1590 1591 1592 1593
void i915_gem_init_global_gtt(struct drm_device *dev,
			      unsigned long start,
			      unsigned long mappable_end,
			      unsigned long end);
1594 1595
int i915_gem_gtt_init(struct drm_device *dev);
void i915_gem_gtt_fini(struct drm_device *dev);
1596
static inline void i915_gem_chipset_flush(struct drm_device *dev)
1597 1598 1599 1600 1601
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}

1602

1603
/* i915_gem_evict.c */
1604
int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1605 1606
					  unsigned alignment,
					  unsigned cache_level,
1607 1608
					  bool mappable,
					  bool nonblock);
C
Chris Wilson 已提交
1609
int i915_gem_evict_everything(struct drm_device *dev);
1610

1611 1612
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
1613 1614
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
1615
void i915_gem_cleanup_stolen(struct drm_device *dev);
1616 1617 1618
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
1619

1620
/* i915_gem_tiling.c */
1621 1622 1623 1624 1625 1626 1627 1628
inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
{
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

1629
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1630 1631
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1632 1633

/* i915_gem_debug.c */
1634
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1635
			  const char *where, uint32_t mark);
1636 1637
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1638
#else
1639
#define i915_verify_lists(dev) 0
1640
#endif
1641 1642 1643
void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
				     int handle);
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1644
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1645

1646
/* i915_debugfs.c */
1647 1648
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1649

1650 1651 1652
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1653 1654 1655 1656

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1657

B
Ben Widawsky 已提交
1658 1659 1660 1661
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

1662 1663 1664
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
1665 1666
extern inline bool intel_gmbus_is_port_valid(unsigned port)
{
1667
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
1668 1669 1670 1671
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
1672 1673
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1674 1675 1676 1677
extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1678 1679
extern void intel_i2c_reset(struct drm_device *dev);

1680
/* intel_opregion.c */
1681 1682 1683 1684
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1685 1686 1687
extern void intel_opregion_asle_intr(struct drm_device *dev);
extern void intel_opregion_gse_intr(struct drm_device *dev);
extern void intel_opregion_enable_asle(struct drm_device *dev);
1688
#else
1689 1690
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1691 1692 1693
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1694
#endif
1695

J
Jesse Barnes 已提交
1696 1697 1698 1699 1700 1701 1702 1703 1704
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
1705
/* modesetting */
1706
extern void intel_modeset_init_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
1707
extern void intel_modeset_init(struct drm_device *dev);
1708
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
1709
extern void intel_modeset_cleanup(struct drm_device *dev);
1710
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1711 1712
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
1713
extern bool intel_fbc_enabled(struct drm_device *dev);
1714
extern void intel_disable_fbc(struct drm_device *dev);
1715
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1716
extern void ironlake_init_pch_refclk(struct drm_device *dev);
1717
extern void gen6_set_rps(struct drm_device *dev, u8 val);
1718 1719
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
1720
extern int intel_enable_rc6(const struct drm_device *dev);
1721

1722
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
1723 1724
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1725

1726
/* overlay */
1727
#ifdef CONFIG_DEBUG_FS
1728 1729
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1730 1731 1732 1733 1734

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
extern void intel_display_print_error_state(struct seq_file *m,
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
1735
#endif
1736

B
Ben Widawsky 已提交
1737 1738 1739 1740
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
1741 1742
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1743
int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
1744

B
Ben Widawsky 已提交
1745 1746 1747
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);

1748
#define __i915_read(x, y) \
1749
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
1750

1751 1752 1753 1754 1755 1756 1757
__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
1758 1759
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);

1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write

#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))

#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))

#define I915_READ(reg)		i915_read32(dev_priv, (reg))
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
1776 1777
#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
1778 1779 1780

#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
1781 1782 1783 1784

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

1785

L
Linus Torvalds 已提交
1786
#endif