intel_ringbuffer.c 63.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

43 44
static inline int ring_space(struct intel_ring_buffer *ring)
{
45
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
46 47 48 49 50
	if (space < 0)
		space += ring->size;
	return space;
}

51
static bool intel_ring_stopped(struct intel_ring_buffer *ring)
52 53
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
54 55
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
56

57 58
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
59
	ring->tail &= ring->size - 1;
60
	if (intel_ring_stopped(ring))
61 62 63 64
		return;
	ring->write_tail(ring, ring->tail);
}

65
static int
66 67 68 69 70 71 72 73
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
74
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
95
{
96
	struct drm_device *dev = ring->dev;
97
	u32 cmd;
98
	int ret;
99

100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
129
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
130 131 132
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
133

134 135 136
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
137

138 139 140
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
141

142 143 144
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
145 146

	return 0;
147 148
}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
189
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
226
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
227 228
	int ret;

229 230 231 232 233
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

234 235 236 237
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
238 239 240 241 242 243 244
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
245
		flags |= PIPE_CONTROL_CS_STALL;
246 247 248 249 250 251 252 253 254 255 256
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
257
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
258
	}
259

260
	ret = intel_ring_begin(ring, 4);
261 262 263
	if (ret)
		return ret;

264
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
265 266
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
267
	intel_ring_emit(ring, 0);
268 269 270 271 272
	intel_ring_advance(ring);

	return 0;
}

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
292 293 294 295 296 297 298
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

299
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
300 301 302 303 304 305
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
306 307 308
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
309 310 311 312 313 314
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

315 316 317 318 319
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
320
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
321 322
	int ret;

323 324 325 326 327 328 329 330 331 332
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
352
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
353 354 355 356 357

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
358 359 360 361 362 363 364 365
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
366
	intel_ring_emit(ring, scratch_addr);
367 368 369
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

370
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
371 372
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

373 374 375
	return 0;
}

B
Ben Widawsky 已提交
376 377 378 379 380
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
381
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
B
Ben Widawsky 已提交
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

417
static void ring_write_tail(struct intel_ring_buffer *ring,
418
			    u32 value)
419
{
420
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
421
	I915_WRITE_TAIL(ring, value);
422 423
}

424
u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
425
{
426
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
427
	u64 acthd;
428

429 430 431 432 433 434 435 436 437
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
438 439
}

440 441 442 443 444 445 446 447 448 449 450
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

451
static bool stop_ring(struct intel_ring_buffer *ring)
452
{
453
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
454

455 456 457 458 459 460 461
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
			return false;
		}
	}
462

463
	I915_WRITE_CTL(ring, 0);
464
	I915_WRITE_HEAD(ring, 0);
465
	ring->write_tail(ring, 0);
466

467 468 469 470
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
471

472 473
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
474

475 476 477 478 479 480 481 482 483 484 485
static int init_ring_common(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj = ring->obj;
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
486 487 488 489 490 491 492
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
493

494
		if (!stop_ring(ring)) {
495 496 497 498 499 500 501
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
502 503
			ret = -EIO;
			goto out;
504
		}
505 506
	}

507 508 509 510 511
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

512 513 514 515
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
516
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
517
	I915_WRITE_CTL(ring,
518
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
519
			| RING_VALID);
520 521

	/* If the head is still not zero, the ring is dead */
522
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
523
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
524
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
525
		DRM_ERROR("%s initialization failed "
526 527 528 529 530
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
531 532
		ret = -EIO;
		goto out;
533 534
	}

535 536
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
537
	else {
538
		ring->head = I915_READ_HEAD(ring);
539
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
540
		ring->space = ring_space(ring);
541
		ring->last_retired_head = -1;
542
	}
543

544 545
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

546
out:
547
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
548 549

	return ret;
550 551
}

552 553 554 555 556
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

557
	if (ring->scratch.obj)
558 559
		return 0;

560 561
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
562 563 564 565
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
566

567 568 569
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
570

571
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
572 573 574
	if (ret)
		goto err_unref;

575 576 577
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
578
		ret = -ENOMEM;
579
		goto err_unpin;
580
	}
581

582
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
583
			 ring->name, ring->scratch.gtt_offset);
584 585 586
	return 0;

err_unpin:
B
Ben Widawsky 已提交
587
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
588
err_unref:
589
	drm_gem_object_unreference(&ring->scratch.obj->base);
590 591 592 593
err:
	return ret;
}

594
static int init_render_ring(struct intel_ring_buffer *ring)
595
{
596
	struct drm_device *dev = ring->dev;
597
	struct drm_i915_private *dev_priv = dev->dev_private;
598
	int ret = init_ring_common(ring);
599

600 601
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
602
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
603 604 605 606

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
607
	 *
608
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
609 610 611 612
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

613
	/* Required for the hardware to program scanline values for waiting */
614
	/* WaEnableFlushTlbInvalidationMode:snb */
615 616
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
617
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
618

619
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
620 621
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
622
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
623
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
624

625
	if (INTEL_INFO(dev)->gen >= 5) {
626 627 628 629 630
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

631
	if (IS_GEN6(dev)) {
632 633 634 635 636 637
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
638
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
639 640
	}

641 642
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
643

644
	if (HAS_L3_DPF(dev))
645
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
646

647 648 649
	return ret;
}

650 651
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
652 653
	struct drm_device *dev = ring->dev;

654
	if (ring->scratch.obj == NULL)
655 656
		return;

657 658
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
659
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
660
	}
661

662 663
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
664 665
}

666 667
static int gen6_signal(struct intel_ring_buffer *signaller,
		       unsigned int num_dwords)
668
{
669 670
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
671
	struct intel_ring_buffer *useless;
672
	int i, ret;
673

674 675 676 677 678
	/* NB: In order to be able to do semaphore MBOX updates for varying
	 * number of rings, it's easiest if we round up each individual update
	 * to a multiple of 2 (since ring updates must always be a multiple of
	 * 2) even though the actual update only requires 3 dwords.
	 */
679
#define MBOX_UPDATE_DWORDS 4
680 681 682 683 684 685 686 687
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;
#undef MBOX_UPDATE_DWORDS

688 689 690 691 692 693 694 695 696 697 698 699 700 701
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
			intel_ring_emit(signaller, MI_NOOP);
		} else {
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
			intel_ring_emit(signaller, MI_NOOP);
		}
	}
702 703

	return 0;
704 705
}

706 707 708 709 710 711 712 713 714
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
715
static int
716
gen6_add_request(struct intel_ring_buffer *ring)
717
{
718
	int ret;
719

720
	ret = ring->semaphore.signal(ring, 4);
721 722 723 724 725
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
726
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
727
	intel_ring_emit(ring, MI_USER_INTERRUPT);
728
	__intel_ring_advance(ring);
729 730 731 732

	return 0;
}

733 734 735 736 737 738 739
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

740 741 742 743 744 745 746 747
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
748 749 750
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
751
{
752 753 754
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
755 756
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
757

758 759 760 761 762 763
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

764
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
765

766
	ret = intel_ring_begin(waiter, 4);
767 768 769
	if (ret)
		return ret;

770 771
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
772
		intel_ring_emit(waiter, dw1 | wait_mbox);
773 774 775 776 777 778 779 780 781
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
782
	intel_ring_advance(waiter);
783 784 785 786

	return 0;
}

787 788
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
789 790
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
791 792 793 794 795 796
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
797
pc_render_add_request(struct intel_ring_buffer *ring)
798
{
799
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
800 801 802 803 804 805 806 807 808 809 810 811 812 813
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

814
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
815 816
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
817
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
818
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
819 820
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
821
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
822
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
823
	scratch_addr += 2 * CACHELINE_BYTES;
824
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
825
	scratch_addr += 2 * CACHELINE_BYTES;
826
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
827
	scratch_addr += 2 * CACHELINE_BYTES;
828
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
829
	scratch_addr += 2 * CACHELINE_BYTES;
830
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
831

832
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
833 834
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
835
			PIPE_CONTROL_NOTIFY);
836
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
837
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
838
	intel_ring_emit(ring, 0);
839
	__intel_ring_advance(ring);
840 841 842 843

	return 0;
}

844
static u32
845
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
846 847 848 849
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
850 851 852 853 854
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

855 856 857
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

858
static u32
859
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
860
{
861 862 863
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
864 865 866 867 868 869
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

870
static u32
871
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
872
{
873
	return ring->scratch.cpu_page[0];
874 875
}

M
Mika Kuoppala 已提交
876 877 878
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
879
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
880 881
}

882 883 884 885
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
886
	struct drm_i915_private *dev_priv = dev->dev_private;
887
	unsigned long flags;
888 889 890 891

	if (!dev->irq_enabled)
		return false;

892
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
893 894
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
895
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
896 897 898 899 900 901 902 903

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
904
	struct drm_i915_private *dev_priv = dev->dev_private;
905
	unsigned long flags;
906

907
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
908 909
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
910
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
911 912
}

913
static bool
914
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
915
{
916
	struct drm_device *dev = ring->dev;
917
	struct drm_i915_private *dev_priv = dev->dev_private;
918
	unsigned long flags;
919

920 921 922
	if (!dev->irq_enabled)
		return false;

923
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
924
	if (ring->irq_refcount++ == 0) {
925 926 927 928
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
929
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
930 931

	return true;
932 933
}

934
static void
935
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
936
{
937
	struct drm_device *dev = ring->dev;
938
	struct drm_i915_private *dev_priv = dev->dev_private;
939
	unsigned long flags;
940

941
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
942
	if (--ring->irq_refcount == 0) {
943 944 945 946
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
947
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
948 949
}

C
Chris Wilson 已提交
950 951 952 953
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
954
	struct drm_i915_private *dev_priv = dev->dev_private;
955
	unsigned long flags;
C
Chris Wilson 已提交
956 957 958 959

	if (!dev->irq_enabled)
		return false;

960
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
961
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
962 963 964 965
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
966
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
967 968 969 970 971 972 973 974

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
975
	struct drm_i915_private *dev_priv = dev->dev_private;
976
	unsigned long flags;
C
Chris Wilson 已提交
977

978
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
979
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
980 981 982 983
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
984
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
985 986
}

987
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
988
{
989
	struct drm_device *dev = ring->dev;
990
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
991 992 993 994 995 996 997
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
998
		case RCS:
999 1000
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1001
		case BCS:
1002 1003
			mmio = BLT_HWS_PGA_GEN7;
			break;
1004 1005 1006 1007 1008
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1009
		case VCS:
1010 1011
			mmio = BSD_HWS_PGA_GEN7;
			break;
1012
		case VECS:
B
Ben Widawsky 已提交
1013 1014
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1015 1016 1017 1018
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1019
		/* XXX: gen8 returns to sanity */
1020 1021 1022
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1023 1024
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1025

1026 1027 1028 1029 1030 1031 1032 1033
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1034
		u32 reg = RING_INSTPM(ring->mmio_base);
1035 1036 1037 1038

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1039 1040 1041 1042 1043 1044 1045 1046
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1047 1048
}

1049
static int
1050 1051 1052
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
1053
{
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1064 1065
}

1066
static int
1067
i9xx_add_request(struct intel_ring_buffer *ring)
1068
{
1069 1070 1071 1072 1073
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1074

1075 1076
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1077
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1078
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1079
	__intel_ring_advance(ring);
1080

1081
	return 0;
1082 1083
}

1084
static bool
1085
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1086 1087
{
	struct drm_device *dev = ring->dev;
1088
	struct drm_i915_private *dev_priv = dev->dev_private;
1089
	unsigned long flags;
1090 1091 1092 1093

	if (!dev->irq_enabled)
	       return false;

1094
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1095
	if (ring->irq_refcount++ == 0) {
1096
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1097 1098
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1099
					 GT_PARITY_ERROR(dev)));
1100 1101
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1102
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1103
	}
1104
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1105 1106 1107 1108 1109

	return true;
}

static void
1110
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1111 1112
{
	struct drm_device *dev = ring->dev;
1113
	struct drm_i915_private *dev_priv = dev->dev_private;
1114
	unsigned long flags;
1115

1116
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1117
	if (--ring->irq_refcount == 0) {
1118
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1119
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1120 1121
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1122
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1123
	}
1124
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1125 1126
}

B
Ben Widawsky 已提交
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1137
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1138
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1139
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1140
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1141
	}
1142
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1157
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1158
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1159
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1160
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1161
	}
1162
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1163 1164
}

1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1211
static int
1212
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1213
			 u64 offset, u32 length,
1214
			 unsigned flags)
1215
{
1216
	int ret;
1217

1218 1219 1220 1221
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1222
	intel_ring_emit(ring,
1223 1224
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1225
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1226
	intel_ring_emit(ring, offset);
1227 1228
	intel_ring_advance(ring);

1229 1230 1231
	return 0;
}

1232 1233
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1234
static int
1235
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1236
				u64 offset, u32 len,
1237
				unsigned flags)
1238
{
1239
	int ret;
1240

1241 1242 1243 1244
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1245

1246 1247 1248 1249 1250 1251
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1252
		u32 cs_offset = ring->scratch.gtt_offset;
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1281

1282 1283 1284 1285 1286
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1287
			 u64 offset, u32 len,
1288
			 unsigned flags)
1289 1290 1291 1292 1293 1294 1295
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1296
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1297
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1298
	intel_ring_advance(ring);
1299 1300 1301 1302

	return 0;
}

1303
static void cleanup_status_page(struct intel_ring_buffer *ring)
1304
{
1305
	struct drm_i915_gem_object *obj;
1306

1307 1308
	obj = ring->status_page.obj;
	if (obj == NULL)
1309 1310
		return;

1311
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1312
	i915_gem_object_ggtt_unpin(obj);
1313
	drm_gem_object_unreference(&obj->base);
1314
	ring->status_page.obj = NULL;
1315 1316
}

1317
static int init_status_page(struct intel_ring_buffer *ring)
1318
{
1319
	struct drm_i915_gem_object *obj;
1320

1321 1322
	if ((obj = ring->status_page.obj) == NULL) {
		int ret;
1323

1324 1325 1326 1327 1328
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1329

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

		ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1343

1344
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1345
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1346
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1347

1348 1349
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1350 1351 1352 1353

	return 0;
}

1354
static int init_phys_status_page(struct intel_ring_buffer *ring)
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1371
static int allocate_ring_buffer(struct intel_ring_buffer *ring)
1372
{
1373 1374
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1375
	struct drm_i915_gem_object *obj;
1376 1377
	int ret;

1378 1379
	if (ring->obj)
		return 0;
1380

1381 1382 1383 1384 1385
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1386 1387
	if (obj == NULL)
		return -ENOMEM;
1388

1389
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1390 1391
	if (ret)
		goto err_unref;
1392

1393 1394 1395 1396
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1397
	ring->virtual_start =
1398
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1399
			   ring->size);
1400
	if (ring->virtual_start == NULL) {
1401
		ret = -EINVAL;
1402
		goto err_unpin;
1403 1404
	}

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	ring->obj = obj;
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
{
	int ret;

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	ring->size = 32 * PAGE_SIZE;
1424
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
			return ret;
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
			return ret;
	}

	ret = allocate_ring_buffer(ring);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
		return ret;
	}
1444

1445 1446 1447 1448 1449
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1450
	if (IS_I830(dev) || IS_845G(dev))
1451
		ring->effective_size -= 2 * CACHELINE_BYTES;
1452

1453 1454
	i915_cmd_parser_init_ring(ring);

1455
	return ring->init(ring);
1456 1457
}

1458
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1459
{
1460
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1461

1462
	if (ring->obj == NULL)
1463 1464
		return;

1465 1466
	intel_stop_ring_buffer(ring);
	WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1467

1468
	iounmap(ring->virtual_start);
1469

B
Ben Widawsky 已提交
1470
	i915_gem_object_ggtt_unpin(ring->obj);
1471 1472
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1473 1474
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1475

Z
Zou Nan hai 已提交
1476 1477 1478
	if (ring->cleanup)
		ring->cleanup(ring);

1479
	cleanup_status_page(ring);
1480 1481
}

1482 1483 1484
static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
1485
	u32 seqno = 0, tail;
1486 1487 1488 1489 1490
	int ret;

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
1491

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1503
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1504 1505 1506 1507
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
1508
			tail = request->tail;
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

1523
	ret = i915_wait_seqno(ring, seqno);
1524 1525 1526
	if (ret)
		return ret;

1527
	ring->head = tail;
1528 1529 1530 1531 1532 1533 1534
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1535
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1536
{
1537
	struct drm_device *dev = ring->dev;
1538
	struct drm_i915_private *dev_priv = dev->dev_private;
1539
	unsigned long end;
1540
	int ret;
1541

1542 1543 1544 1545
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1546 1547 1548
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

C
Chris Wilson 已提交
1549
	trace_i915_ring_wait_begin(ring);
1550 1551 1552 1553 1554 1555
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1556

1557
	do {
1558 1559
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1560
		if (ring->space >= n) {
C
Chris Wilson 已提交
1561
			trace_i915_ring_wait_end(ring);
1562 1563 1564
			return 0;
		}

1565 1566
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1567 1568 1569 1570
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1571

1572
		msleep(1);
1573

1574 1575
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1576 1577
		if (ret)
			return ret;
1578
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1579
	trace_i915_ring_wait_end(ring);
1580 1581
	return -EBUSY;
}
1582

1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1611
	if (ring->outstanding_lazy_seqno) {
1612
		ret = i915_add_request(ring, NULL);
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1628 1629 1630
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1631
	if (ring->outstanding_lazy_seqno)
1632 1633
		return 0;

1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1644
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1645 1646
}

1647 1648
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
M
Mika Kuoppala 已提交
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1667 1668
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1669
{
1670
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1671
	int ret;
1672

1673 1674
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1675 1676
	if (ret)
		return ret;
1677

1678 1679 1680 1681
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1682 1683 1684 1685 1686
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1687 1688
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1689
}
1690

1691 1692 1693
/* Align the ring tail to a cacheline boundary */
int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
{
1694
	int num_dwords = (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1695 1696 1697 1698 1699
	int ret;

	if (num_dwords == 0)
		return 0;

1700
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1713
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1714
{
1715
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1716

1717
	BUG_ON(ring->outstanding_lazy_seqno);
1718

1719 1720 1721
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1722 1723
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1724
	}
1725

1726
	ring->set_seqno(ring, seqno);
1727
	ring->hangcheck.seqno = seqno;
1728
}
1729

1730
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1731
				     u32 value)
1732
{
1733
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1734 1735

       /* Every tail move must follow the sequence below */
1736 1737 1738 1739

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1740
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1741 1742 1743 1744
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1745

1746
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1747
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1748 1749 1750
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1751

1752
	/* Now that the ring is fully powered up, update the tail */
1753
	I915_WRITE_TAIL(ring, value);
1754 1755 1756 1757 1758
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1759
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1760
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1761 1762
}

1763 1764
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1765
{
1766
	uint32_t cmd;
1767 1768 1769 1770 1771 1772
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1773
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1774 1775
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1776 1777 1778 1779 1780 1781
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1782
	if (invalidate & I915_GEM_GPU_DOMAINS)
1783 1784
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1785
	intel_ring_emit(ring, cmd);
1786
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1787 1788 1789 1790 1791 1792 1793
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1794 1795
	intel_ring_advance(ring);
	return 0;
1796 1797
}

1798 1799
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1800
			      u64 offset, u32 len,
1801 1802
			      unsigned flags)
{
B
Ben Widawsky 已提交
1803 1804 1805
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1806 1807 1808 1809 1810 1811 1812
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1813
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
1814 1815
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
1816 1817 1818 1819 1820 1821
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1822 1823
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1824
			      u64 offset, u32 len,
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1843
static int
1844
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
B
Ben Widawsky 已提交
1845
			      u64 offset, u32 len,
1846
			      unsigned flags)
1847
{
1848
	int ret;
1849

1850 1851 1852
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1853

1854 1855 1856
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1857 1858 1859
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1860

1861
	return 0;
1862 1863
}

1864 1865
/* Blitter support (SandyBridge+) */

1866 1867
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1868
{
R
Rodrigo Vivi 已提交
1869
	struct drm_device *dev = ring->dev;
1870
	uint32_t cmd;
1871 1872
	int ret;

1873
	ret = intel_ring_begin(ring, 4);
1874 1875 1876
	if (ret)
		return ret;

1877
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1878 1879
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1880 1881 1882 1883 1884 1885
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1886
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1887
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1888
			MI_FLUSH_DW_OP_STOREDW;
1889
	intel_ring_emit(ring, cmd);
1890
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1891 1892 1893 1894 1895 1896 1897
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1898
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1899

1900
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1901 1902
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1903
	return 0;
Z
Zou Nan hai 已提交
1904 1905
}

1906 1907
int intel_init_render_ring_buffer(struct drm_device *dev)
{
1908
	struct drm_i915_private *dev_priv = dev->dev_private;
1909
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1910

1911 1912 1913 1914
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1915 1916
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1917
		ring->flush = gen7_render_ring_flush;
1918
		if (INTEL_INFO(dev)->gen == 6)
1919
			ring->flush = gen6_render_ring_flush;
1920
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1921
			ring->flush = gen8_render_ring_flush;
1922 1923 1924 1925 1926 1927
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1928
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1929
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1930
		ring->set_seqno = ring_set_seqno;
1931
		ring->semaphore.sync_to = gen6_ring_sync;
1932
		ring->semaphore.signal = gen6_signal;
1933 1934 1935 1936 1937 1938
		/*
		 * The current semaphore is only applied on pre-gen8 platform.
		 * And there is no VCS2 ring on the pre-gen8 platform. So the
		 * semaphore between RCS and VCS2 is initialized as INVALID.
		 * Gen8 will initialize the sema between VCS2 and RCS later.
		 */
1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
		ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
		ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
		ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
		ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
		ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
		ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
		ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
1949 1950
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1951
		ring->flush = gen4_render_ring_flush;
1952
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1953
		ring->set_seqno = pc_render_set_seqno;
1954 1955
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1956 1957
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1958
	} else {
1959
		ring->add_request = i9xx_add_request;
1960 1961 1962 1963
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1964
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1965
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1966 1967 1968 1969 1970 1971 1972
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1973
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1974
	}
1975
	ring->write_tail = ring_write_tail;
1976 1977
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1978 1979
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1980
	else if (INTEL_INFO(dev)->gen >= 6)
1981 1982 1983 1984 1985 1986 1987
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1988 1989 1990
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2002
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2003 2004 2005 2006 2007 2008
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2009 2010
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2011 2012
	}

2013
	return intel_init_ring_buffer(dev, ring);
2014 2015
}

2016 2017
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2018
	struct drm_i915_private *dev_priv = dev->dev_private;
2019
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
2020
	int ret;
2021

2022 2023 2024 2025
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2026
	if (INTEL_INFO(dev)->gen >= 6) {
2027 2028
		/* non-kms not supported on gen6+ */
		return -ENODEV;
2029
	}
2030 2031 2032 2033 2034

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2035 2036 2037 2038
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2039
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2040
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2041 2042 2043 2044 2045 2046 2047
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2048
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2049
	ring->write_tail = ring_write_tail;
2050 2051 2052 2053 2054 2055
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2056 2057
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2058 2059 2060 2061 2062 2063 2064

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
2065
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2066
		ring->effective_size -= 2 * CACHELINE_BYTES;
2067

2068 2069
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
2070 2071 2072 2073 2074
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

2075
	if (!I915_NEED_GFX_HWS(dev)) {
2076
		ret = init_phys_status_page(ring);
2077 2078 2079 2080
		if (ret)
			return ret;
	}

2081 2082 2083
	return 0;
}

2084 2085
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2086
	struct drm_i915_private *dev_priv = dev->dev_private;
2087
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2088

2089 2090 2091
	ring->name = "bsd ring";
	ring->id = VCS;

2092
	ring->write_tail = ring_write_tail;
2093
	if (INTEL_INFO(dev)->gen >= 6) {
2094
		ring->mmio_base = GEN6_BSD_RING_BASE;
2095 2096 2097
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2098
		ring->flush = gen6_bsd_ring_flush;
2099 2100
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2101
		ring->set_seqno = ring_set_seqno;
2102 2103 2104 2105 2106
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2107 2108
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2109 2110 2111 2112
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2113 2114
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2115
		}
2116
		ring->semaphore.sync_to = gen6_ring_sync;
2117
		ring->semaphore.signal = gen6_signal;
2118 2119 2120 2121 2122 2123
		/*
		 * The current semaphore is only applied on pre-gen8 platform.
		 * And there is no VCS2 ring on the pre-gen8 platform. So the
		 * semaphore between VCS and VCS2 is initialized as INVALID.
		 * Gen8 will initialize the sema between VCS2 and VCS later.
		 */
2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
		ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
		ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
		ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
		ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
		ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
		ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
		ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2134 2135 2136
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2137
		ring->add_request = i9xx_add_request;
2138
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2139
		ring->set_seqno = ring_set_seqno;
2140
		if (IS_GEN5(dev)) {
2141
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2142 2143 2144
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2145
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2146 2147 2148
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2149
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2150 2151 2152
	}
	ring->init = init_ring_common;

2153
	return intel_init_ring_buffer(dev, ring);
2154
}
2155

2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS2];

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

	ring->name = "bds2_ring";
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2185
	ring->semaphore.sync_to = gen6_ring_sync;
2186 2187 2188 2189 2190 2191
	/*
	 * The current semaphore is only applied on the pre-gen8. And there
	 * is no bsd2 ring on the pre-gen8. So now the semaphore_register
	 * between VCS2 and other ring is initialized as invalid.
	 * Gen8 will initialize the sema between VCS2 and other ring later.
	 */
2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2202 2203 2204 2205 2206 2207

	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2208 2209
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2210
	struct drm_i915_private *dev_priv = dev->dev_private;
2211
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2212

2213 2214 2215 2216 2217
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2218
	ring->flush = gen6_ring_flush;
2219 2220
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2221
	ring->set_seqno = ring_set_seqno;
2222 2223 2224 2225 2226
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2227
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2228 2229 2230 2231
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2232
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2233
	}
2234
	ring->semaphore.sync_to = gen6_ring_sync;
2235
	ring->semaphore.signal = gen6_signal;
2236 2237 2238 2239 2240 2241
	/*
	 * The current semaphore is only applied on pre-gen8 platform. And
	 * there is no VCS2 ring on the pre-gen8 platform. So the semaphore
	 * between BCS and VCS2 is initialized as INVALID.
	 * Gen8 will initialize the sema between BCS and VCS2 later.
	 */
2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2252
	ring->init = init_ring_common;
2253

2254
	return intel_init_ring_buffer(dev, ring);
2255
}
2256

B
Ben Widawsky 已提交
2257 2258
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2259
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2271 2272 2273

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2274
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2275 2276
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2277
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2278 2279 2280 2281
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2282
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2283
	}
2284
	ring->semaphore.sync_to = gen6_ring_sync;
2285
	ring->semaphore.signal = gen6_signal;
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2296 2297 2298 2299 2300
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353

void
intel_stop_ring_buffer(struct intel_ring_buffer *ring)
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}