amdgpu_vm.c 45.2 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
57
struct amdgpu_pte_update_params {
58 59
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
60 61 62 63
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
64 65 66 67
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
		     uint32_t flags);
68 69
	/* indicate update pt or its shadow */
	bool shadow;
70 71
};

72 73 74 75 76 77
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
78 79 80 81 82
/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
83
 * Calculate the number of page directory entries.
A
Alex Deucher 已提交
84 85 86 87 88 89 90 91 92 93 94
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
95
 * Calculate the size of the page directory in bytes.
A
Alex Deucher 已提交
96 97 98 99 100 101 102
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
103
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
104 105
 *
 * @vm: vm providing the BOs
106
 * @validated: head of validation list
107
 * @entry: entry to add
A
Alex Deucher 已提交
108 109
 *
 * Add the page directory to the list of BOs to
110
 * validate for command submission.
A
Alex Deucher 已提交
111
 */
112 113 114
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
115
{
116 117 118 119
	entry->robj = vm->page_directory;
	entry->priority = 0;
	entry->tv.bo = &vm->page_directory->tbo;
	entry->tv.shared = true;
120
	entry->user_pages = NULL;
121 122
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
123

124
/**
125
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
126
 *
127
 * @adev: amdgpu device pointer
128
 * @vm: vm providing the BOs
129 130
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
131
 *
132
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
133
 */
134 135 136
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
137
{
138
	uint64_t num_evictions;
139
	unsigned i;
140
	int r;
A
Alex Deucher 已提交
141

142 143 144 145 146
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
147
		return 0;
148

A
Alex Deucher 已提交
149
	/* add the vm page table to the list */
150
	for (i = 0; i <= vm->max_pde_used; ++i) {
151
		struct amdgpu_bo *bo = vm->page_tables[i].bo;
152

153
		if (!bo)
A
Alex Deucher 已提交
154 155
			continue;

156
		r = validate(param, bo);
157 158
		if (r)
			return r;
A
Alex Deucher 已提交
159
	}
160

161
	return 0;
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
	for (i = 0; i <= vm->max_pde_used; ++i) {
180
		struct amdgpu_bo *bo = vm->page_tables[i].bo;
181

182
		if (!bo)
183 184
			continue;

185
		ttm_bo_move_to_lru_tail(&bo->tbo);
186 187
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
188 189
}

190 191 192 193 194 195 196
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
197 198 199 200
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
201 202
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
203
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
204
 *
205
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
206
 */
207
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
208
		      struct amdgpu_sync *sync, struct dma_fence *fence,
209
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
210 211
{
	struct amdgpu_device *adev = ring->adev;
212
	uint64_t fence_context = adev->fence_context + ring->idx;
213
	struct dma_fence *updates = sync->last_vm_update;
214
	struct amdgpu_vm_id *id, *idle;
215
	struct dma_fence **fences;
216 217 218 219 220 221 222
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
223

224 225
	mutex_lock(&adev->vm_manager.lock);

226
	/* Check if we have an idle VMID */
227
	i = 0;
228
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
229 230
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
231
			break;
232
		++i;
233 234
	}

235
	/* If we can't find a idle VMID to use, wait till one becomes available */
236
	if (&idle->list == &adev->vm_manager.ids_lru) {
237 238
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
239
		struct dma_fence_array *array;
240 241 242
		unsigned j;

		for (j = 0; j < i; ++j)
243
			dma_fence_get(fences[j]);
244

245
		array = dma_fence_array_create(i, fences, fence_context,
246 247 248
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
249
				dma_fence_put(fences[j]);
250 251 252 253 254 255 256
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
257
		dma_fence_put(&array->base);
258 259 260 261 262 263 264 265 266
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

267
	job->vm_needs_flush = true;
268 269 270
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
271
		struct dma_fence *flushed;
272 273 274 275

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
276

277 278 279
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
280
		if (amdgpu_vm_is_gpu_reset(adev, id))
281
			continue;
282 283 284 285

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

286
		if (job->vm_pd_addr != id->pd_gpu_addr)
287 288
			continue;

289 290 291 292
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
293
		    !dma_fence_is_signaled(id->last_flush))
294 295 296 297
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
298
		    (!flushed || dma_fence_is_later(updates, flushed)))
299 300
			continue;

301 302 303
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
304 305 306
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
307

308
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
309 310
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
311

312 313
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
314
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
315

316 317
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
318

319
	} while (i != ring->idx);
320

321 322
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
323

324 325
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
326 327
	if (r)
		goto error;
328

329 330
	dma_fence_put(id->first);
	id->first = dma_fence_get(fence);
331

332
	dma_fence_put(id->last_flush);
333 334
	id->last_flush = NULL;

335 336
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
337

338
	id->pd_gpu_addr = job->vm_pd_addr;
339
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
340
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
341
	atomic64_set(&id->owner, vm->client_id);
342
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
343

344
	job->vm_id = id - adev->vm_manager.ids;
345
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
346 347

error:
348
	mutex_unlock(&adev->vm_manager.lock);
349
	return r;
A
Alex Deucher 已提交
350 351
}

352 353 354
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
355
	const struct amdgpu_ip_block *ip_block;
356

357
	if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
358 359 360 361 362 363 364
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

365
	if (ip_block->version->major <= 7) {
366 367
		/* gfx7 has no workaround */
		return true;
368
	} else if (ip_block->version->major == 8) {
369 370 371 372 373 374 375 376 377
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Deucher 已提交
378 379 380 381
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
382
 * @vm_id: vmid number to use
383
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
384
 *
385
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
386
 */
387
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
388
{
389
	struct amdgpu_device *adev = ring->adev;
390
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
391
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
392 393 394 395 396 397
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
398
	int r;
399 400

	if (ring->funcs->emit_pipeline_sync && (
401
	    job->vm_needs_flush || gds_switch_needed ||
402
	    amdgpu_vm_ring_has_compute_vm_bug(ring)))
403
		amdgpu_ring_emit_pipeline_sync(ring);
404

405 406
	if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
	    amdgpu_vm_is_gpu_reset(adev, id))) {
407
		struct dma_fence *fence;
408

409 410
		trace_amdgpu_vm_flush(job->vm_pd_addr, ring->idx, job->vm_id);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
411

412 413 414 415
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

416
		mutex_lock(&adev->vm_manager.lock);
417
		dma_fence_put(id->last_flush);
418
		id->last_flush = fence;
419
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
420
	}
421

422
	if (gds_switch_needed) {
423 424 425 426 427 428 429 430 431 432
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id,
					    job->gds_base, job->gds_size,
					    job->gws_base, job->gws_size,
					    job->oa_base, job->oa_size);
433
	}
434 435

	return 0;
436 437 438 439 440 441 442 443 444 445 446 447
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
448 449 450 451 452 453 454 455
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
456 457 458 459 460 461 462 463
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
464
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
484
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
485
 *
486
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
487 488 489 490 491 492 493 494 495
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
496 497 498 499
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
				  uint32_t flags)
A
Alex Deucher 已提交
500
{
501
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
502

503
	if (count < 3) {
504 505
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
506 507

	} else {
508
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
509 510 511 512
				      count, incr, flags);
	}
}

513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint32_t flags)
{
530
	uint64_t src = (params->src + (addr >> 12) * 8);
531

532 533 534 535

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
536 537
}

A
Alex Deucher 已提交
538
/**
539
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
540
 *
541
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
542 543 544
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
545
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
546
 */
547
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
548 549 550
{
	uint64_t result;

551 552
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
553

554 555
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
556

557
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
558 559 560 561

	return result;
}

562 563 564 565 566 567 568 569 570 571 572 573 574 575
/*
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
 * and updates the page directory.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
A
Alex Deucher 已提交
576
{
577
	struct amdgpu_bo *shadow;
578
	struct amdgpu_ring *ring;
579
	uint64_t pd_addr, shadow_addr;
A
Alex Deucher 已提交
580
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
581
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
582
	unsigned count = 0, pt_idx, ndw;
583
	struct amdgpu_job *job;
584
	struct amdgpu_pte_update_params params;
585
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
586

A
Alex Deucher 已提交
587 588
	int r;

589
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
590
	shadow = vm->page_directory->shadow;
591

A
Alex Deucher 已提交
592 593 594 595 596 597
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
	ndw += vm->max_pde_used * 6;

598 599 600 601 602 603 604 605 606 607 608
	pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

609 610
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
611
		return r;
612

613 614
	memset(&params, 0, sizeof(params));
	params.adev = adev;
615
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
616 617 618

	/* walk over the address space and update the page directory */
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
619
		struct amdgpu_bo *bo = vm->page_tables[pt_idx].bo;
A
Alex Deucher 已提交
620 621 622 623 624
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

625
		if (bo->shadow) {
626
			struct amdgpu_bo *pt_shadow = bo->shadow;
627

628 629
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
630 631 632 633
			if (r)
				return r;
		}

A
Alex Deucher 已提交
634
		pt = amdgpu_bo_gpu_offset(bo);
635 636 637 638
		if (vm->page_tables[pt_idx].addr == pt)
			continue;

		vm->page_tables[pt_idx].addr = pt;
A
Alex Deucher 已提交
639 640 641

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
642 643
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
644 645

			if (count) {
646 647 648 649 650 651 652
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
							      last_pt, count,
							      incr,
							      AMDGPU_PTE_VALID);

653 654 655
				amdgpu_vm_do_set_ptes(&params, last_pde,
						      last_pt, count, incr,
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
656 657 658 659
			}

			count = 1;
			last_pde = pde;
660
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
661 662 663 664 665 666
			last_pt = pt;
		} else {
			++count;
		}
	}

667 668 669 670 671
	if (count) {
		if (vm->page_directory->shadow)
			amdgpu_vm_do_set_ptes(&params, last_shadow, last_pt,
					      count, incr, AMDGPU_PTE_VALID);

672 673
		amdgpu_vm_do_set_ptes(&params, last_pde, last_pt,
				      count, incr, AMDGPU_PTE_VALID);
674
	}
A
Alex Deucher 已提交
675

676 677 678 679 680 681 682 683 684 685
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
		return 0;
	}

	amdgpu_ring_pad_ib(ring, params.ib);
	amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
			 AMDGPU_FENCE_OWNER_VM);
	if (shadow)
		amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
686
				 AMDGPU_FENCE_OWNER_VM);
687

688 689 690 691 692
	WARN_ON(params.ib->length_dw > ndw);
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
	if (r)
		goto error_free;
C
Chunming Zhou 已提交
693

694
	amdgpu_bo_fence(vm->page_directory, fence, true);
695 696 697
	dma_fence_put(vm->page_directory_fence);
	vm->page_directory_fence = dma_fence_get(fence);
	dma_fence_put(fence);
A
Alex Deucher 已提交
698 699

	return 0;
C
Chunming Zhou 已提交
700 701

error_free:
702
	amdgpu_job_free(job);
703
	return r;
A
Alex Deucher 已提交
704 705 706 707 708
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
709
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
710 711 712
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
713
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
714 715
 * @flags: mapping flags
 *
716
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
717
 */
718
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
719 720 721
				  struct amdgpu_vm *vm,
				  uint64_t start, uint64_t end,
				  uint64_t dst, uint32_t flags)
A
Alex Deucher 已提交
722
{
723 724
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

725
	uint64_t cur_pe_start, cur_nptes, cur_dst;
726
	uint64_t addr; /* next GPU address to be updated */
727 728 729 730 731 732 733 734
	uint64_t pt_idx;
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
	pt_idx = addr >> amdgpu_vm_block_size;
735
	pt = vm->page_tables[pt_idx].bo;
736 737 738
	if (params->shadow) {
		if (!pt->shadow)
			return;
739
		pt = pt->shadow;
740
	}
741 742 743 744 745 746 747
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
748
	cur_nptes = nptes;
749 750 751 752 753
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
754 755

	/* walk over the address space and update the page tables */
756 757
	while (addr < end) {
		pt_idx = addr >> amdgpu_vm_block_size;
758
		pt = vm->page_tables[pt_idx].bo;
759 760 761
		if (params->shadow) {
			if (!pt->shadow)
				return;
762
			pt = pt->shadow;
763
		}
A
Alex Deucher 已提交
764 765 766 767 768 769

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

770 771
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
772

773 774
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
775
			/* The next ptb is consecutive to current ptb.
776
			 * Don't call the update function now.
777 778
			 * Will update two ptbs together in future.
			*/
779
			cur_nptes += nptes;
780
		} else {
781 782
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
783

784
			cur_pe_start = next_pe_start;
785
			cur_nptes = nptes;
786
			cur_dst = dst;
A
Alex Deucher 已提交
787 788
		}

789
		/* for next ptb*/
A
Alex Deucher 已提交
790 791 792 793
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

794 795
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				struct amdgpu_vm *vm,
				uint64_t start, uint64_t end,
				uint64_t dst, uint32_t flags)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

832 833 834
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
835 836 837 838 839

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
840
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
	    (frag_start >= frag_end)) {

		amdgpu_vm_update_ptes(params, vm, start, end, dst, flags);
		return;
	}

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
		amdgpu_vm_update_ptes(params, vm, start, frag_start,
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
	amdgpu_vm_update_ptes(params, vm, frag_start, frag_end, dst,
856
			      flags | frag_flags);
857 858 859 860 861 862

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
		amdgpu_vm_update_ptes(params, vm, frag_end, end, dst, flags);
	}
A
Alex Deucher 已提交
863 864 865 866 867 868
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
869
 * @exclusive: fence we need to sync to
870 871
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
872
 * @vm: requested vm
873 874 875
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
876 877 878
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
879
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
880 881 882
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
883
				       struct dma_fence *exclusive,
884 885
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
886
				       struct amdgpu_vm *vm,
887 888
				       uint64_t start, uint64_t last,
				       uint32_t flags, uint64_t addr,
889
				       struct dma_fence **fence)
A
Alex Deucher 已提交
890
{
891
	struct amdgpu_ring *ring;
892
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
893
	unsigned nptes, ncmds, ndw;
894
	struct amdgpu_job *job;
895
	struct amdgpu_pte_update_params params;
896
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
897 898
	int r;

899 900 901 902
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	params.src = src;

903
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
904

905
	memset(&params, 0, sizeof(params));
906
	params.adev = adev;
907
	params.src = src;
908

909 910 911 912
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

913
	nptes = last - start + 1;
A
Alex Deucher 已提交
914 915 916 917 918 919 920 921 922 923

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

924
	if (src) {
A
Alex Deucher 已提交
925 926 927
		/* only copy commands needed */
		ndw += ncmds * 7;

928 929
		params.func = amdgpu_vm_do_copy_ptes;

930 931 932
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
933

934
		/* and also PTEs */
A
Alex Deucher 已提交
935 936
		ndw += nptes * 2;

937 938
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
939 940 941 942 943 944
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
945 946

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
947 948
	}

949 950
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
951
		return r;
952

953
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
954

955 956 957 958 959 960 961 962 963 964 965 966 967 968
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
969
		addr = 0;
970 971
	}

972 973 974 975
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

976
	r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
977 978 979
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
980

981 982 983 984
	r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
	if (r)
		goto error_free;

985 986 987
	params.shadow = true;
	amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
	params.shadow = false;
988
	amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
A
Alex Deucher 已提交
989

990 991
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
992 993
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
994 995
	if (r)
		goto error_free;
A
Alex Deucher 已提交
996

997
	amdgpu_bo_fence(vm->page_directory, f, true);
998 999
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1000
	return 0;
C
Chunming Zhou 已提交
1001 1002

error_free:
1003
	amdgpu_job_free(job);
1004
	return r;
A
Alex Deucher 已提交
1005 1006
}

1007 1008 1009 1010
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1011
 * @exclusive: fence we need to sync to
1012 1013
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1014 1015
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1016
 * @flags: HW flags for the mapping
1017
 * @nodes: array of drm_mm_nodes with the MC addresses
1018 1019 1020 1021 1022 1023 1024
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1025
				      struct dma_fence *exclusive,
1026
				      uint32_t gtt_flags,
1027
				      dma_addr_t *pages_addr,
1028 1029
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1030 1031
				      uint32_t flags,
				      struct drm_mm_node *nodes,
1032
				      struct dma_fence **fence)
1033
{
1034
	uint64_t pfn, src = 0, start = mapping->it.start;
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

	trace_amdgpu_vm_bo_update(mapping);

1047 1048 1049 1050 1051 1052
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1053
	}
1054

1055 1056 1057
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1058

1059 1060 1061 1062 1063 1064 1065 1066
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1067

1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

		last = min((uint64_t)mapping->it.last, start + max_entries - 1);
1081 1082
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1083 1084 1085 1086 1087
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1088 1089 1090 1091 1092
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1093
		start = last + 1;
1094 1095

	} while (unlikely(start != mapping->it.last + 1));
1096 1097 1098 1099

	return 0;
}

A
Alex Deucher 已提交
1100 1101 1102 1103 1104
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1105
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1106 1107 1108 1109 1110 1111
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1112
			bool clear)
A
Alex Deucher 已提交
1113 1114 1115
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1116
	dma_addr_t *pages_addr = NULL;
1117
	uint32_t gtt_flags, flags;
1118
	struct ttm_mem_reg *mem;
1119
	struct drm_mm_node *nodes;
1120
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1121 1122
	int r;

1123
	if (clear || !bo_va->bo) {
1124
		mem = NULL;
1125
		nodes = NULL;
1126 1127
		exclusive = NULL;
	} else {
1128 1129
		struct ttm_dma_tt *ttm;

1130
		mem = &bo_va->bo->tbo.mem;
1131 1132
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1133 1134 1135
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1136
		}
1137
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1138 1139
	}

1140 1141 1142 1143 1144 1145 1146 1147 1148
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1149

1150 1151 1152 1153 1154 1155
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1156 1157
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1158
					       mapping, flags, nodes,
1159
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1160 1161 1162 1163
		if (r)
			return r;
	}

1164 1165 1166 1167 1168 1169 1170 1171
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1172
	spin_lock(&vm->status_lock);
1173
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1174
	list_del_init(&bo_va->vm_status);
1175
	if (clear)
1176
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1177 1178 1179 1180 1181
	spin_unlock(&vm->status_lock);

	return 0;
}

1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
	enable = !!atomic_read(&adev->vm_manager.num_prt_mappings);
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

/**
 * amdgpu_vm_prt - callback for updating the PRT status
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

	amdgpu_vm_update_prt_state(cb->adev);
	kfree(cb);
}

/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    atomic_dec_return(&adev->vm_manager.num_prt_mappings) == 0) {
		struct amdgpu_prt_cb *cb = kmalloc(sizeof(struct amdgpu_prt_cb),
						   GFP_KERNEL);

		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb)) {
			amdgpu_vm_update_prt_state(adev);
			kfree(cb);
		}
	}
	kfree(mapping);
}

A
Alex Deucher 已提交
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping;
1252
	struct dma_fence *fence = NULL;
A
Alex Deucher 已提交
1253 1254 1255 1256 1257 1258
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1259

1260
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1261 1262 1263 1264
					       0, 0, &fence);
		amdgpu_vm_free_mapping(adev, vm, mapping, fence);
		if (r) {
			dma_fence_put(fence);
A
Alex Deucher 已提交
1265
			return r;
1266
		}
A
Alex Deucher 已提交
1267 1268

	}
1269
	dma_fence_put(fence);
A
Alex Deucher 已提交
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1286
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1287
{
1288
	struct amdgpu_bo_va *bo_va = NULL;
1289
	int r = 0;
A
Alex Deucher 已提交
1290 1291 1292 1293 1294 1295

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1296

1297
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1298 1299 1300 1301 1302 1303 1304
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1305
	if (bo_va)
1306
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1307 1308

	return r;
A
Alex Deucher 已提交
1309 1310 1311 1312 1313 1314 1315 1316 1317
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1318
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1338 1339
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1340
	INIT_LIST_HEAD(&bo_va->vm_status);
1341

1342 1343
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1360
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1361 1362 1363 1364
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1365
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1366 1367 1368 1369 1370 1371 1372 1373
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

1374 1375
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1376
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1377 1378
		return -EINVAL;

1379 1380 1381 1382 1383 1384 1385 1386 1387
	if (flags & AMDGPU_PTE_PRT) {
		/* Check if we have PRT hardware support */
		if (!adev->gart.gart_funcs->set_prt)
			return -EINVAL;

		if (atomic_inc_return(&adev->vm_manager.num_prt_mappings) == 1)
			amdgpu_vm_update_prt_state(adev);
	}

A
Alex Deucher 已提交
1388
	/* make sure object fit at this offset */
1389
	eaddr = saddr + size - 1;
1390 1391
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1392 1393 1394
		return -EINVAL;

	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1395 1396
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
A
Alex Deucher 已提交
1397 1398 1399 1400 1401 1402 1403
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1404
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1405 1406 1407 1408 1409 1410 1411 1412
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
		r = -EINVAL;
1413
		goto error;
A
Alex Deucher 已提交
1414 1415 1416 1417 1418
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping) {
		r = -ENOMEM;
1419
		goto error;
A
Alex Deucher 已提交
1420 1421 1422 1423
	}

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1424
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1425 1426 1427
	mapping->offset = offset;
	mapping->flags = flags;

1428
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
	interval_tree_insert(&mapping->it, &vm->va);

	/* Make sure the page tables are allocated */
	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

	if (eaddr > vm->max_pde_used)
		vm->max_pde_used = eaddr;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1442
		struct reservation_object *resv = vm->page_directory->tbo.resv;
A
Alex Deucher 已提交
1443 1444
		struct amdgpu_bo *pt;

1445
		if (vm->page_tables[pt_idx].bo)
A
Alex Deucher 已提交
1446 1447 1448 1449
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
1450
				     AMDGPU_GEM_DOMAIN_VRAM,
1451
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
1452
				     AMDGPU_GEM_CREATE_SHADOW |
1453 1454
				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
				     AMDGPU_GEM_CREATE_VRAM_CLEARED,
1455
				     NULL, resv, &pt);
1456
		if (r)
A
Alex Deucher 已提交
1457
			goto error_free;
1458

1459 1460 1461 1462 1463
		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
		pt->parent = amdgpu_bo_ref(vm->page_directory);

1464
		vm->page_tables[pt_idx].bo = pt;
A
Alex Deucher 已提交
1465 1466 1467 1468 1469 1470 1471 1472
		vm->page_tables[pt_idx].addr = 0;
	}

	return 0;

error_free:
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1473
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1474
	amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
1475

1476
error:
A
Alex Deucher 已提交
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
	return r;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1490
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1491 1492 1493 1494 1495 1496 1497
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1498
	bool valid = true;
A
Alex Deucher 已提交
1499

1500
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1501

1502
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1503 1504 1505 1506
		if (mapping->it.start == saddr)
			break;
	}

1507 1508 1509 1510 1511 1512 1513 1514
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1515
		if (&mapping->list == &bo_va->invalids)
1516
			return -ENOENT;
A
Alex Deucher 已提交
1517
	}
1518

A
Alex Deucher 已提交
1519 1520
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1521
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1522

1523
	if (valid)
A
Alex Deucher 已提交
1524
		list_add(&mapping->list, &vm->freed);
1525
	else
1526 1527
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537

	return 0;
}

/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1538
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1554
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1555 1556
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1557
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1558 1559 1560 1561 1562
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1563 1564
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1565
	}
1566

1567
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1578
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1579 1580 1581 1582 1583 1584 1585
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1586 1587
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1588
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1589
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1590 1591 1592 1593 1594 1595 1596 1597 1598
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1599
 * Init @vm fields.
A
Alex Deucher 已提交
1600 1601 1602 1603 1604
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1605
	unsigned pd_size, pd_entries;
1606 1607
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1608
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1609 1610
	int i, r;

1611 1612
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1613
	vm->va = RB_ROOT;
1614
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
1615 1616
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1617
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1618
	INIT_LIST_HEAD(&vm->freed);
1619

A
Alex Deucher 已提交
1620 1621 1622 1623
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1624
	vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
A
Alex Deucher 已提交
1625 1626 1627 1628 1629
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1630
	/* create scheduler entity for page table updates */
1631 1632 1633 1634

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1635 1636 1637 1638
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
1639
		goto err;
1640

1641 1642
	vm->page_directory_fence = NULL;

A
Alex Deucher 已提交
1643
	r = amdgpu_bo_create(adev, pd_size, align, true,
1644
			     AMDGPU_GEM_DOMAIN_VRAM,
1645
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
1646
			     AMDGPU_GEM_CREATE_SHADOW |
1647 1648
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
1649
			     NULL, NULL, &vm->page_directory);
A
Alex Deucher 已提交
1650
	if (r)
1651 1652
		goto error_free_sched_entity;

1653
	r = amdgpu_bo_reserve(vm->page_directory, false);
1654 1655 1656
	if (r)
		goto error_free_page_directory;

1657
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
1658
	amdgpu_bo_unreserve(vm->page_directory);
A
Alex Deucher 已提交
1659 1660

	return 0;
1661 1662

error_free_page_directory:
1663
	amdgpu_bo_unref(&vm->page_directory->shadow);
1664 1665 1666 1667 1668 1669
	amdgpu_bo_unref(&vm->page_directory);
	vm->page_directory = NULL;

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

1670 1671 1672
err:
	drm_free_large(vm->page_tables);

1673
	return r;
A
Alex Deucher 已提交
1674 1675 1676 1677 1678 1679 1680 1681
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1682
 * Tear down @vm.
A
Alex Deucher 已提交
1683 1684 1685 1686 1687 1688 1689
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
	int i;

1690
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
1691

A
Alex Deucher 已提交
1692 1693 1694 1695 1696 1697 1698 1699 1700
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
1701 1702 1703
		if (mapping->flags & AMDGPU_PTE_PRT)
			continue;

A
Alex Deucher 已提交
1704 1705 1706
		list_del(&mapping->list);
		kfree(mapping);
	}
1707
	amdgpu_vm_clear_freed(adev, vm);
A
Alex Deucher 已提交
1708

1709
	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++) {
1710
		struct amdgpu_bo *pt = vm->page_tables[i].bo;
1711 1712 1713 1714 1715 1716

		if (!pt)
			continue;

		amdgpu_bo_unref(&pt->shadow);
		amdgpu_bo_unref(&pt);
1717
	}
1718
	drm_free_large(vm->page_tables);
A
Alex Deucher 已提交
1719

1720
	amdgpu_bo_unref(&vm->page_directory->shadow);
A
Alex Deucher 已提交
1721
	amdgpu_bo_unref(&vm->page_directory);
1722
	dma_fence_put(vm->page_directory_fence);
A
Alex Deucher 已提交
1723
}
1724

1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
1739 1740
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
1741
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
1742 1743
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
1744
	}
1745

1746 1747
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
1748 1749 1750
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

1751
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
1752
	atomic64_set(&adev->vm_manager.client_counter, 0);
1753 1754
	spin_lock_init(&adev->vm_manager.prt_lock);
	atomic_set(&adev->vm_manager.num_prt_mappings, 0);
1755 1756
}

1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

1768 1769 1770
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

1771
		dma_fence_put(adev->vm_manager.ids[i].first);
1772
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
1773
		dma_fence_put(id->flushed_updates);
1774
		dma_fence_put(id->last_flush);
1775
	}
1776
}