amdgpu_vm.c 41.6 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
57
struct amdgpu_pte_update_params {
58 59
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
60 61 62 63 64 65
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
};

A
Alex Deucher 已提交
66 67 68 69 70
/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
71
 * Calculate the number of page directory entries.
A
Alex Deucher 已提交
72 73 74 75 76 77 78 79 80 81 82
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
83
 * Calculate the size of the page directory in bytes.
A
Alex Deucher 已提交
84 85 86 87 88 89 90
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
91
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
92 93
 *
 * @vm: vm providing the BOs
94
 * @validated: head of validation list
95
 * @entry: entry to add
A
Alex Deucher 已提交
96 97
 *
 * Add the page directory to the list of BOs to
98
 * validate for command submission.
A
Alex Deucher 已提交
99
 */
100 101 102
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
103
{
104 105 106 107
	entry->robj = vm->page_directory;
	entry->priority = 0;
	entry->tv.bo = &vm->page_directory->tbo;
	entry->tv.shared = true;
108
	entry->user_pages = NULL;
109 110
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
111

112
/**
113
 * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
114
 *
115
 * @adev: amdgpu device pointer
116
 * @vm: vm providing the BOs
117
 * @duplicates: head of duplicates list
A
Alex Deucher 已提交
118
 *
119 120
 * Add the page directory to the BO duplicates list
 * for command submission.
A
Alex Deucher 已提交
121
 */
122 123
void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			  struct list_head *duplicates)
A
Alex Deucher 已提交
124
{
125
	uint64_t num_evictions;
126
	unsigned i;
A
Alex Deucher 已提交
127

128 129 130 131 132 133 134
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
		return;

A
Alex Deucher 已提交
135
	/* add the vm page table to the list */
136 137 138 139
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
A
Alex Deucher 已提交
140 141
			continue;

142
		list_add(&entry->tv.head, duplicates);
A
Alex Deucher 已提交
143
	}
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170

}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
			continue;

		ttm_bo_move_to_lru_tail(&entry->robj->tbo);
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
171 172
}

173 174 175 176 177 178 179
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
180 181 182 183
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
184 185
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
186
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
187
 *
188
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
189
 */
190
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
191
		      struct amdgpu_sync *sync, struct fence *fence,
192
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
193 194
{
	struct amdgpu_device *adev = ring->adev;
195
	uint64_t fence_context = adev->fence_context + ring->idx;
196
	struct fence *updates = sync->last_vm_update;
197
	struct amdgpu_vm_id *id, *idle;
198 199 200 201 202 203 204 205
	struct fence **fences;
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
206

207 208
	mutex_lock(&adev->vm_manager.lock);

209
	/* Check if we have an idle VMID */
210
	i = 0;
211
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
212 213
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
214
			break;
215
		++i;
216 217
	}

218
	/* If we can't find a idle VMID to use, wait till one becomes available */
219
	if (&idle->list == &adev->vm_manager.ids_lru) {
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
		struct fence_array *array;
		unsigned j;

		for (j = 0; j < i; ++j)
			fence_get(fences[j]);

		array = fence_array_create(i, fences, fence_context,
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
				fence_put(fences[j]);
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
		fence_put(&array->base);
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

250
	job->vm_needs_flush = true;
251 252 253 254 255 256 257 258
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
		struct fence *flushed;

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
259

260 261 262
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
263
		if (amdgpu_vm_is_gpu_reset(adev, id))
264
			continue;
265 266 267 268

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

269
		if (job->vm_pd_addr != id->pd_gpu_addr)
270 271
			continue;

272 273 274 275 276
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
		    !fence_is_signaled(id->last_flush))
277 278 279 280 281 282 283
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
		    (!flushed || fence_is_later(updates, flushed)))
			continue;

284 285 286
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
287 288 289
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
290

291
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
292 293
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
294

295 296
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
297
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
298

299 300
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
301

302
	} while (i != ring->idx);
303

304 305
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
306

307 308
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
309 310
	if (r)
		goto error;
311

312 313
	fence_put(id->first);
	id->first = fence_get(fence);
314

315 316 317
	fence_put(id->last_flush);
	id->last_flush = NULL;

318 319
	fence_put(id->flushed_updates);
	id->flushed_updates = fence_get(updates);
320

321
	id->pd_gpu_addr = job->vm_pd_addr;
322
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
323
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
324
	atomic64_set(&id->owner, vm->client_id);
325
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
326

327
	job->vm_id = id - adev->vm_manager.ids;
328
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
329 330

error:
331
	mutex_unlock(&adev->vm_manager.lock);
332
	return r;
A
Alex Deucher 已提交
333 334
}

335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	const struct amdgpu_ip_block_version *ip_block;

	if (ring->type != AMDGPU_RING_TYPE_COMPUTE)
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

	if (ip_block->major <= 7) {
		/* gfx7 has no workaround */
		return true;
	} else if (ip_block->major == 8) {
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Deucher 已提交
361 362 363 364
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
365
 * @vm_id: vmid number to use
366
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
367
 *
368
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
369
 */
370
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
371
{
372
	struct amdgpu_device *adev = ring->adev;
373
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
374
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
375 376 377 378 379 380
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
381
	int r;
382 383

	if (ring->funcs->emit_pipeline_sync && (
384
	    job->vm_needs_flush || gds_switch_needed ||
385
	    amdgpu_vm_ring_has_compute_vm_bug(ring)))
386
		amdgpu_ring_emit_pipeline_sync(ring);
387

388 389
	if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
	    amdgpu_vm_is_gpu_reset(adev, id))) {
390 391
		struct fence *fence;

392 393
		trace_amdgpu_vm_flush(job->vm_pd_addr, ring->idx, job->vm_id);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
394

395 396 397 398
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

399
		mutex_lock(&adev->vm_manager.lock);
400 401
		fence_put(id->last_flush);
		id->last_flush = fence;
402
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
403
	}
404

405
	if (gds_switch_needed) {
406 407 408 409 410 411 412 413 414 415
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id,
					    job->gds_base, job->gds_size,
					    job->gws_base, job->gws_size,
					    job->oa_base, job->oa_size);
416
	}
417 418

	return 0;
419 420 421 422 423 424 425 426 427 428 429 430
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
431 432 433 434 435 436 437 438
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
439 440 441 442 443 444 445 446
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
447
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
 * amdgpu_vm_update_pages - helper to call the right asic function
 *
469
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
470 471 472 473 474 475 476 477 478
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
479
static void amdgpu_vm_update_pages(struct amdgpu_pte_update_params *params,
A
Alex Deucher 已提交
480 481
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
482
				   uint32_t flags)
A
Alex Deucher 已提交
483 484 485
{
	trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);

486
	if (params->src) {
487
		amdgpu_vm_copy_pte(params->adev, params->ib,
488
			pe, (params->src + (addr >> 12) * 8), count);
A
Alex Deucher 已提交
489

490
	} else if (count < 3) {
491 492
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
493 494

	} else {
495
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
496 497 498 499 500 501 502 503 504
				      count, incr, flags);
	}
}

/**
 * amdgpu_vm_clear_bo - initially clear the page dir/table
 *
 * @adev: amdgpu_device pointer
 * @bo: bo to clear
505 506
 *
 * need to reserve bo first before calling it.
A
Alex Deucher 已提交
507 508
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
509
			      struct amdgpu_vm *vm,
A
Alex Deucher 已提交
510 511
			      struct amdgpu_bo *bo)
{
512
	struct amdgpu_ring *ring;
513
	struct fence *fence = NULL;
514
	struct amdgpu_job *job;
515
	struct amdgpu_pte_update_params params;
A
Alex Deucher 已提交
516 517 518 519
	unsigned entries;
	uint64_t addr;
	int r;

520 521
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

M
monk.liu 已提交
522 523 524 525
	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

A
Alex Deucher 已提交
526 527
	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
	if (r)
528
		goto error;
A
Alex Deucher 已提交
529 530 531 532

	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

533 534
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
535
		goto error;
A
Alex Deucher 已提交
536

537 538
	memset(&params, 0, sizeof(params));
	params.adev = adev;
539
	params.ib = &job->ibs[0];
540
	amdgpu_vm_update_pages(&params, addr, 0, entries, 0, 0);
541 542 543
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
544 545
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
A
Alex Deucher 已提交
546 547 548
	if (r)
		goto error_free;

549
	amdgpu_bo_fence(bo, fence, true);
550
	fence_put(fence);
551
	return 0;
552

A
Alex Deucher 已提交
553
error_free:
554
	amdgpu_job_free(job);
A
Alex Deucher 已提交
555

556
error:
A
Alex Deucher 已提交
557 558 559 560
	return r;
}

/**
561
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
562
 *
563
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
564 565 566
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
567
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
568
 */
569
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
570 571 572
{
	uint64_t result;

573 574
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
575

576 577
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
578

579
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
580 581 582 583 584 585 586 587 588 589 590 591 592

	return result;
}

/**
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
593
 * and updates the page directory.
A
Alex Deucher 已提交
594 595 596 597 598
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
{
599
	struct amdgpu_ring *ring;
A
Alex Deucher 已提交
600 601 602 603 604
	struct amdgpu_bo *pd = vm->page_directory;
	uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
	uint64_t last_pde = ~0, last_pt = ~0;
	unsigned count = 0, pt_idx, ndw;
605
	struct amdgpu_job *job;
606
	struct amdgpu_pte_update_params params;
607
	struct fence *fence = NULL;
C
Chunming Zhou 已提交
608

A
Alex Deucher 已提交
609 610
	int r;

611 612
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
613 614 615 616 617 618
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
	ndw += vm->max_pde_used * 6;

619 620
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
621
		return r;
622

623 624
	memset(&params, 0, sizeof(params));
	params.adev = adev;
625
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
626 627 628

	/* walk over the address space and update the page directory */
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
629
		struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

		pt = amdgpu_bo_gpu_offset(bo);
		if (vm->page_tables[pt_idx].addr == pt)
			continue;
		vm->page_tables[pt_idx].addr = pt;

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
		    ((last_pt + incr * count) != pt)) {

			if (count) {
645 646
				amdgpu_vm_update_pages(&params, last_pde,
						       last_pt, count, incr,
647
						       AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
648 649 650 651 652 653 654 655 656 657 658
			}

			count = 1;
			last_pde = pde;
			last_pt = pt;
		} else {
			++count;
		}
	}

	if (count)
659
		amdgpu_vm_update_pages(&params, last_pde, last_pt,
660
					count, incr, AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
661

662 663
	if (params.ib->length_dw != 0) {
		amdgpu_ring_pad_ib(ring, params.ib);
664 665
		amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM);
666
		WARN_ON(params.ib->length_dw > ndw);
667 668
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
669 670
		if (r)
			goto error_free;
671

672
		amdgpu_bo_fence(pd, fence, true);
673 674
		fence_put(vm->page_directory_fence);
		vm->page_directory_fence = fence_get(fence);
675
		fence_put(fence);
C
Chunming Zhou 已提交
676

677 678
	} else {
		amdgpu_job_free(job);
C
Chunming Zhou 已提交
679
	}
A
Alex Deucher 已提交
680 681

	return 0;
C
Chunming Zhou 已提交
682 683

error_free:
684
	amdgpu_job_free(job);
685
	return r;
A
Alex Deucher 已提交
686 687 688 689 690
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
691
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
692 693 694
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
695
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
696 697
 * @flags: mapping flags
 *
698
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
699
 */
700
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
701 702 703
				  struct amdgpu_vm *vm,
				  uint64_t start, uint64_t end,
				  uint64_t dst, uint32_t flags)
A
Alex Deucher 已提交
704
{
705 706
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

707
	uint64_t cur_pe_start, cur_nptes, cur_dst;
708
	uint64_t addr; /* next GPU address to be updated */
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
	uint64_t pt_idx;
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
	pt_idx = addr >> amdgpu_vm_block_size;
	pt = vm->page_tables[pt_idx].entry.robj;

	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
726
	cur_nptes = nptes;
727 728 729 730 731
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
732 733

	/* walk over the address space and update the page tables */
734 735 736
	while (addr < end) {
		pt_idx = addr >> amdgpu_vm_block_size;
		pt = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
737 738 739 740 741 742

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

743 744
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
745

746
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start) {
747
			/* The next ptb is consecutive to current ptb.
748
			 * Don't call amdgpu_vm_update_pages now.
749 750
			 * Will update two ptbs together in future.
			*/
751
			cur_nptes += nptes;
752
		} else {
753 754 755
			amdgpu_vm_update_pages(params, cur_pe_start, cur_dst,
					       cur_nptes, AMDGPU_GPU_PAGE_SIZE,
					       flags);
A
Alex Deucher 已提交
756

757
			cur_pe_start = next_pe_start;
758
			cur_nptes = nptes;
759
			cur_dst = dst;
A
Alex Deucher 已提交
760 761
		}

762
		/* for next ptb*/
A
Alex Deucher 已提交
763 764 765 766
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
	amdgpu_vm_update_pages(params, cur_pe_start, cur_dst, cur_nptes,
			       AMDGPU_GPU_PAGE_SIZE, flags);
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				struct amdgpu_vm *vm,
				uint64_t start, uint64_t end,
				uint64_t dst, uint32_t flags)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

805
	const uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
806 807 808 809

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

810 811
	uint32_t frag;

812
	/* system pages are non continuously */
813
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
814 815 816 817 818 819
	    (frag_start >= frag_end)) {

		amdgpu_vm_update_ptes(params, vm, start, end, dst, flags);
		return;
	}

820 821 822 823
	/* use more than 64KB fragment size if possible */
	frag = lower_32_bits(frag_start | frag_end);
	frag = likely(frag) ? __ffs(frag) : 31;

824 825 826 827 828 829 830 831 832
	/* handle the 4K area at the beginning */
	if (start != frag_start) {
		amdgpu_vm_update_ptes(params, vm, start, frag_start,
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
	amdgpu_vm_update_ptes(params, vm, frag_start, frag_end, dst,
833
			      flags | AMDGPU_PTE_FRAG(frag));
834 835 836 837 838 839

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
		amdgpu_vm_update_ptes(params, vm, frag_end, end, dst, flags);
	}
A
Alex Deucher 已提交
840 841 842 843 844 845
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
846
 * @exclusive: fence we need to sync to
847 848
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
849
 * @vm: requested vm
850 851 852
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
853 854 855
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
856
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
857 858 859
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
860
				       struct fence *exclusive,
861 862
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
863
				       struct amdgpu_vm *vm,
864 865 866
				       uint64_t start, uint64_t last,
				       uint32_t flags, uint64_t addr,
				       struct fence **fence)
A
Alex Deucher 已提交
867
{
868
	struct amdgpu_ring *ring;
869
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
870
	unsigned nptes, ncmds, ndw;
871
	struct amdgpu_job *job;
872
	struct amdgpu_pte_update_params params;
873
	struct fence *f = NULL;
A
Alex Deucher 已提交
874 875
	int r;

876
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
877

878
	memset(&params, 0, sizeof(params));
879
	params.adev = adev;
880
	params.src = src;
881

882 883 884 885
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

886
	nptes = last - start + 1;
A
Alex Deucher 已提交
887 888 889 890 891 892 893 894 895 896

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

897
	if (src) {
A
Alex Deucher 已提交
898 899 900
		/* only copy commands needed */
		ndw += ncmds * 7;

901 902 903
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
904

905
		/* and also PTEs */
A
Alex Deucher 已提交
906 907 908 909 910 911 912 913 914 915
		ndw += nptes * 2;

	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
	}

916 917
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
918
		return r;
919

920
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
921

922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
	}

938 939 940 941
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

942
	r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
943 944 945
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
946

947 948 949 950
	r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
	if (r)
		goto error_free;

951
	amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
A
Alex Deucher 已提交
952

953 954
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
955 956
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
957 958
	if (r)
		goto error_free;
A
Alex Deucher 已提交
959

960
	amdgpu_bo_fence(vm->page_directory, f, true);
961 962 963 964
	if (fence) {
		fence_put(*fence);
		*fence = fence_get(f);
	}
965
	fence_put(f);
A
Alex Deucher 已提交
966
	return 0;
C
Chunming Zhou 已提交
967 968

error_free:
969
	amdgpu_job_free(job);
970
	return r;
A
Alex Deucher 已提交
971 972
}

973 974 975 976
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
977
 * @exclusive: fence we need to sync to
978 979
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
980 981 982
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
 * @addr: addr to set the area to
983
 * @flags: HW flags for the mapping
984 985 986 987 988 989 990
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
991
				      struct fence *exclusive,
992
				      uint32_t gtt_flags,
993
				      dma_addr_t *pages_addr,
994 995
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
996 997
				      uint32_t flags, uint64_t addr,
				      struct fence **fence)
998 999 1000
{
	const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;

1001
	uint64_t src = 0, start = mapping->it.start;
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

	trace_amdgpu_vm_bo_update(mapping);

1014
	if (pages_addr) {
1015 1016 1017 1018
		if (flags == gtt_flags)
			src = adev->gart.table_addr + (addr >> 12) * 8;
		addr = 0;
	}
1019 1020
	addr += mapping->offset;

1021
	if (!pages_addr || src)
1022 1023
		return amdgpu_vm_bo_update_mapping(adev, exclusive,
						   src, pages_addr, vm,
1024 1025 1026 1027 1028 1029
						   start, mapping->it.last,
						   flags, addr, fence);

	while (start != mapping->it.last + 1) {
		uint64_t last;

1030
		last = min((uint64_t)mapping->it.last, start + max_size - 1);
1031 1032
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1033 1034 1035 1036 1037 1038
						start, last, flags, addr,
						fence);
		if (r)
			return r;

		start = last + 1;
1039
		addr += max_size * AMDGPU_GPU_PAGE_SIZE;
1040 1041 1042 1043 1044
	}

	return 0;
}

A
Alex Deucher 已提交
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
 * @mem: ttm mem
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 *
 * Object have to be reserved and mutex must be locked!
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
			struct ttm_mem_reg *mem)
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1063
	dma_addr_t *pages_addr = NULL;
1064
	uint32_t gtt_flags, flags;
1065
	struct fence *exclusive;
A
Alex Deucher 已提交
1066 1067 1068 1069
	uint64_t addr;
	int r;

	if (mem) {
1070 1071
		struct ttm_dma_tt *ttm;

1072
		addr = (u64)mem->start << PAGE_SHIFT;
1073 1074
		switch (mem->mem_type) {
		case TTM_PL_TT:
1075 1076 1077
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1078 1079 1080
			break;

		case TTM_PL_VRAM:
A
Alex Deucher 已提交
1081
			addr += adev->vm_manager.vram_base_offset;
1082 1083 1084 1085 1086
			break;

		default:
			break;
		}
1087 1088

		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1089 1090
	} else {
		addr = 0;
1091
		exclusive = NULL;
A
Alex Deucher 已提交
1092 1093 1094
	}

	flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
1095
	gtt_flags = (adev == bo_va->bo->adev) ? flags : 0;
A
Alex Deucher 已提交
1096

1097 1098 1099 1100 1101 1102
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1103 1104
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1105 1106
					       mapping, flags, addr,
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1107 1108 1109 1110
		if (r)
			return r;
	}

1111 1112 1113 1114 1115 1116 1117 1118
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1119
	spin_lock(&vm->status_lock);
1120
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1121
	list_del_init(&bo_va->vm_status);
1122 1123
	if (!mem)
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	spin_unlock(&vm->status_lock);

	return 0;
}

/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping;
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1150

1151
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1152
					       0, 0, NULL);
A
Alex Deucher 已提交
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
		kfree(mapping);
		if (r)
			return r;

	}
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1174
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1175
{
1176
	struct amdgpu_bo_va *bo_va = NULL;
1177
	int r = 0;
A
Alex Deucher 已提交
1178 1179 1180 1181 1182 1183

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1184

A
Alex Deucher 已提交
1185 1186 1187 1188 1189 1190 1191 1192
		r = amdgpu_vm_bo_update(adev, bo_va, NULL);
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1193
	if (bo_va)
1194
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1195 1196

	return r;
A
Alex Deucher 已提交
1197 1198 1199 1200 1201 1202 1203 1204 1205
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1206
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1226 1227
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1228
	INIT_LIST_HEAD(&bo_va->vm_status);
1229

A
Alex Deucher 已提交
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	list_add_tail(&bo_va->bo_list, &bo->va);

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1247
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
		     uint64_t size, uint32_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

1261 1262
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1263
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1264 1265
		return -EINVAL;

A
Alex Deucher 已提交
1266
	/* make sure object fit at this offset */
1267
	eaddr = saddr + size - 1;
1268
	if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1269 1270 1271
		return -EINVAL;

	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1272 1273
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
A
Alex Deucher 已提交
1274 1275 1276 1277 1278 1279 1280
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1281
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1282 1283 1284 1285 1286 1287 1288 1289
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
		r = -EINVAL;
1290
		goto error;
A
Alex Deucher 已提交
1291 1292 1293 1294 1295
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping) {
		r = -ENOMEM;
1296
		goto error;
A
Alex Deucher 已提交
1297 1298 1299 1300
	}

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1301
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1302 1303 1304
	mapping->offset = offset;
	mapping->flags = flags;

1305
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
	interval_tree_insert(&mapping->it, &vm->va);

	/* Make sure the page tables are allocated */
	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

	if (eaddr > vm->max_pde_used)
		vm->max_pde_used = eaddr;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1319
		struct reservation_object *resv = vm->page_directory->tbo.resv;
1320
		struct amdgpu_bo_list_entry *entry;
A
Alex Deucher 已提交
1321 1322
		struct amdgpu_bo *pt;

1323 1324
		entry = &vm->page_tables[pt_idx].entry;
		if (entry->robj)
A
Alex Deucher 已提交
1325 1326 1327 1328
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
1329
				     AMDGPU_GEM_DOMAIN_VRAM,
1330 1331
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				     AMDGPU_GEM_CREATE_SHADOW,
1332
				     NULL, resv, &pt);
1333
		if (r)
A
Alex Deucher 已提交
1334
			goto error_free;
1335

1336 1337 1338 1339 1340
		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
		pt->parent = amdgpu_bo_ref(vm->page_directory);

1341
		r = amdgpu_vm_clear_bo(adev, vm, pt);
A
Alex Deucher 已提交
1342 1343 1344 1345 1346
		if (r) {
			amdgpu_bo_unref(&pt);
			goto error_free;
		}

1347 1348 1349 1350
		entry->robj = pt;
		entry->priority = 0;
		entry->tv.bo = &entry->robj->tbo;
		entry->tv.shared = true;
1351
		entry->user_pages = NULL;
A
Alex Deucher 已提交
1352 1353 1354 1355 1356 1357 1358 1359
		vm->page_tables[pt_idx].addr = 0;
	}

	return 0;

error_free:
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1360
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1361 1362
	kfree(mapping);

1363
error:
A
Alex Deucher 已提交
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	return r;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1377
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1378 1379 1380 1381 1382 1383 1384
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1385
	bool valid = true;
A
Alex Deucher 已提交
1386

1387
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1388

1389
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1390 1391 1392 1393
		if (mapping->it.start == saddr)
			break;
	}

1394 1395 1396 1397 1398 1399 1400 1401
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1402
		if (&mapping->list == &bo_va->invalids)
1403
			return -ENOENT;
A
Alex Deucher 已提交
1404
	}
1405

A
Alex Deucher 已提交
1406 1407
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1408
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1409

1410
	if (valid)
A
Alex Deucher 已提交
1411
		list_add(&mapping->list, &vm->freed);
1412
	else
A
Alex Deucher 已提交
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
		kfree(mapping);

	return 0;
}

/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1424
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1440
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1441 1442
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1443
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1444 1445 1446 1447 1448 1449
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
A
Alex Deucher 已提交
1450
	}
1451

1452
	fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1463
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1464 1465 1466 1467 1468 1469 1470
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1471 1472
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1473
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1474
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1475 1476 1477 1478 1479 1480 1481 1482 1483
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1484
 * Init @vm fields.
A
Alex Deucher 已提交
1485 1486 1487 1488 1489
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1490
	unsigned pd_size, pd_entries;
1491 1492
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1493
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1494 1495
	int i, r;

1496 1497
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1498
	vm->va = RB_ROOT;
1499
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
1500 1501
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1502
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1503
	INIT_LIST_HEAD(&vm->freed);
1504

A
Alex Deucher 已提交
1505 1506 1507 1508
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1509
	vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
A
Alex Deucher 已提交
1510 1511 1512 1513 1514
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1515
	/* create scheduler entity for page table updates */
1516 1517 1518 1519

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1520 1521 1522 1523 1524 1525
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
		return r;

1526 1527
	vm->page_directory_fence = NULL;

A
Alex Deucher 已提交
1528
	r = amdgpu_bo_create(adev, pd_size, align, true,
1529
			     AMDGPU_GEM_DOMAIN_VRAM,
1530 1531
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
			     AMDGPU_GEM_CREATE_SHADOW,
1532
			     NULL, NULL, &vm->page_directory);
A
Alex Deucher 已提交
1533
	if (r)
1534 1535
		goto error_free_sched_entity;

1536
	r = amdgpu_bo_reserve(vm->page_directory, false);
1537 1538 1539 1540
	if (r)
		goto error_free_page_directory;

	r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
1541
	amdgpu_bo_unreserve(vm->page_directory);
1542 1543
	if (r)
		goto error_free_page_directory;
1544
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
A
Alex Deucher 已提交
1545 1546

	return 0;
1547 1548 1549 1550 1551 1552 1553 1554 1555

error_free_page_directory:
	amdgpu_bo_unref(&vm->page_directory);
	vm->page_directory = NULL;

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
1556 1557 1558 1559 1560 1561 1562 1563
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1564
 * Tear down @vm.
A
Alex Deucher 已提交
1565 1566 1567 1568 1569 1570 1571
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
	int i;

1572
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
1573

A
Alex Deucher 已提交
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
		list_del(&mapping->list);
		kfree(mapping);
	}

1587 1588 1589 1590
	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++) {
		if (vm->page_tables[i].entry.robj &&
		    vm->page_tables[i].entry.robj->shadow)
			amdgpu_bo_unref(&vm->page_tables[i].entry.robj->shadow);
1591
		amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
1592
	}
1593
	drm_free_large(vm->page_tables);
A
Alex Deucher 已提交
1594

1595 1596
	if (vm->page_directory->shadow)
		amdgpu_bo_unref(&vm->page_directory->shadow);
A
Alex Deucher 已提交
1597
	amdgpu_bo_unref(&vm->page_directory);
1598
	fence_put(vm->page_directory_fence);
A
Alex Deucher 已提交
1599
}
1600

1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
1615 1616
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
1617
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
1618 1619
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
1620
	}
1621

1622 1623 1624 1625
	adev->vm_manager.fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

1626
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
1627
	atomic64_set(&adev->vm_manager.client_counter, 0);
1628 1629
}

1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

1641 1642 1643
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

1644 1645
		fence_put(adev->vm_manager.ids[i].first);
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
1646 1647
		fence_put(id->flushed_updates);
	}
1648
}