amdgpu_vm.c 34.2 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
 * Calculate the number of page directory entries (cayman+).
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
 * Calculate the size of the page directory in bytes (cayman+).
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
78
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
79 80
 *
 * @vm: vm providing the BOs
81
 * @validated: head of validation list
82
 * @entry: entry to add
A
Alex Deucher 已提交
83 84
 *
 * Add the page directory to the list of BOs to
85
 * validate for command submission.
A
Alex Deucher 已提交
86
 */
87 88 89
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
90
{
91 92 93 94 95 96
	entry->robj = vm->page_directory;
	entry->priority = 0;
	entry->tv.bo = &vm->page_directory->tbo;
	entry->tv.shared = true;
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
97

98
/**
99
 * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
100 101
 *
 * @vm: vm providing the BOs
102
 * @duplicates: head of duplicates list
A
Alex Deucher 已提交
103
 *
104 105
 * Add the page directory to the BO duplicates list
 * for command submission.
A
Alex Deucher 已提交
106
 */
107
void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates)
A
Alex Deucher 已提交
108
{
109
	unsigned i;
A
Alex Deucher 已提交
110 111

	/* add the vm page table to the list */
112 113 114 115
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
A
Alex Deucher 已提交
116 117
			continue;

118
		list_add(&entry->tv.head, duplicates);
A
Alex Deucher 已提交
119
	}
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146

}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
			continue;

		ttm_bo_move_to_lru_tail(&entry->robj->tbo);
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
147 148 149 150 151 152
}

/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
153 154
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
155
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
156
 *
157
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
158
 *
159
 * Global mutex must be locked!
A
Alex Deucher 已提交
160
 */
161
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
162
		      struct amdgpu_sync *sync, struct fence *fence)
A
Alex Deucher 已提交
163 164 165
{
	struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
	struct amdgpu_device *adev = ring->adev;
166 167
	struct amdgpu_vm_manager_id *id;
	int r;
A
Alex Deucher 已提交
168

169 170
	mutex_lock(&adev->vm_manager.lock);

A
Alex Deucher 已提交
171
	/* check if the id is still valid */
172 173 174
	if (vm_id->id) {
		long owner;

175 176
		id = &adev->vm_manager.ids[vm_id->id];
		owner = atomic_long_read(&id->owner);
177
		if (owner == (long)vm) {
178
			list_move_tail(&id->list, &adev->vm_manager.ids_lru);
179
			trace_amdgpu_vm_grab_id(vm, vm_id->id, ring->idx);
A
Alex Deucher 已提交
180

181 182
			fence_put(id->active);
			id->active = fence_get(fence);
A
Alex Deucher 已提交
183

184
			mutex_unlock(&adev->vm_manager.lock);
185
			return 0;
A
Alex Deucher 已提交
186 187 188
		}
	}

189 190
	/* we definately need to flush */
	vm_id->pd_gpu_addr = ~0ll;
191

192 193 194 195 196
	id = list_first_entry(&adev->vm_manager.ids_lru,
			      struct amdgpu_vm_manager_id,
			      list);
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
	atomic_long_set(&id->owner, (long)vm);
197

198 199
	vm_id->id = id - adev->vm_manager.ids;
	trace_amdgpu_vm_grab_id(vm, vm_id->id, ring->idx);
200

201
	r = amdgpu_sync_fence(ring->adev, sync, id->active);
202

203 204 205
	if (!r) {
		fence_put(id->active);
		id->active = fence_get(fence);
A
Alex Deucher 已提交
206 207
	}

208
	mutex_unlock(&adev->vm_manager.lock);
209
	return r;
A
Alex Deucher 已提交
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
}

/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
 * @vm: vm we want to flush
 * @updates: last vm update that we waited for
 *
 * Flush the vm (cayman+).
 *
 * Global and local mutex must be locked!
 */
void amdgpu_vm_flush(struct amdgpu_ring *ring,
		     struct amdgpu_vm *vm,
225
		     struct fence *updates)
A
Alex Deucher 已提交
226 227 228
{
	uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
	struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
229
	struct fence *flushed_updates = vm_id->flushed_updates;
230
	bool is_later;
231

232 233 234 235 236 237
	if (!flushed_updates)
		is_later = true;
	else if (!updates)
		is_later = false;
	else
		is_later = fence_is_later(updates, flushed_updates);
A
Alex Deucher 已提交
238

239
	if (pd_addr != vm_id->pd_gpu_addr || is_later) {
A
Alex Deucher 已提交
240
		trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id->id);
241
		if (is_later) {
242 243 244
			vm_id->flushed_updates = fence_get(updates);
			fence_put(flushed_updates);
		}
A
Alex Deucher 已提交
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
		vm_id->pd_gpu_addr = pd_addr;
		amdgpu_ring_emit_vm_flush(ring, vm_id->id, vm_id->pd_gpu_addr);
	}
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
 * Find @bo inside the requested vm (cayman+).
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
 * amdgpu_vm_update_pages - helper to call the right asic function
 *
 * @adev: amdgpu_device pointer
 * @ib: indirect buffer to fill with commands
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 * @gtt_flags: GTT hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
				   struct amdgpu_ib *ib,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint32_t flags, uint32_t gtt_flags)
{
	trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);

	if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
		uint64_t src = adev->gart.table_addr + (addr >> 12) * 8;
		amdgpu_vm_copy_pte(adev, ib, pe, src, count);

302 303 304 305 306 307 308 309
	} else if (flags & AMDGPU_PTE_SYSTEM) {
		dma_addr_t *pages_addr = adev->gart.pages_addr;
		amdgpu_vm_write_pte(adev, ib, pages_addr, pe, addr,
				    count, incr, flags);

	} else if (count < 3) {
		amdgpu_vm_write_pte(adev, ib, NULL, pe, addr,
				    count, incr, flags);
A
Alex Deucher 已提交
310 311 312 313 314 315 316

	} else {
		amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
				      count, incr, flags);
	}
}

317
int amdgpu_vm_free_job(struct amdgpu_job *job)
C
Chunming Zhou 已提交
318 319
{
	int i;
320 321 322
	for (i = 0; i < job->num_ibs; i++)
		amdgpu_ib_free(job->adev, &job->ibs[i]);
	kfree(job->ibs);
C
Chunming Zhou 已提交
323 324 325
	return 0;
}

A
Alex Deucher 已提交
326 327 328 329 330
/**
 * amdgpu_vm_clear_bo - initially clear the page dir/table
 *
 * @adev: amdgpu_device pointer
 * @bo: bo to clear
331 332
 *
 * need to reserve bo first before calling it.
A
Alex Deucher 已提交
333 334 335 336 337
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
			      struct amdgpu_bo *bo)
{
	struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
338
	struct fence *fence = NULL;
C
Chunming Zhou 已提交
339
	struct amdgpu_ib *ib;
A
Alex Deucher 已提交
340 341 342 343
	unsigned entries;
	uint64_t addr;
	int r;

M
monk.liu 已提交
344 345 346 347
	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

A
Alex Deucher 已提交
348 349
	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
	if (r)
350
		goto error;
A
Alex Deucher 已提交
351 352 353 354

	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

C
Chunming Zhou 已提交
355 356
	ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
	if (!ib)
357
		goto error;
A
Alex Deucher 已提交
358

C
Chunming Zhou 已提交
359
	r = amdgpu_ib_get(ring, NULL, entries * 2 + 64, ib);
A
Alex Deucher 已提交
360 361 362
	if (r)
		goto error_free;

C
Chunming Zhou 已提交
363 364 365 366 367
	ib->length_dw = 0;

	amdgpu_vm_update_pages(adev, ib, addr, 0, entries, 0, 0, 0);
	amdgpu_vm_pad_ib(adev, ib);
	WARN_ON(ib->length_dw > 64);
368 369 370 371 372 373
	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
						 &amdgpu_vm_free_job,
						 AMDGPU_FENCE_OWNER_VM,
						 &fence);
	if (!r)
		amdgpu_bo_fence(bo, fence, true);
374
	fence_put(fence);
375
	return 0;
376

A
Alex Deucher 已提交
377
error_free:
C
Chunming Zhou 已提交
378 379
	amdgpu_ib_free(adev, ib);
	kfree(ib);
A
Alex Deucher 已提交
380

381
error:
A
Alex Deucher 已提交
382 383 384 385
	return r;
}

/**
386
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
387
 *
388
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
389 390 391
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
392
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
393
 */
394
uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
395 396 397
{
	uint64_t result;

398 399 400 401 402 403 404 405 406 407 408
	if (pages_addr) {
		/* page table offset */
		result = pages_addr[addr >> PAGE_SHIFT];

		/* in case cpu page size != gpu page size*/
		result |= addr & (~PAGE_MASK);

	} else {
		/* No mapping required */
		result = addr;
	}
A
Alex Deucher 已提交
409

410
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437

	return result;
}

/**
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
 * and updates the page directory (cayman+).
 * Returns 0 for success, error for failure.
 *
 * Global and local mutex must be locked!
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
{
	struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
	struct amdgpu_bo *pd = vm->page_directory;
	uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
	uint64_t last_pde = ~0, last_pt = ~0;
	unsigned count = 0, pt_idx, ndw;
C
Chunming Zhou 已提交
438
	struct amdgpu_ib *ib;
439
	struct fence *fence = NULL;
C
Chunming Zhou 已提交
440

A
Alex Deucher 已提交
441 442 443 444 445 446 447 448
	int r;

	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
	ndw += vm->max_pde_used * 6;

C
Chunming Zhou 已提交
449 450 451 452 453
	ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
	if (!ib)
		return -ENOMEM;

	r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
454 455
	if (r) {
		kfree(ib);
A
Alex Deucher 已提交
456
		return r;
457
	}
C
Chunming Zhou 已提交
458
	ib->length_dw = 0;
A
Alex Deucher 已提交
459 460 461

	/* walk over the address space and update the page directory */
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
462
		struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

		pt = amdgpu_bo_gpu_offset(bo);
		if (vm->page_tables[pt_idx].addr == pt)
			continue;
		vm->page_tables[pt_idx].addr = pt;

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
		    ((last_pt + incr * count) != pt)) {

			if (count) {
C
Chunming Zhou 已提交
478
				amdgpu_vm_update_pages(adev, ib, last_pde,
A
Alex Deucher 已提交
479 480 481 482 483 484 485 486 487 488 489 490 491
						       last_pt, count, incr,
						       AMDGPU_PTE_VALID, 0);
			}

			count = 1;
			last_pde = pde;
			last_pt = pt;
		} else {
			++count;
		}
	}

	if (count)
C
Chunming Zhou 已提交
492
		amdgpu_vm_update_pages(adev, ib, last_pde, last_pt, count,
A
Alex Deucher 已提交
493 494
				       incr, AMDGPU_PTE_VALID, 0);

C
Chunming Zhou 已提交
495 496 497 498
	if (ib->length_dw != 0) {
		amdgpu_vm_pad_ib(adev, ib);
		amdgpu_sync_resv(adev, &ib->sync, pd->tbo.resv, AMDGPU_FENCE_OWNER_VM);
		WARN_ON(ib->length_dw > ndw);
499 500 501 502 503 504
		r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
							 &amdgpu_vm_free_job,
							 AMDGPU_FENCE_OWNER_VM,
							 &fence);
		if (r)
			goto error_free;
505

506
		amdgpu_bo_fence(pd, fence, true);
507 508
		fence_put(vm->page_directory_fence);
		vm->page_directory_fence = fence_get(fence);
509
		fence_put(fence);
A
Alex Deucher 已提交
510
	}
C
Chunming Zhou 已提交
511

512
	if (ib->length_dw == 0) {
C
Chunming Zhou 已提交
513 514 515
		amdgpu_ib_free(adev, ib);
		kfree(ib);
	}
A
Alex Deucher 已提交
516 517

	return 0;
C
Chunming Zhou 已提交
518 519 520 521

error_free:
	amdgpu_ib_free(adev, ib);
	kfree(ib);
522
	return r;
A
Alex Deucher 已提交
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
}

/**
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @adev: amdgpu_device pointer
 * @ib: IB for the update
 * @pe_start: first PTE to handle
 * @pe_end: last PTE to handle
 * @addr: addr those PTEs should point to
 * @flags: hw mapping flags
 * @gtt_flags: GTT hw mapping flags
 *
 * Global and local mutex must be locked!
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
				struct amdgpu_ib *ib,
				uint64_t pe_start, uint64_t pe_end,
				uint64_t addr, uint32_t flags,
				uint32_t gtt_flags)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
	uint64_t frag_align = 0x80;

	uint64_t frag_start = ALIGN(pe_start, frag_align);
	uint64_t frag_end = pe_end & ~(frag_align - 1);

	unsigned count;

	/* system pages are non continuously */
	if ((flags & AMDGPU_PTE_SYSTEM) || !(flags & AMDGPU_PTE_VALID) ||
	    (frag_start >= frag_end)) {

		count = (pe_end - pe_start) / 8;
		amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
				       AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
		return;
	}

	/* handle the 4K area at the beginning */
	if (pe_start != frag_start) {
		count = (frag_start - pe_start) / 8;
		amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
				       AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
		addr += AMDGPU_GPU_PAGE_SIZE * count;
	}

	/* handle the area in the middle */
	count = (frag_end - frag_start) / 8;
	amdgpu_vm_update_pages(adev, ib, frag_start, addr, count,
			       AMDGPU_GPU_PAGE_SIZE, flags | frag_flags,
			       gtt_flags);

	/* handle the 4K area at the end */
	if (frag_end != pe_end) {
		addr += AMDGPU_GPU_PAGE_SIZE * count;
		count = (pe_end - frag_end) / 8;
		amdgpu_vm_update_pages(adev, ib, frag_end, addr, count,
				       AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
	}
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 * @dst: destination address to map to
 * @flags: mapping flags
 *
 * Update the page tables in the range @start - @end (cayman+).
 *
 * Global and local mutex must be locked!
 */
static int amdgpu_vm_update_ptes(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm,
				 struct amdgpu_ib *ib,
				 uint64_t start, uint64_t end,
				 uint64_t dst, uint32_t flags,
				 uint32_t gtt_flags)
{
	uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
	uint64_t last_pte = ~0, last_dst = ~0;
628
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
629 630 631
	unsigned count = 0;
	uint64_t addr;

632 633 634 635
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

A
Alex Deucher 已提交
636 637 638
	/* walk over the address space and update the page tables */
	for (addr = start; addr < end; ) {
		uint64_t pt_idx = addr >> amdgpu_vm_block_size;
639
		struct amdgpu_bo *pt = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
640 641 642 643
		unsigned nptes;
		uint64_t pte;
		int r;

644
		amdgpu_sync_resv(adev, &ib->sync, pt->tbo.resv, owner);
A
Alex Deucher 已提交
645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
		r = reservation_object_reserve_shared(pt->tbo.resv);
		if (r)
			return r;

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

		pte = amdgpu_bo_gpu_offset(pt);
		pte += (addr & mask) * 8;

		if ((last_pte + 8 * count) != pte) {

			if (count) {
				amdgpu_vm_frag_ptes(adev, ib, last_pte,
						    last_pte + 8 * count,
						    last_dst, flags,
						    gtt_flags);
			}

			count = nptes;
			last_pte = pte;
			last_dst = dst;
		} else {
			count += nptes;
		}

		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

	if (count) {
		amdgpu_vm_frag_ptes(adev, ib, last_pte,
				    last_pte + 8 * count,
				    last_dst, flags, gtt_flags);
	}

	return 0;
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
 * @addr: addr to set the area to
 * @gtt_flags: flags as they are used for GTT
 * @fence: optional resulting fence
 *
 * Fill in the page table entries for @mapping.
 * Returns 0 for success, -EINVAL for failure.
 *
 * Object have to be reserved and mutex must be locked!
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_bo_va_mapping *mapping,
				       uint64_t addr, uint32_t gtt_flags,
705
				       struct fence **fence)
A
Alex Deucher 已提交
706 707 708 709
{
	struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
	unsigned nptes, ncmds, ndw;
	uint32_t flags = gtt_flags;
C
Chunming Zhou 已提交
710
	struct amdgpu_ib *ib;
711
	struct fence *f = NULL;
A
Alex Deucher 已提交
712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

	trace_amdgpu_vm_bo_update(mapping);

	nptes = mapping->it.last - mapping->it.start + 1;

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

	if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
		/* only copy commands needed */
		ndw += ncmds * 7;

	} else if (flags & AMDGPU_PTE_SYSTEM) {
		/* header for write data commands */
		ndw += ncmds * 4;

		/* body of write data command */
		ndw += nptes * 2;

	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
	}

C
Chunming Zhou 已提交
754 755 756 757 758 759 760
	ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
	if (!ib)
		return -ENOMEM;

	r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
	if (r) {
		kfree(ib);
A
Alex Deucher 已提交
761
		return r;
C
Chunming Zhou 已提交
762 763 764
	}

	ib->length_dw = 0;
A
Alex Deucher 已提交
765

C
Chunming Zhou 已提交
766
	r = amdgpu_vm_update_ptes(adev, vm, ib, mapping->it.start,
A
Alex Deucher 已提交
767 768 769 770
				  mapping->it.last + 1, addr + mapping->offset,
				  flags, gtt_flags);

	if (r) {
C
Chunming Zhou 已提交
771 772
		amdgpu_ib_free(adev, ib);
		kfree(ib);
A
Alex Deucher 已提交
773 774 775
		return r;
	}

C
Chunming Zhou 已提交
776 777
	amdgpu_vm_pad_ib(adev, ib);
	WARN_ON(ib->length_dw > ndw);
778 779 780 781 782 783
	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
						 &amdgpu_vm_free_job,
						 AMDGPU_FENCE_OWNER_VM,
						 &f);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
784

785
	amdgpu_bo_fence(vm->page_directory, f, true);
786 787 788 789
	if (fence) {
		fence_put(*fence);
		*fence = fence_get(f);
	}
790
	fence_put(f);
A
Alex Deucher 已提交
791
	return 0;
C
Chunming Zhou 已提交
792 793 794 795

error_free:
	amdgpu_ib_free(adev, ib);
	kfree(ib);
796
	return r;
A
Alex Deucher 已提交
797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
}

/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
 * @mem: ttm mem
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 *
 * Object have to be reserved and mutex must be locked!
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
			struct ttm_mem_reg *mem)
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
	uint32_t flags;
	uint64_t addr;
	int r;

	if (mem) {
822
		addr = (u64)mem->start << PAGE_SHIFT;
A
Alex Deucher 已提交
823 824 825 826 827 828 829 830
		if (mem->mem_type != TTM_PL_TT)
			addr += adev->vm_manager.vram_base_offset;
	} else {
		addr = 0;
	}

	flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);

831 832 833 834 835 836
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
A
Alex Deucher 已提交
837 838 839 840 841 842
		r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, addr,
						flags, &bo_va->last_pt_update);
		if (r)
			return r;
	}

843 844 845 846 847 848 849 850
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
851
	spin_lock(&vm->status_lock);
852
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
853
	list_del_init(&bo_va->vm_status);
854 855
	if (!mem)
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
	spin_unlock(&vm->status_lock);

	return 0;
}

/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping;
	int r;

878
	spin_lock(&vm->freed_lock);
A
Alex Deucher 已提交
879 880 881 882
	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
883
		spin_unlock(&vm->freed_lock);
A
Alex Deucher 已提交
884 885 886 887 888
		r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, 0, 0, NULL);
		kfree(mapping);
		if (r)
			return r;

889
		spin_lock(&vm->freed_lock);
A
Alex Deucher 已提交
890
	}
891 892
	spin_unlock(&vm->freed_lock);

A
Alex Deucher 已提交
893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
909
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
910
{
911
	struct amdgpu_bo_va *bo_va = NULL;
912
	int r = 0;
A
Alex Deucher 已提交
913 914 915 916 917 918

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
919
		mutex_lock(&bo_va->mutex);
A
Alex Deucher 已提交
920
		r = amdgpu_vm_bo_update(adev, bo_va, NULL);
921
		mutex_unlock(&bo_va->mutex);
A
Alex Deucher 已提交
922 923 924 925 926 927 928
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

929
	if (bo_va)
930
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
931 932

	return r;
A
Alex Deucher 已提交
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
 * Add @bo into the requested vm (cayman+).
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
962 963
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
964
	INIT_LIST_HEAD(&bo_va->vm_status);
965
	mutex_init(&bo_va->mutex);
A
Alex Deucher 已提交
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
	list_add_tail(&bo_va->bo_list, &bo->va);

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
983
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
984 985 986 987 988 989 990 991 992 993 994 995 996
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
		     uint64_t size, uint32_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

997 998
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
999
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1000 1001
		return -EINVAL;

A
Alex Deucher 已提交
1002
	/* make sure object fit at this offset */
1003
	eaddr = saddr + size - 1;
1004
	if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1005 1006 1007
		return -EINVAL;

	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1008 1009
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
A
Alex Deucher 已提交
1010 1011 1012 1013 1014 1015 1016
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1017
	spin_lock(&vm->it_lock);
1018
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
1019
	spin_unlock(&vm->it_lock);
A
Alex Deucher 已提交
1020 1021 1022 1023 1024 1025 1026 1027
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
		r = -EINVAL;
1028
		goto error;
A
Alex Deucher 已提交
1029 1030 1031 1032 1033
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping) {
		r = -ENOMEM;
1034
		goto error;
A
Alex Deucher 已提交
1035 1036 1037 1038
	}

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1039
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1040 1041 1042
	mapping->offset = offset;
	mapping->flags = flags;

1043
	mutex_lock(&bo_va->mutex);
1044
	list_add(&mapping->list, &bo_va->invalids);
1045
	mutex_unlock(&bo_va->mutex);
1046
	spin_lock(&vm->it_lock);
A
Alex Deucher 已提交
1047
	interval_tree_insert(&mapping->it, &vm->va);
1048
	spin_unlock(&vm->it_lock);
1049
	trace_amdgpu_vm_bo_map(bo_va, mapping);
A
Alex Deucher 已提交
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061

	/* Make sure the page tables are allocated */
	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

	if (eaddr > vm->max_pde_used)
		vm->max_pde_used = eaddr;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1062
		struct reservation_object *resv = vm->page_directory->tbo.resv;
1063
		struct amdgpu_bo_list_entry *entry;
A
Alex Deucher 已提交
1064 1065
		struct amdgpu_bo *pt;

1066 1067
		entry = &vm->page_tables[pt_idx].entry;
		if (entry->robj)
A
Alex Deucher 已提交
1068 1069 1070 1071
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
1072 1073
				     AMDGPU_GEM_DOMAIN_VRAM,
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
1074
				     NULL, resv, &pt);
1075
		if (r)
A
Alex Deucher 已提交
1076
			goto error_free;
1077

1078 1079 1080 1081 1082
		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
		pt->parent = amdgpu_bo_ref(vm->page_directory);

A
Alex Deucher 已提交
1083 1084 1085 1086 1087 1088
		r = amdgpu_vm_clear_bo(adev, pt);
		if (r) {
			amdgpu_bo_unref(&pt);
			goto error_free;
		}

1089 1090 1091 1092
		entry->robj = pt;
		entry->priority = 0;
		entry->tv.bo = &entry->robj->tbo;
		entry->tv.shared = true;
A
Alex Deucher 已提交
1093 1094 1095 1096 1097 1098 1099
		vm->page_tables[pt_idx].addr = 0;
	}

	return 0;

error_free:
	list_del(&mapping->list);
1100
	spin_lock(&vm->it_lock);
A
Alex Deucher 已提交
1101
	interval_tree_remove(&mapping->it, &vm->va);
1102
	spin_unlock(&vm->it_lock);
1103
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1104 1105
	kfree(mapping);

1106
error:
A
Alex Deucher 已提交
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	return r;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1120
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1121 1122 1123 1124 1125 1126 1127
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1128
	bool valid = true;
A
Alex Deucher 已提交
1129

1130
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1131
	mutex_lock(&bo_va->mutex);
1132
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1133 1134 1135 1136
		if (mapping->it.start == saddr)
			break;
	}

1137 1138 1139 1140 1141 1142 1143 1144
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1145 1146
		if (&mapping->list == &bo_va->invalids) {
			mutex_unlock(&bo_va->mutex);
1147
			return -ENOENT;
1148
		}
A
Alex Deucher 已提交
1149
	}
1150
	mutex_unlock(&bo_va->mutex);
A
Alex Deucher 已提交
1151
	list_del(&mapping->list);
1152
	spin_lock(&vm->it_lock);
A
Alex Deucher 已提交
1153
	interval_tree_remove(&mapping->it, &vm->va);
1154
	spin_unlock(&vm->it_lock);
1155
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1156

1157 1158
	if (valid) {
		spin_lock(&vm->freed_lock);
A
Alex Deucher 已提交
1159
		list_add(&mapping->list, &vm->freed);
1160 1161
		spin_unlock(&vm->freed_lock);
	} else {
A
Alex Deucher 已提交
1162
		kfree(mapping);
1163
	}
A
Alex Deucher 已提交
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189

	return 0;
}

/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
 * Remove @bo_va->bo from the requested vm (cayman+).
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1190
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1191
		list_del(&mapping->list);
1192
		spin_lock(&vm->it_lock);
A
Alex Deucher 已提交
1193
		interval_tree_remove(&mapping->it, &vm->va);
1194
		spin_unlock(&vm->it_lock);
1195
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1196
		spin_lock(&vm->freed_lock);
1197
		list_add(&mapping->list, &vm->freed);
1198
		spin_unlock(&vm->freed_lock);
1199 1200 1201
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
1202
		spin_lock(&vm->it_lock);
1203
		interval_tree_remove(&mapping->it, &vm->va);
1204
		spin_unlock(&vm->it_lock);
1205
		kfree(mapping);
A
Alex Deucher 已提交
1206
	}
1207
	fence_put(bo_va->last_pt_update);
1208
	mutex_destroy(&bo_va->mutex);
A
Alex Deucher 已提交
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
 * Mark @bo as invalid (cayman+).
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1227 1228
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1229
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1230
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Init @vm fields (cayman+).
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1246
	unsigned pd_size, pd_entries;
A
Alex Deucher 已提交
1247 1248 1249 1250 1251 1252 1253 1254 1255
	int i, r;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
		vm->ids[i].id = 0;
		vm->ids[i].flushed_updates = NULL;
	}
	vm->va = RB_ROOT;
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1256
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1257
	INIT_LIST_HEAD(&vm->freed);
1258
	spin_lock_init(&vm->it_lock);
1259
	spin_lock_init(&vm->freed_lock);
A
Alex Deucher 已提交
1260 1261 1262 1263
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1264
	vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
A
Alex Deucher 已提交
1265 1266 1267 1268 1269
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1270 1271
	vm->page_directory_fence = NULL;

A
Alex Deucher 已提交
1272
	r = amdgpu_bo_create(adev, pd_size, align, true,
1273 1274
			     AMDGPU_GEM_DOMAIN_VRAM,
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
1275
			     NULL, NULL, &vm->page_directory);
A
Alex Deucher 已提交
1276 1277
	if (r)
		return r;
1278 1279 1280 1281 1282 1283
	r = amdgpu_bo_reserve(vm->page_directory, false);
	if (r) {
		amdgpu_bo_unref(&vm->page_directory);
		vm->page_directory = NULL;
		return r;
	}
A
Alex Deucher 已提交
1284
	r = amdgpu_vm_clear_bo(adev, vm->page_directory);
1285
	amdgpu_bo_unreserve(vm->page_directory);
A
Alex Deucher 已提交
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
	if (r) {
		amdgpu_bo_unref(&vm->page_directory);
		vm->page_directory = NULL;
		return r;
	}

	return 0;
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Tear down @vm (cayman+).
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
	int i;

	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
		list_del(&mapping->list);
		kfree(mapping);
	}

	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
1323
		amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
1324
	drm_free_large(vm->page_tables);
A
Alex Deucher 已提交
1325 1326

	amdgpu_bo_unref(&vm->page_directory);
1327
	fence_put(vm->page_directory_fence);
A
Alex Deucher 已提交
1328
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1329 1330 1331 1332
		unsigned id = vm->ids[i].id;

		atomic_long_cmpxchg(&adev->vm_manager.ids[id].owner,
				    (long)vm, 0);
1333
		fence_put(vm->ids[i].flushed_updates);
A
Alex Deucher 已提交
1334 1335 1336
	}

}
1337

1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
	for (i = 1; i < adev->vm_manager.num_ids; ++i)
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
}

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

	for (i = 0; i < AMDGPU_NUM_VM; ++i)
1369
		fence_put(adev->vm_manager.ids[i].active);
1370
}