amdgpu_vm.c 43.0 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
57
struct amdgpu_pte_update_params {
58 59
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
60 61 62 63
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
64 65 66 67
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
		     uint32_t flags);
68 69
	/* indicate update pt or its shadow */
	bool shadow;
70 71
};

A
Alex Deucher 已提交
72 73 74 75 76
/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
77
 * Calculate the number of page directory entries.
A
Alex Deucher 已提交
78 79 80 81 82 83 84 85 86 87 88
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
89
 * Calculate the size of the page directory in bytes.
A
Alex Deucher 已提交
90 91 92 93 94 95 96
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
97
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
98 99
 *
 * @vm: vm providing the BOs
100
 * @validated: head of validation list
101
 * @entry: entry to add
A
Alex Deucher 已提交
102 103
 *
 * Add the page directory to the list of BOs to
104
 * validate for command submission.
A
Alex Deucher 已提交
105
 */
106 107 108
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
109
{
110 111 112 113
	entry->robj = vm->page_directory;
	entry->priority = 0;
	entry->tv.bo = &vm->page_directory->tbo;
	entry->tv.shared = true;
114
	entry->user_pages = NULL;
115 116
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
117

118
/**
119
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
120
 *
121
 * @adev: amdgpu device pointer
122
 * @vm: vm providing the BOs
123 124
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
125
 *
126
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
127
 */
128 129 130
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
131
{
132
	uint64_t num_evictions;
133
	unsigned i;
134
	int r;
A
Alex Deucher 已提交
135

136 137 138 139 140
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
141
		return 0;
142

A
Alex Deucher 已提交
143
	/* add the vm page table to the list */
144
	for (i = 0; i <= vm->max_pde_used; ++i) {
145
		struct amdgpu_bo *bo = vm->page_tables[i].bo;
146

147
		if (!bo)
A
Alex Deucher 已提交
148 149
			continue;

150
		r = validate(param, bo);
151 152
		if (r)
			return r;
A
Alex Deucher 已提交
153
	}
154

155
	return 0;
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
	for (i = 0; i <= vm->max_pde_used; ++i) {
174
		struct amdgpu_bo *bo = vm->page_tables[i].bo;
175

176
		if (!bo)
177 178
			continue;

179
		ttm_bo_move_to_lru_tail(&bo->tbo);
180 181
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
182 183
}

184 185 186 187 188 189 190
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
191 192 193 194
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
195 196
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
197
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
198
 *
199
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
200
 */
201
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
202
		      struct amdgpu_sync *sync, struct dma_fence *fence,
203
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
204 205
{
	struct amdgpu_device *adev = ring->adev;
206
	uint64_t fence_context = adev->fence_context + ring->idx;
207
	struct dma_fence *updates = sync->last_vm_update;
208
	struct amdgpu_vm_id *id, *idle;
209
	struct dma_fence **fences;
210 211 212 213 214 215 216
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
217

218 219
	mutex_lock(&adev->vm_manager.lock);

220
	/* Check if we have an idle VMID */
221
	i = 0;
222
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
223 224
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
225
			break;
226
		++i;
227 228
	}

229
	/* If we can't find a idle VMID to use, wait till one becomes available */
230
	if (&idle->list == &adev->vm_manager.ids_lru) {
231 232
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
233
		struct dma_fence_array *array;
234 235 236
		unsigned j;

		for (j = 0; j < i; ++j)
237
			dma_fence_get(fences[j]);
238

239
		array = dma_fence_array_create(i, fences, fence_context,
240 241 242
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
243
				dma_fence_put(fences[j]);
244 245 246 247 248 249 250
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
251
		dma_fence_put(&array->base);
252 253 254 255 256 257 258 259 260
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

261
	job->vm_needs_flush = true;
262 263 264
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
265
		struct dma_fence *flushed;
266 267 268 269

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
270

271 272 273
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
274
		if (amdgpu_vm_is_gpu_reset(adev, id))
275
			continue;
276 277 278 279

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

280
		if (job->vm_pd_addr != id->pd_gpu_addr)
281 282
			continue;

283 284 285 286
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
287
		    !dma_fence_is_signaled(id->last_flush))
288 289 290 291
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
292
		    (!flushed || dma_fence_is_later(updates, flushed)))
293 294
			continue;

295 296 297
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
298 299 300
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
301

302
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
303 304
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
305

306 307
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
308
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
309

310 311
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
312

313
	} while (i != ring->idx);
314

315 316
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
317

318 319
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
320 321
	if (r)
		goto error;
322

323 324
	dma_fence_put(id->first);
	id->first = dma_fence_get(fence);
325

326
	dma_fence_put(id->last_flush);
327 328
	id->last_flush = NULL;

329 330
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
331

332
	id->pd_gpu_addr = job->vm_pd_addr;
333
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
334
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
335
	atomic64_set(&id->owner, vm->client_id);
336
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
337

338
	job->vm_id = id - adev->vm_manager.ids;
339
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
340 341

error:
342
	mutex_unlock(&adev->vm_manager.lock);
343
	return r;
A
Alex Deucher 已提交
344 345
}

346 347 348
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
349
	const struct amdgpu_ip_block *ip_block;
350

351
	if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
352 353 354 355 356 357 358
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

359
	if (ip_block->version->major <= 7) {
360 361
		/* gfx7 has no workaround */
		return true;
362
	} else if (ip_block->version->major == 8) {
363 364 365 366 367 368 369 370 371
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Deucher 已提交
372 373 374 375
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
376
 * @vm_id: vmid number to use
377
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
378
 *
379
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
380
 */
381
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
382
{
383
	struct amdgpu_device *adev = ring->adev;
384
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
385
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
386 387 388 389 390 391
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
392
	int r;
393 394

	if (ring->funcs->emit_pipeline_sync && (
395
	    job->vm_needs_flush || gds_switch_needed ||
396
	    amdgpu_vm_ring_has_compute_vm_bug(ring)))
397
		amdgpu_ring_emit_pipeline_sync(ring);
398

399 400
	if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
	    amdgpu_vm_is_gpu_reset(adev, id))) {
401
		struct dma_fence *fence;
402

403 404
		trace_amdgpu_vm_flush(job->vm_pd_addr, ring->idx, job->vm_id);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
405

406 407 408 409
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

410
		mutex_lock(&adev->vm_manager.lock);
411
		dma_fence_put(id->last_flush);
412
		id->last_flush = fence;
413
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
414
	}
415

416
	if (gds_switch_needed) {
417 418 419 420 421 422 423 424 425 426
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id,
					    job->gds_base, job->gds_size,
					    job->gws_base, job->gws_size,
					    job->oa_base, job->oa_size);
427
	}
428 429

	return 0;
430 431 432 433 434 435 436 437 438 439 440 441
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
442 443 444 445 446 447 448 449
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
450 451 452 453 454 455 456 457
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
458
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
478
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
479
 *
480
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
481 482 483 484 485 486 487 488 489
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
490 491 492 493
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
				  uint32_t flags)
A
Alex Deucher 已提交
494
{
495
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
496

497
	if (count < 3) {
498 499
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
500 501

	} else {
502
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
503 504 505 506
				      count, incr, flags);
	}
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint32_t flags)
{
524
	uint64_t src = (params->src + (addr >> 12) * 8);
525

526 527 528 529

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
530 531
}

A
Alex Deucher 已提交
532
/**
533
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
534
 *
535
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
536 537 538
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
539
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
540
 */
541
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
542 543 544
{
	uint64_t result;

545 546
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
547

548 549
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
550

551
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
552 553 554 555

	return result;
}

556 557 558 559 560 561 562 563 564 565 566 567 568 569
/*
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
 * and updates the page directory.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
A
Alex Deucher 已提交
570
{
571
	struct amdgpu_bo *shadow;
572
	struct amdgpu_ring *ring;
573
	uint64_t pd_addr, shadow_addr;
A
Alex Deucher 已提交
574
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
575
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
576
	unsigned count = 0, pt_idx, ndw;
577
	struct amdgpu_job *job;
578
	struct amdgpu_pte_update_params params;
579
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
580

A
Alex Deucher 已提交
581 582
	int r;

583
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
584
	shadow = vm->page_directory->shadow;
585

A
Alex Deucher 已提交
586 587 588 589 590 591
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
	ndw += vm->max_pde_used * 6;

592 593 594 595 596 597 598 599 600 601 602
	pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

603 604
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
605
		return r;
606

607 608
	memset(&params, 0, sizeof(params));
	params.adev = adev;
609
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
610 611 612

	/* walk over the address space and update the page directory */
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
613
		struct amdgpu_bo *bo = vm->page_tables[pt_idx].bo;
A
Alex Deucher 已提交
614 615 616 617 618
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

619
		if (bo->shadow) {
620
			struct amdgpu_bo *pt_shadow = bo->shadow;
621

622 623
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
624 625 626 627
			if (r)
				return r;
		}

A
Alex Deucher 已提交
628
		pt = amdgpu_bo_gpu_offset(bo);
629 630 631 632
		if (vm->page_tables[pt_idx].addr == pt)
			continue;

		vm->page_tables[pt_idx].addr = pt;
A
Alex Deucher 已提交
633 634 635

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
636 637
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
638 639

			if (count) {
640 641 642 643 644 645 646
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
							      last_pt, count,
							      incr,
							      AMDGPU_PTE_VALID);

647 648 649
				amdgpu_vm_do_set_ptes(&params, last_pde,
						      last_pt, count, incr,
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
650 651 652 653
			}

			count = 1;
			last_pde = pde;
654
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
655 656 657 658 659 660
			last_pt = pt;
		} else {
			++count;
		}
	}

661 662 663 664 665
	if (count) {
		if (vm->page_directory->shadow)
			amdgpu_vm_do_set_ptes(&params, last_shadow, last_pt,
					      count, incr, AMDGPU_PTE_VALID);

666 667
		amdgpu_vm_do_set_ptes(&params, last_pde, last_pt,
				      count, incr, AMDGPU_PTE_VALID);
668
	}
A
Alex Deucher 已提交
669

670 671 672 673 674 675 676 677 678 679
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
		return 0;
	}

	amdgpu_ring_pad_ib(ring, params.ib);
	amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
			 AMDGPU_FENCE_OWNER_VM);
	if (shadow)
		amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
680
				 AMDGPU_FENCE_OWNER_VM);
681

682 683 684 685 686
	WARN_ON(params.ib->length_dw > ndw);
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
	if (r)
		goto error_free;
C
Chunming Zhou 已提交
687

688
	amdgpu_bo_fence(vm->page_directory, fence, true);
689 690 691
	dma_fence_put(vm->page_directory_fence);
	vm->page_directory_fence = dma_fence_get(fence);
	dma_fence_put(fence);
A
Alex Deucher 已提交
692 693

	return 0;
C
Chunming Zhou 已提交
694 695

error_free:
696
	amdgpu_job_free(job);
697
	return r;
A
Alex Deucher 已提交
698 699 700 701 702
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
703
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
704 705 706
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
707
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
708 709
 * @flags: mapping flags
 *
710
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
711
 */
712
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
713 714 715
				  struct amdgpu_vm *vm,
				  uint64_t start, uint64_t end,
				  uint64_t dst, uint32_t flags)
A
Alex Deucher 已提交
716
{
717 718
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

719
	uint64_t cur_pe_start, cur_nptes, cur_dst;
720
	uint64_t addr; /* next GPU address to be updated */
721 722 723 724 725 726 727 728
	uint64_t pt_idx;
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
	pt_idx = addr >> amdgpu_vm_block_size;
729
	pt = vm->page_tables[pt_idx].bo;
730 731 732
	if (params->shadow) {
		if (!pt->shadow)
			return;
733
		pt = pt->shadow;
734
	}
735 736 737 738 739 740 741
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
742
	cur_nptes = nptes;
743 744 745 746 747
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
748 749

	/* walk over the address space and update the page tables */
750 751
	while (addr < end) {
		pt_idx = addr >> amdgpu_vm_block_size;
752
		pt = vm->page_tables[pt_idx].bo;
753 754 755
		if (params->shadow) {
			if (!pt->shadow)
				return;
756
			pt = pt->shadow;
757
		}
A
Alex Deucher 已提交
758 759 760 761 762 763

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

764 765
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
766

767 768
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
769
			/* The next ptb is consecutive to current ptb.
770
			 * Don't call the update function now.
771 772
			 * Will update two ptbs together in future.
			*/
773
			cur_nptes += nptes;
774
		} else {
775 776
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
777

778
			cur_pe_start = next_pe_start;
779
			cur_nptes = nptes;
780
			cur_dst = dst;
A
Alex Deucher 已提交
781 782
		}

783
		/* for next ptb*/
A
Alex Deucher 已提交
784 785 786 787
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

788 789
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				struct amdgpu_vm *vm,
				uint64_t start, uint64_t end,
				uint64_t dst, uint32_t flags)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

826 827 828
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
829 830 831 832 833

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
834
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
	    (frag_start >= frag_end)) {

		amdgpu_vm_update_ptes(params, vm, start, end, dst, flags);
		return;
	}

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
		amdgpu_vm_update_ptes(params, vm, start, frag_start,
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
	amdgpu_vm_update_ptes(params, vm, frag_start, frag_end, dst,
850
			      flags | frag_flags);
851 852 853 854 855 856

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
		amdgpu_vm_update_ptes(params, vm, frag_end, end, dst, flags);
	}
A
Alex Deucher 已提交
857 858 859 860 861 862
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
863
 * @exclusive: fence we need to sync to
864 865
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
866
 * @vm: requested vm
867 868 869
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
870 871 872
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
873
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
874 875 876
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
877
				       struct dma_fence *exclusive,
878 879
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
880
				       struct amdgpu_vm *vm,
881 882
				       uint64_t start, uint64_t last,
				       uint32_t flags, uint64_t addr,
883
				       struct dma_fence **fence)
A
Alex Deucher 已提交
884
{
885
	struct amdgpu_ring *ring;
886
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
887
	unsigned nptes, ncmds, ndw;
888
	struct amdgpu_job *job;
889
	struct amdgpu_pte_update_params params;
890
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
891 892
	int r;

893 894 895 896
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	params.src = src;

897
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
898

899
	memset(&params, 0, sizeof(params));
900
	params.adev = adev;
901
	params.src = src;
902

903 904 905 906
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

907
	nptes = last - start + 1;
A
Alex Deucher 已提交
908 909 910 911 912 913 914 915 916 917

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

918
	if (src) {
A
Alex Deucher 已提交
919 920 921
		/* only copy commands needed */
		ndw += ncmds * 7;

922 923
		params.func = amdgpu_vm_do_copy_ptes;

924 925 926
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
927

928
		/* and also PTEs */
A
Alex Deucher 已提交
929 930
		ndw += nptes * 2;

931 932
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
933 934 935 936 937 938
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
939 940

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
941 942
	}

943 944
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
945
		return r;
946

947
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
948

949 950 951 952 953 954 955 956 957 958 959 960 961 962
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
963
		addr = 0;
964 965
	}

966 967 968 969
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

970
	r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
971 972 973
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
974

975 976 977 978
	r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
	if (r)
		goto error_free;

979 980 981
	params.shadow = true;
	amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
	params.shadow = false;
982
	amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
A
Alex Deucher 已提交
983

984 985
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
986 987
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
988 989
	if (r)
		goto error_free;
A
Alex Deucher 已提交
990

991
	amdgpu_bo_fence(vm->page_directory, f, true);
992
	if (fence) {
993 994
		dma_fence_put(*fence);
		*fence = dma_fence_get(f);
995
	}
996
	dma_fence_put(f);
A
Alex Deucher 已提交
997
	return 0;
C
Chunming Zhou 已提交
998 999

error_free:
1000
	amdgpu_job_free(job);
1001
	return r;
A
Alex Deucher 已提交
1002 1003
}

1004 1005 1006 1007
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1008
 * @exclusive: fence we need to sync to
1009 1010
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1011 1012
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1013
 * @flags: HW flags for the mapping
1014
 * @nodes: array of drm_mm_nodes with the MC addresses
1015 1016 1017 1018 1019 1020 1021
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1022
				      struct dma_fence *exclusive,
1023
				      uint32_t gtt_flags,
1024
				      dma_addr_t *pages_addr,
1025 1026
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1027 1028
				      uint32_t flags,
				      struct drm_mm_node *nodes,
1029
				      struct dma_fence **fence)
1030
{
1031
	uint64_t pfn, src = 0, start = mapping->it.start;
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

	trace_amdgpu_vm_bo_update(mapping);

1044 1045 1046 1047 1048 1049
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1050
	}
1051

1052 1053 1054
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1055

1056 1057 1058 1059 1060 1061 1062 1063
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1064

1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

		last = min((uint64_t)mapping->it.last, start + max_entries - 1);
1078 1079
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1080 1081 1082 1083 1084
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1085 1086 1087 1088 1089
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1090
		start = last + 1;
1091 1092

	} while (unlikely(start != mapping->it.last + 1));
1093 1094 1095 1096

	return 0;
}

A
Alex Deucher 已提交
1097 1098 1099 1100 1101
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1102
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1103 1104 1105 1106 1107 1108
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1109
			bool clear)
A
Alex Deucher 已提交
1110 1111 1112
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1113
	dma_addr_t *pages_addr = NULL;
1114
	uint32_t gtt_flags, flags;
1115
	struct ttm_mem_reg *mem;
1116
	struct drm_mm_node *nodes;
1117
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1118 1119
	int r;

1120
	if (clear || !bo_va->bo) {
1121
		mem = NULL;
1122
		nodes = NULL;
1123 1124
		exclusive = NULL;
	} else {
1125 1126
		struct ttm_dma_tt *ttm;

1127
		mem = &bo_va->bo->tbo.mem;
1128 1129
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1130 1131 1132
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1133
		}
1134
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1135 1136
	}

1137 1138 1139 1140 1141 1142 1143 1144 1145
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1146

1147 1148 1149 1150 1151 1152
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1153 1154
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1155
					       mapping, flags, nodes,
1156
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1157 1158 1159 1160
		if (r)
			return r;
	}

1161 1162 1163 1164 1165 1166 1167 1168
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1169
	spin_lock(&vm->status_lock);
1170
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1171
	list_del_init(&bo_va->vm_status);
1172
	if (clear)
1173
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
	spin_unlock(&vm->status_lock);

	return 0;
}

/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping;
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1200

1201
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1202
					       0, 0, NULL);
A
Alex Deucher 已提交
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
		kfree(mapping);
		if (r)
			return r;

	}
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1224
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1225
{
1226
	struct amdgpu_bo_va *bo_va = NULL;
1227
	int r = 0;
A
Alex Deucher 已提交
1228 1229 1230 1231 1232 1233

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1234

1235
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1236 1237 1238 1239 1240 1241 1242
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1243
	if (bo_va)
1244
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1245 1246

	return r;
A
Alex Deucher 已提交
1247 1248 1249 1250 1251 1252 1253 1254 1255
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1256
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1276 1277
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1278
	INIT_LIST_HEAD(&bo_va->vm_status);
1279

1280 1281
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1298
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1299 1300 1301 1302
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1303
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1304 1305 1306 1307 1308 1309 1310 1311
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

1312 1313
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1314
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1315 1316
		return -EINVAL;

A
Alex Deucher 已提交
1317
	/* make sure object fit at this offset */
1318
	eaddr = saddr + size - 1;
1319 1320
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1321 1322 1323
		return -EINVAL;

	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1324 1325
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
A
Alex Deucher 已提交
1326 1327 1328 1329 1330 1331 1332
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1333
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1334 1335 1336 1337 1338 1339 1340 1341
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
		r = -EINVAL;
1342
		goto error;
A
Alex Deucher 已提交
1343 1344 1345 1346 1347
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping) {
		r = -ENOMEM;
1348
		goto error;
A
Alex Deucher 已提交
1349 1350 1351 1352
	}

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1353
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1354 1355 1356
	mapping->offset = offset;
	mapping->flags = flags;

1357
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
	interval_tree_insert(&mapping->it, &vm->va);

	/* Make sure the page tables are allocated */
	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

	if (eaddr > vm->max_pde_used)
		vm->max_pde_used = eaddr;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1371
		struct reservation_object *resv = vm->page_directory->tbo.resv;
A
Alex Deucher 已提交
1372 1373
		struct amdgpu_bo *pt;

1374
		if (vm->page_tables[pt_idx].bo)
A
Alex Deucher 已提交
1375 1376 1377 1378
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
1379
				     AMDGPU_GEM_DOMAIN_VRAM,
1380
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
1381
				     AMDGPU_GEM_CREATE_SHADOW |
1382 1383
				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
				     AMDGPU_GEM_CREATE_VRAM_CLEARED,
1384
				     NULL, resv, &pt);
1385
		if (r)
A
Alex Deucher 已提交
1386
			goto error_free;
1387

1388 1389 1390 1391 1392
		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
		pt->parent = amdgpu_bo_ref(vm->page_directory);

1393
		vm->page_tables[pt_idx].bo = pt;
A
Alex Deucher 已提交
1394 1395 1396 1397 1398 1399 1400 1401
		vm->page_tables[pt_idx].addr = 0;
	}

	return 0;

error_free:
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1402
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1403 1404
	kfree(mapping);

1405
error:
A
Alex Deucher 已提交
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
	return r;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1419
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1420 1421 1422 1423 1424 1425 1426
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1427
	bool valid = true;
A
Alex Deucher 已提交
1428

1429
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1430

1431
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1432 1433 1434 1435
		if (mapping->it.start == saddr)
			break;
	}

1436 1437 1438 1439 1440 1441 1442 1443
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1444
		if (&mapping->list == &bo_va->invalids)
1445
			return -ENOENT;
A
Alex Deucher 已提交
1446
	}
1447

A
Alex Deucher 已提交
1448 1449
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1450
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1451

1452
	if (valid)
A
Alex Deucher 已提交
1453
		list_add(&mapping->list, &vm->freed);
1454
	else
A
Alex Deucher 已提交
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
		kfree(mapping);

	return 0;
}

/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1466
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1482
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1483 1484
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1485
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1486 1487 1488 1489 1490 1491
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
A
Alex Deucher 已提交
1492
	}
1493

1494
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1505
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1506 1507 1508 1509 1510 1511 1512
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1513 1514
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1515
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1516
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1517 1518 1519 1520 1521 1522 1523 1524 1525
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1526
 * Init @vm fields.
A
Alex Deucher 已提交
1527 1528 1529 1530 1531
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1532
	unsigned pd_size, pd_entries;
1533 1534
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1535
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1536 1537
	int i, r;

1538 1539
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1540
	vm->va = RB_ROOT;
1541
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
1542 1543
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1544
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1545
	INIT_LIST_HEAD(&vm->freed);
1546

A
Alex Deucher 已提交
1547 1548 1549 1550
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1551
	vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
A
Alex Deucher 已提交
1552 1553 1554 1555 1556
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1557
	/* create scheduler entity for page table updates */
1558 1559 1560 1561

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1562 1563 1564 1565
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
1566
		goto err;
1567

1568 1569
	vm->page_directory_fence = NULL;

A
Alex Deucher 已提交
1570
	r = amdgpu_bo_create(adev, pd_size, align, true,
1571
			     AMDGPU_GEM_DOMAIN_VRAM,
1572
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
1573
			     AMDGPU_GEM_CREATE_SHADOW |
1574 1575
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
1576
			     NULL, NULL, &vm->page_directory);
A
Alex Deucher 已提交
1577
	if (r)
1578 1579
		goto error_free_sched_entity;

1580
	r = amdgpu_bo_reserve(vm->page_directory, false);
1581 1582 1583
	if (r)
		goto error_free_page_directory;

1584
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
1585
	amdgpu_bo_unreserve(vm->page_directory);
A
Alex Deucher 已提交
1586 1587

	return 0;
1588 1589

error_free_page_directory:
1590
	amdgpu_bo_unref(&vm->page_directory->shadow);
1591 1592 1593 1594 1595 1596
	amdgpu_bo_unref(&vm->page_directory);
	vm->page_directory = NULL;

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

1597 1598 1599
err:
	drm_free_large(vm->page_tables);

1600
	return r;
A
Alex Deucher 已提交
1601 1602 1603 1604 1605 1606 1607 1608
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1609
 * Tear down @vm.
A
Alex Deucher 已提交
1610 1611 1612 1613 1614 1615 1616
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
	int i;

1617
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
1618

A
Alex Deucher 已提交
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
		list_del(&mapping->list);
		kfree(mapping);
	}

1632
	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++) {
1633
		struct amdgpu_bo *pt = vm->page_tables[i].bo;
1634 1635 1636 1637 1638 1639

		if (!pt)
			continue;

		amdgpu_bo_unref(&pt->shadow);
		amdgpu_bo_unref(&pt);
1640
	}
1641
	drm_free_large(vm->page_tables);
A
Alex Deucher 已提交
1642

1643
	amdgpu_bo_unref(&vm->page_directory->shadow);
A
Alex Deucher 已提交
1644
	amdgpu_bo_unref(&vm->page_directory);
1645
	dma_fence_put(vm->page_directory_fence);
A
Alex Deucher 已提交
1646
}
1647

1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
1662 1663
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
1664
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
1665 1666
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
1667
	}
1668

1669 1670
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
1671 1672 1673
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

1674
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
1675
	atomic64_set(&adev->vm_manager.client_counter, 0);
1676 1677
}

1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

1689 1690 1691
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

1692
		dma_fence_put(adev->vm_manager.ids[i].first);
1693
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
1694
		dma_fence_put(id->flushed_updates);
1695
		dma_fence_put(id->last_flush);
1696
	}
1697
}