amdgpu_vm.c 43.8 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
57
struct amdgpu_pte_update_params {
58 59
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
60 61 62 63
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
64 65 66 67
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
		     uint32_t flags);
68 69
	/* indicate update pt or its shadow */
	bool shadow;
70 71
};

A
Alex Deucher 已提交
72 73 74 75 76
/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
77
 * Calculate the number of page directory entries.
A
Alex Deucher 已提交
78 79 80 81 82 83 84 85 86 87 88
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
89
 * Calculate the size of the page directory in bytes.
A
Alex Deucher 已提交
90 91 92 93 94 95 96
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
97
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
98 99
 *
 * @vm: vm providing the BOs
100
 * @validated: head of validation list
101
 * @entry: entry to add
A
Alex Deucher 已提交
102 103
 *
 * Add the page directory to the list of BOs to
104
 * validate for command submission.
A
Alex Deucher 已提交
105
 */
106 107 108
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
109
{
110 111 112 113
	entry->robj = vm->page_directory;
	entry->priority = 0;
	entry->tv.bo = &vm->page_directory->tbo;
	entry->tv.shared = true;
114
	entry->user_pages = NULL;
115 116
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
117

118
/**
119
 * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
120
 *
121
 * @adev: amdgpu device pointer
122
 * @vm: vm providing the BOs
123
 * @duplicates: head of duplicates list
A
Alex Deucher 已提交
124
 *
125 126
 * Add the page directory to the BO duplicates list
 * for command submission.
A
Alex Deucher 已提交
127
 */
128 129
void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			  struct list_head *duplicates)
A
Alex Deucher 已提交
130
{
131
	uint64_t num_evictions;
132
	unsigned i;
A
Alex Deucher 已提交
133

134 135 136 137 138 139 140
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
		return;

A
Alex Deucher 已提交
141
	/* add the vm page table to the list */
142 143 144 145
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
A
Alex Deucher 已提交
146 147
			continue;

148
		list_add(&entry->tv.head, duplicates);
A
Alex Deucher 已提交
149
	}
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176

}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
			continue;

		ttm_bo_move_to_lru_tail(&entry->robj->tbo);
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
177 178
}

179 180 181 182 183 184 185
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
186 187 188 189
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
190 191
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
192
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
193
 *
194
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
195
 */
196
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
197
		      struct amdgpu_sync *sync, struct fence *fence,
198
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
199 200
{
	struct amdgpu_device *adev = ring->adev;
201
	uint64_t fence_context = adev->fence_context + ring->idx;
202
	struct fence *updates = sync->last_vm_update;
203
	struct amdgpu_vm_id *id, *idle;
204 205 206 207 208 209 210 211
	struct fence **fences;
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
212

213 214
	mutex_lock(&adev->vm_manager.lock);

215
	/* Check if we have an idle VMID */
216
	i = 0;
217
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
218 219
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
220
			break;
221
		++i;
222 223
	}

224
	/* If we can't find a idle VMID to use, wait till one becomes available */
225
	if (&idle->list == &adev->vm_manager.ids_lru) {
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
		struct fence_array *array;
		unsigned j;

		for (j = 0; j < i; ++j)
			fence_get(fences[j]);

		array = fence_array_create(i, fences, fence_context,
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
				fence_put(fences[j]);
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
		fence_put(&array->base);
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

256
	job->vm_needs_flush = true;
257 258 259 260 261 262 263 264
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
		struct fence *flushed;

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
265

266 267 268
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
269
		if (amdgpu_vm_is_gpu_reset(adev, id))
270
			continue;
271 272 273 274

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

275
		if (job->vm_pd_addr != id->pd_gpu_addr)
276 277
			continue;

278 279 280 281 282
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
		    !fence_is_signaled(id->last_flush))
283 284 285 286 287 288 289
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
		    (!flushed || fence_is_later(updates, flushed)))
			continue;

290 291 292
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
293 294 295
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
296

297
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
298 299
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
300

301 302
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
303
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
304

305 306
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
307

308
	} while (i != ring->idx);
309

310 311
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
312

313 314
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
315 316
	if (r)
		goto error;
317

318 319
	fence_put(id->first);
	id->first = fence_get(fence);
320

321 322 323
	fence_put(id->last_flush);
	id->last_flush = NULL;

324 325
	fence_put(id->flushed_updates);
	id->flushed_updates = fence_get(updates);
326

327
	id->pd_gpu_addr = job->vm_pd_addr;
328
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
329
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
330
	atomic64_set(&id->owner, vm->client_id);
331
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
332

333
	job->vm_id = id - adev->vm_manager.ids;
334
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
335 336

error:
337
	mutex_unlock(&adev->vm_manager.lock);
338
	return r;
A
Alex Deucher 已提交
339 340
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	const struct amdgpu_ip_block_version *ip_block;

	if (ring->type != AMDGPU_RING_TYPE_COMPUTE)
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

	if (ip_block->major <= 7) {
		/* gfx7 has no workaround */
		return true;
	} else if (ip_block->major == 8) {
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Deucher 已提交
367 368 369 370
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
371
 * @vm_id: vmid number to use
372
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
373
 *
374
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
375
 */
376
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
377
{
378
	struct amdgpu_device *adev = ring->adev;
379
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
380
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
381 382 383 384 385 386
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
387
	int r;
388 389

	if (ring->funcs->emit_pipeline_sync && (
390
	    job->vm_needs_flush || gds_switch_needed ||
391
	    amdgpu_vm_ring_has_compute_vm_bug(ring)))
392
		amdgpu_ring_emit_pipeline_sync(ring);
393

394 395
	if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
	    amdgpu_vm_is_gpu_reset(adev, id))) {
396 397
		struct fence *fence;

398 399
		trace_amdgpu_vm_flush(job->vm_pd_addr, ring->idx, job->vm_id);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
400

401 402 403 404
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

405
		mutex_lock(&adev->vm_manager.lock);
406 407
		fence_put(id->last_flush);
		id->last_flush = fence;
408
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
409
	}
410

411
	if (gds_switch_needed) {
412 413 414 415 416 417 418 419 420 421
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id,
					    job->gds_base, job->gds_size,
					    job->gws_base, job->gws_size,
					    job->oa_base, job->oa_size);
422
	}
423 424

	return 0;
425 426 427 428 429 430 431 432 433 434 435 436
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
437 438 439 440 441 442 443 444
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
445 446 447 448 449 450 451 452
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
453
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
473
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
474
 *
475
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
476 477 478 479 480 481 482 483 484
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
485 486 487 488
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
				  uint32_t flags)
A
Alex Deucher 已提交
489 490 491
{
	trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);

492
	if (count < 3) {
493 494
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
495 496

	} else {
497
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
498 499 500 501
				      count, incr, flags);
	}
}

502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint32_t flags)
{
	trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe,
			   (params->src + (addr >> 12) * 8), count);
}

A
Alex Deucher 已提交
525 526 527 528 529
/**
 * amdgpu_vm_clear_bo - initially clear the page dir/table
 *
 * @adev: amdgpu_device pointer
 * @bo: bo to clear
530 531
 *
 * need to reserve bo first before calling it.
A
Alex Deucher 已提交
532 533
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
534
			      struct amdgpu_vm *vm,
A
Alex Deucher 已提交
535 536
			      struct amdgpu_bo *bo)
{
537
	struct amdgpu_ring *ring;
538
	struct fence *fence = NULL;
539
	struct amdgpu_job *job;
540
	struct amdgpu_pte_update_params params;
A
Alex Deucher 已提交
541 542 543 544
	unsigned entries;
	uint64_t addr;
	int r;

545 546
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

M
monk.liu 已提交
547 548 549 550
	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

A
Alex Deucher 已提交
551 552
	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
	if (r)
553
		goto error;
A
Alex Deucher 已提交
554

555 556 557 558
	r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
	if (r)
		goto error;

A
Alex Deucher 已提交
559 560 561
	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

562 563
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
564
		goto error;
A
Alex Deucher 已提交
565

566 567
	memset(&params, 0, sizeof(params));
	params.adev = adev;
568
	params.ib = &job->ibs[0];
569
	amdgpu_vm_do_set_ptes(&params, addr, 0, entries, 0, 0);
570 571 572
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
573 574
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
A
Alex Deucher 已提交
575 576 577
	if (r)
		goto error_free;

578
	amdgpu_bo_fence(bo, fence, true);
579
	fence_put(fence);
580
	return 0;
581

A
Alex Deucher 已提交
582
error_free:
583
	amdgpu_job_free(job);
A
Alex Deucher 已提交
584

585
error:
A
Alex Deucher 已提交
586 587 588 589
	return r;
}

/**
590
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
591
 *
592
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
593 594 595
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
596
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
597
 */
598
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
599 600 601
{
	uint64_t result;

602 603
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
604

605 606
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
607

608
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
609 610 611 612

	return result;
}

613 614 615
static int amdgpu_vm_update_pd_or_shadow(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 bool shadow)
A
Alex Deucher 已提交
616
{
617
	struct amdgpu_ring *ring;
618 619 620
	struct amdgpu_bo *pd = shadow ? vm->page_directory->shadow :
		vm->page_directory;
	uint64_t pd_addr;
A
Alex Deucher 已提交
621 622 623
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
	uint64_t last_pde = ~0, last_pt = ~0;
	unsigned count = 0, pt_idx, ndw;
624
	struct amdgpu_job *job;
625
	struct amdgpu_pte_update_params params;
626
	struct fence *fence = NULL;
C
Chunming Zhou 已提交
627

A
Alex Deucher 已提交
628 629
	int r;

630 631
	if (!pd)
		return 0;
632 633 634 635 636

	r = amdgpu_ttm_bind(&pd->tbo, &pd->tbo.mem);
	if (r)
		return r;

637
	pd_addr = amdgpu_bo_gpu_offset(pd);
638 639
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
640 641 642 643 644 645
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
	ndw += vm->max_pde_used * 6;

646 647
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
648
		return r;
649

650 651
	memset(&params, 0, sizeof(params));
	params.adev = adev;
652
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
653 654 655

	/* walk over the address space and update the page directory */
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
656
		struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
657 658 659 660 661
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

662 663 664 665 666 667 668 669
		if (bo->shadow) {
			struct amdgpu_bo *shadow = bo->shadow;

			r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
			if (r)
				return r;
		}

A
Alex Deucher 已提交
670
		pt = amdgpu_bo_gpu_offset(bo);
671 672 673 674 675 676 677 678 679
		if (!shadow) {
			if (vm->page_tables[pt_idx].addr == pt)
				continue;
			vm->page_tables[pt_idx].addr = pt;
		} else {
			if (vm->page_tables[pt_idx].shadow_addr == pt)
				continue;
			vm->page_tables[pt_idx].shadow_addr = pt;
		}
A
Alex Deucher 已提交
680 681 682

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
683 684
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
685 686

			if (count) {
687 688 689
				amdgpu_vm_do_set_ptes(&params, last_pde,
						      last_pt, count, incr,
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
690 691 692 693 694 695 696 697 698 699 700
			}

			count = 1;
			last_pde = pde;
			last_pt = pt;
		} else {
			++count;
		}
	}

	if (count)
701 702
		amdgpu_vm_do_set_ptes(&params, last_pde, last_pt,
				      count, incr, AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
703

704 705
	if (params.ib->length_dw != 0) {
		amdgpu_ring_pad_ib(ring, params.ib);
706 707
		amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM);
708
		WARN_ON(params.ib->length_dw > ndw);
709 710
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
711 712
		if (r)
			goto error_free;
713

714
		amdgpu_bo_fence(pd, fence, true);
715 716
		fence_put(vm->page_directory_fence);
		vm->page_directory_fence = fence_get(fence);
717
		fence_put(fence);
C
Chunming Zhou 已提交
718

719 720
	} else {
		amdgpu_job_free(job);
C
Chunming Zhou 已提交
721
	}
A
Alex Deucher 已提交
722 723

	return 0;
C
Chunming Zhou 已提交
724 725

error_free:
726
	amdgpu_job_free(job);
727
	return r;
A
Alex Deucher 已提交
728 729
}

730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
/*
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
 * and updates the page directory.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
                                   struct amdgpu_vm *vm)
{
	int r;

	r = amdgpu_vm_update_pd_or_shadow(adev, vm, true);
	if (r)
		return r;
	return amdgpu_vm_update_pd_or_shadow(adev, vm, false);
}

A
Alex Deucher 已提交
753 754 755
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
756
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
757 758 759
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
760
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
761 762
 * @flags: mapping flags
 *
763
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
764
 */
765
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
766 767 768
				  struct amdgpu_vm *vm,
				  uint64_t start, uint64_t end,
				  uint64_t dst, uint32_t flags)
A
Alex Deucher 已提交
769
{
770 771
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

772
	uint64_t cur_pe_start, cur_nptes, cur_dst;
773
	uint64_t addr; /* next GPU address to be updated */
774 775 776 777 778 779 780 781 782
	uint64_t pt_idx;
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
	pt_idx = addr >> amdgpu_vm_block_size;
	pt = vm->page_tables[pt_idx].entry.robj;
783 784 785 786 787
	if (params->shadow) {
		if (!pt->shadow)
			return;
		pt = vm->page_tables[pt_idx].entry.robj->shadow;
	}
788 789 790 791 792 793 794
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
795
	cur_nptes = nptes;
796 797 798 799 800
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
801 802

	/* walk over the address space and update the page tables */
803 804 805
	while (addr < end) {
		pt_idx = addr >> amdgpu_vm_block_size;
		pt = vm->page_tables[pt_idx].entry.robj;
806 807 808 809 810
		if (params->shadow) {
			if (!pt->shadow)
				return;
			pt = vm->page_tables[pt_idx].entry.robj->shadow;
		}
A
Alex Deucher 已提交
811 812 813 814 815 816

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

817 818
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
819

820 821
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
822
			/* The next ptb is consecutive to current ptb.
823
			 * Don't call the update function now.
824 825
			 * Will update two ptbs together in future.
			*/
826
			cur_nptes += nptes;
827
		} else {
828 829
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
830

831
			cur_pe_start = next_pe_start;
832
			cur_nptes = nptes;
833
			cur_dst = dst;
A
Alex Deucher 已提交
834 835
		}

836
		/* for next ptb*/
A
Alex Deucher 已提交
837 838 839 840
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

841 842
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				struct amdgpu_vm *vm,
				uint64_t start, uint64_t end,
				uint64_t dst, uint32_t flags)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

879
	const uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
880 881 882 883

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

884 885
	uint32_t frag;

886
	/* system pages are non continuously */
887
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
888 889 890 891 892 893
	    (frag_start >= frag_end)) {

		amdgpu_vm_update_ptes(params, vm, start, end, dst, flags);
		return;
	}

894 895 896 897
	/* use more than 64KB fragment size if possible */
	frag = lower_32_bits(frag_start | frag_end);
	frag = likely(frag) ? __ffs(frag) : 31;

898 899 900 901 902 903 904 905 906
	/* handle the 4K area at the beginning */
	if (start != frag_start) {
		amdgpu_vm_update_ptes(params, vm, start, frag_start,
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
	amdgpu_vm_update_ptes(params, vm, frag_start, frag_end, dst,
907
			      flags | AMDGPU_PTE_FRAG(frag));
908 909 910 911 912 913

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
		amdgpu_vm_update_ptes(params, vm, frag_end, end, dst, flags);
	}
A
Alex Deucher 已提交
914 915 916 917 918 919
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
920
 * @exclusive: fence we need to sync to
921 922
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
923
 * @vm: requested vm
924 925 926
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
927 928 929
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
930
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
931 932 933
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
934
				       struct fence *exclusive,
935 936
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
937
				       struct amdgpu_vm *vm,
938 939 940
				       uint64_t start, uint64_t last,
				       uint32_t flags, uint64_t addr,
				       struct fence **fence)
A
Alex Deucher 已提交
941
{
942
	struct amdgpu_ring *ring;
943
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
944
	unsigned nptes, ncmds, ndw;
945
	struct amdgpu_job *job;
946
	struct amdgpu_pte_update_params params;
947
	struct fence *f = NULL;
A
Alex Deucher 已提交
948 949
	int r;

950 951 952 953
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	params.src = src;

954
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
955

956
	memset(&params, 0, sizeof(params));
957
	params.adev = adev;
958
	params.src = src;
959

960 961 962 963
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

964
	nptes = last - start + 1;
A
Alex Deucher 已提交
965 966 967 968 969 970 971 972 973 974

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

975
	if (src) {
A
Alex Deucher 已提交
976 977 978
		/* only copy commands needed */
		ndw += ncmds * 7;

979 980
		params.func = amdgpu_vm_do_copy_ptes;

981 982 983
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
984

985
		/* and also PTEs */
A
Alex Deucher 已提交
986 987
		ndw += nptes * 2;

988 989
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
990 991 992 993 994 995
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
996 997

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
998 999
	}

1000 1001
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1002
		return r;
1003

1004
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1005

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1020
		addr = 0;
1021 1022
	}

1023 1024 1025 1026
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1027
	r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
1028 1029 1030
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1031

1032 1033 1034 1035
	r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
	if (r)
		goto error_free;

1036 1037 1038
	params.shadow = true;
	amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
	params.shadow = false;
1039
	amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
A
Alex Deucher 已提交
1040

1041 1042
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1043 1044
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1045 1046
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1047

1048
	amdgpu_bo_fence(vm->page_directory, f, true);
1049 1050 1051 1052
	if (fence) {
		fence_put(*fence);
		*fence = fence_get(f);
	}
1053
	fence_put(f);
A
Alex Deucher 已提交
1054
	return 0;
C
Chunming Zhou 已提交
1055 1056

error_free:
1057
	amdgpu_job_free(job);
1058
	return r;
A
Alex Deucher 已提交
1059 1060
}

1061 1062 1063 1064
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1065
 * @exclusive: fence we need to sync to
1066 1067
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1068 1069 1070
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
 * @addr: addr to set the area to
1071
 * @flags: HW flags for the mapping
1072 1073 1074 1075 1076 1077 1078
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1079
				      struct fence *exclusive,
1080
				      uint32_t gtt_flags,
1081
				      dma_addr_t *pages_addr,
1082 1083
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1084 1085
				      uint32_t flags, uint64_t addr,
				      struct fence **fence)
1086 1087 1088
{
	const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;

1089
	uint64_t src = 0, start = mapping->it.start;
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

	trace_amdgpu_vm_bo_update(mapping);

1102
	if (pages_addr) {
1103 1104 1105 1106
		if (flags == gtt_flags)
			src = adev->gart.table_addr + (addr >> 12) * 8;
		addr = 0;
	}
1107 1108
	addr += mapping->offset;

1109
	if (!pages_addr || src)
1110 1111
		return amdgpu_vm_bo_update_mapping(adev, exclusive,
						   src, pages_addr, vm,
1112 1113 1114 1115 1116 1117
						   start, mapping->it.last,
						   flags, addr, fence);

	while (start != mapping->it.last + 1) {
		uint64_t last;

1118
		last = min((uint64_t)mapping->it.last, start + max_size - 1);
1119 1120
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1121 1122 1123 1124 1125 1126
						start, last, flags, addr,
						fence);
		if (r)
			return r;

		start = last + 1;
1127
		addr += max_size * AMDGPU_GPU_PAGE_SIZE;
1128 1129 1130 1131 1132
	}

	return 0;
}

A
Alex Deucher 已提交
1133 1134 1135 1136 1137
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1138
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1139 1140 1141 1142 1143 1144
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1145
			bool clear)
A
Alex Deucher 已提交
1146 1147 1148
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1149
	dma_addr_t *pages_addr = NULL;
1150
	uint32_t gtt_flags, flags;
1151
	struct ttm_mem_reg *mem;
1152
	struct fence *exclusive;
A
Alex Deucher 已提交
1153 1154 1155
	uint64_t addr;
	int r;

1156 1157 1158 1159 1160
	if (clear) {
		mem = NULL;
		addr = 0;
		exclusive = NULL;
	} else {
1161 1162
		struct ttm_dma_tt *ttm;

1163
		mem = &bo_va->bo->tbo.mem;
1164
		addr = (u64)mem->start << PAGE_SHIFT;
1165 1166
		switch (mem->mem_type) {
		case TTM_PL_TT:
1167 1168 1169
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1170 1171 1172
			break;

		case TTM_PL_VRAM:
A
Alex Deucher 已提交
1173
			addr += adev->vm_manager.vram_base_offset;
1174 1175 1176 1177 1178
			break;

		default:
			break;
		}
1179 1180

		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1181 1182 1183
	}

	flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
1184 1185
	gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
		adev == bo_va->bo->adev) ? flags : 0;
A
Alex Deucher 已提交
1186

1187 1188 1189 1190 1191 1192
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1193 1194
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1195 1196
					       mapping, flags, addr,
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1197 1198 1199 1200
		if (r)
			return r;
	}

1201 1202 1203 1204 1205 1206 1207 1208
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1209
	spin_lock(&vm->status_lock);
1210
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1211
	list_del_init(&bo_va->vm_status);
1212
	if (clear)
1213
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
	spin_unlock(&vm->status_lock);

	return 0;
}

/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping;
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1240

1241
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1242
					       0, 0, NULL);
A
Alex Deucher 已提交
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
		kfree(mapping);
		if (r)
			return r;

	}
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1264
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1265
{
1266
	struct amdgpu_bo_va *bo_va = NULL;
1267
	int r = 0;
A
Alex Deucher 已提交
1268 1269 1270 1271 1272 1273

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1274

1275
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1276 1277 1278 1279 1280 1281 1282
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1283
	if (bo_va)
1284
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1285 1286

	return r;
A
Alex Deucher 已提交
1287 1288 1289 1290 1291 1292 1293 1294 1295
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1296
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1316 1317
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1318
	INIT_LIST_HEAD(&bo_va->vm_status);
1319

A
Alex Deucher 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
	list_add_tail(&bo_va->bo_list, &bo->va);

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1337
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
		     uint64_t size, uint32_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

1351 1352
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1353
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1354 1355
		return -EINVAL;

A
Alex Deucher 已提交
1356
	/* make sure object fit at this offset */
1357
	eaddr = saddr + size - 1;
1358
	if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1359 1360 1361
		return -EINVAL;

	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1362 1363
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
A
Alex Deucher 已提交
1364 1365 1366 1367 1368 1369 1370
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1371
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1372 1373 1374 1375 1376 1377 1378 1379
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
		r = -EINVAL;
1380
		goto error;
A
Alex Deucher 已提交
1381 1382 1383 1384 1385
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping) {
		r = -ENOMEM;
1386
		goto error;
A
Alex Deucher 已提交
1387 1388 1389 1390
	}

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1391
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1392 1393 1394
	mapping->offset = offset;
	mapping->flags = flags;

1395
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
	interval_tree_insert(&mapping->it, &vm->va);

	/* Make sure the page tables are allocated */
	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

	if (eaddr > vm->max_pde_used)
		vm->max_pde_used = eaddr;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1409
		struct reservation_object *resv = vm->page_directory->tbo.resv;
1410
		struct amdgpu_bo_list_entry *entry;
A
Alex Deucher 已提交
1411 1412
		struct amdgpu_bo *pt;

1413 1414
		entry = &vm->page_tables[pt_idx].entry;
		if (entry->robj)
A
Alex Deucher 已提交
1415 1416 1417 1418
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
1419
				     AMDGPU_GEM_DOMAIN_VRAM,
1420 1421
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				     AMDGPU_GEM_CREATE_SHADOW,
1422
				     NULL, resv, &pt);
1423
		if (r)
A
Alex Deucher 已提交
1424
			goto error_free;
1425

1426 1427 1428 1429 1430
		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
		pt->parent = amdgpu_bo_ref(vm->page_directory);

1431
		r = amdgpu_vm_clear_bo(adev, vm, pt);
A
Alex Deucher 已提交
1432 1433 1434 1435 1436
		if (r) {
			amdgpu_bo_unref(&pt);
			goto error_free;
		}

1437 1438 1439 1440
		entry->robj = pt;
		entry->priority = 0;
		entry->tv.bo = &entry->robj->tbo;
		entry->tv.shared = true;
1441
		entry->user_pages = NULL;
A
Alex Deucher 已提交
1442 1443 1444 1445 1446 1447 1448 1449
		vm->page_tables[pt_idx].addr = 0;
	}

	return 0;

error_free:
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1450
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1451 1452
	kfree(mapping);

1453
error:
A
Alex Deucher 已提交
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
	return r;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1467
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1468 1469 1470 1471 1472 1473 1474
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1475
	bool valid = true;
A
Alex Deucher 已提交
1476

1477
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1478

1479
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1480 1481 1482 1483
		if (mapping->it.start == saddr)
			break;
	}

1484 1485 1486 1487 1488 1489 1490 1491
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1492
		if (&mapping->list == &bo_va->invalids)
1493
			return -ENOENT;
A
Alex Deucher 已提交
1494
	}
1495

A
Alex Deucher 已提交
1496 1497
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1498
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1499

1500
	if (valid)
A
Alex Deucher 已提交
1501
		list_add(&mapping->list, &vm->freed);
1502
	else
A
Alex Deucher 已提交
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
		kfree(mapping);

	return 0;
}

/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1514
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1530
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1531 1532
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1533
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1534 1535 1536 1537 1538 1539
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
A
Alex Deucher 已提交
1540
	}
1541

1542
	fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1553
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1554 1555 1556 1557 1558 1559 1560
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1561 1562
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1563
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1564
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1565 1566 1567 1568 1569 1570 1571 1572 1573
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1574
 * Init @vm fields.
A
Alex Deucher 已提交
1575 1576 1577 1578 1579
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1580
	unsigned pd_size, pd_entries;
1581 1582
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1583
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1584 1585
	int i, r;

1586 1587
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1588
	vm->va = RB_ROOT;
1589
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
1590 1591
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1592
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1593
	INIT_LIST_HEAD(&vm->freed);
1594

A
Alex Deucher 已提交
1595 1596 1597 1598
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1599
	vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
A
Alex Deucher 已提交
1600 1601 1602 1603 1604
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1605
	/* create scheduler entity for page table updates */
1606 1607 1608 1609

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1610 1611 1612 1613 1614 1615
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
		return r;

1616 1617
	vm->page_directory_fence = NULL;

A
Alex Deucher 已提交
1618
	r = amdgpu_bo_create(adev, pd_size, align, true,
1619
			     AMDGPU_GEM_DOMAIN_VRAM,
1620 1621
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
			     AMDGPU_GEM_CREATE_SHADOW,
1622
			     NULL, NULL, &vm->page_directory);
A
Alex Deucher 已提交
1623
	if (r)
1624 1625
		goto error_free_sched_entity;

1626
	r = amdgpu_bo_reserve(vm->page_directory, false);
1627 1628 1629 1630
	if (r)
		goto error_free_page_directory;

	r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
1631
	amdgpu_bo_unreserve(vm->page_directory);
1632 1633
	if (r)
		goto error_free_page_directory;
1634
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
A
Alex Deucher 已提交
1635 1636

	return 0;
1637 1638 1639 1640 1641 1642 1643 1644 1645

error_free_page_directory:
	amdgpu_bo_unref(&vm->page_directory);
	vm->page_directory = NULL;

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
1646 1647 1648 1649 1650 1651 1652 1653
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1654
 * Tear down @vm.
A
Alex Deucher 已提交
1655 1656 1657 1658 1659 1660 1661
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
	int i;

1662
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
1663

A
Alex Deucher 已提交
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
		list_del(&mapping->list);
		kfree(mapping);
	}

1677 1678 1679 1680
	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++) {
		if (vm->page_tables[i].entry.robj &&
		    vm->page_tables[i].entry.robj->shadow)
			amdgpu_bo_unref(&vm->page_tables[i].entry.robj->shadow);
1681
		amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
1682
	}
1683
	drm_free_large(vm->page_tables);
A
Alex Deucher 已提交
1684

1685 1686
	if (vm->page_directory->shadow)
		amdgpu_bo_unref(&vm->page_directory->shadow);
A
Alex Deucher 已提交
1687
	amdgpu_bo_unref(&vm->page_directory);
1688
	fence_put(vm->page_directory_fence);
A
Alex Deucher 已提交
1689
}
1690

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
1705 1706
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
1707
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
1708 1709
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
1710
	}
1711

1712 1713 1714 1715
	adev->vm_manager.fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

1716
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
1717
	atomic64_set(&adev->vm_manager.client_counter, 0);
1718 1719
}

1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

1731 1732 1733
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

1734 1735
		fence_put(adev->vm_manager.ids[i].first);
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
1736 1737
		fence_put(id->flushed_updates);
	}
1738
}