amdgpu_vm.c 44.2 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
57
struct amdgpu_pte_update_params {
58 59
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
60 61 62 63
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
64 65 66 67
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
		     uint32_t flags);
68 69
	/* indicate update pt or its shadow */
	bool shadow;
70 71
};

A
Alex Deucher 已提交
72 73 74 75 76
/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
77
 * Calculate the number of page directory entries.
A
Alex Deucher 已提交
78 79 80 81 82 83 84 85 86 87 88
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
89
 * Calculate the size of the page directory in bytes.
A
Alex Deucher 已提交
90 91 92 93 94 95 96
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
97
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
98 99
 *
 * @vm: vm providing the BOs
100
 * @validated: head of validation list
101
 * @entry: entry to add
A
Alex Deucher 已提交
102 103
 *
 * Add the page directory to the list of BOs to
104
 * validate for command submission.
A
Alex Deucher 已提交
105
 */
106 107 108
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
109
{
110 111 112 113
	entry->robj = vm->page_directory;
	entry->priority = 0;
	entry->tv.bo = &vm->page_directory->tbo;
	entry->tv.shared = true;
114
	entry->user_pages = NULL;
115 116
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
117

118
/**
119
 * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
120
 *
121
 * @adev: amdgpu device pointer
122
 * @vm: vm providing the BOs
123
 * @duplicates: head of duplicates list
A
Alex Deucher 已提交
124
 *
125 126
 * Add the page directory to the BO duplicates list
 * for command submission.
A
Alex Deucher 已提交
127
 */
128 129
void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			  struct list_head *duplicates)
A
Alex Deucher 已提交
130
{
131
	uint64_t num_evictions;
132
	unsigned i;
A
Alex Deucher 已提交
133

134 135 136 137 138 139 140
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
		return;

A
Alex Deucher 已提交
141
	/* add the vm page table to the list */
142 143 144 145
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
A
Alex Deucher 已提交
146 147
			continue;

148
		list_add(&entry->tv.head, duplicates);
A
Alex Deucher 已提交
149
	}
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176

}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
			continue;

		ttm_bo_move_to_lru_tail(&entry->robj->tbo);
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
177 178
}

179 180 181 182 183 184 185
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
186 187 188 189
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
190 191
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
192
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
193
 *
194
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
195
 */
196
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
197
		      struct amdgpu_sync *sync, struct fence *fence,
198
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
199 200
{
	struct amdgpu_device *adev = ring->adev;
201
	uint64_t fence_context = adev->fence_context + ring->idx;
202
	struct fence *updates = sync->last_vm_update;
203
	struct amdgpu_vm_id *id, *idle;
204 205 206 207 208 209 210 211
	struct fence **fences;
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
212

213 214
	mutex_lock(&adev->vm_manager.lock);

215
	/* Check if we have an idle VMID */
216
	i = 0;
217
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
218 219
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
220
			break;
221
		++i;
222 223
	}

224
	/* If we can't find a idle VMID to use, wait till one becomes available */
225
	if (&idle->list == &adev->vm_manager.ids_lru) {
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
		struct fence_array *array;
		unsigned j;

		for (j = 0; j < i; ++j)
			fence_get(fences[j]);

		array = fence_array_create(i, fences, fence_context,
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
				fence_put(fences[j]);
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
		fence_put(&array->base);
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

256
	job->vm_needs_flush = true;
257 258 259 260 261 262 263 264
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
		struct fence *flushed;

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
265

266 267 268
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
269
		if (amdgpu_vm_is_gpu_reset(adev, id))
270
			continue;
271 272 273 274

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

275
		if (job->vm_pd_addr != id->pd_gpu_addr)
276 277
			continue;

278 279 280 281 282
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
		    !fence_is_signaled(id->last_flush))
283 284 285 286 287 288 289
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
		    (!flushed || fence_is_later(updates, flushed)))
			continue;

290 291 292
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
293 294 295
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
296

297
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
298 299
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
300

301 302
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
303
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
304

305 306
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
307

308
	} while (i != ring->idx);
309

310 311
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
312

313 314
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
315 316
	if (r)
		goto error;
317

318 319
	fence_put(id->first);
	id->first = fence_get(fence);
320

321 322 323
	fence_put(id->last_flush);
	id->last_flush = NULL;

324 325
	fence_put(id->flushed_updates);
	id->flushed_updates = fence_get(updates);
326

327
	id->pd_gpu_addr = job->vm_pd_addr;
328
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
329
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
330
	atomic64_set(&id->owner, vm->client_id);
331
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
332

333
	job->vm_id = id - adev->vm_manager.ids;
334
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
335 336

error:
337
	mutex_unlock(&adev->vm_manager.lock);
338
	return r;
A
Alex Deucher 已提交
339 340
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	const struct amdgpu_ip_block_version *ip_block;

	if (ring->type != AMDGPU_RING_TYPE_COMPUTE)
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

	if (ip_block->major <= 7) {
		/* gfx7 has no workaround */
		return true;
	} else if (ip_block->major == 8) {
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Deucher 已提交
367 368 369 370
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
371
 * @vm_id: vmid number to use
372
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
373
 *
374
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
375
 */
376
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
377
{
378
	struct amdgpu_device *adev = ring->adev;
379
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
380
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
381 382 383 384 385 386
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
387
	int r;
388 389

	if (ring->funcs->emit_pipeline_sync && (
390
	    job->vm_needs_flush || gds_switch_needed ||
391
	    amdgpu_vm_ring_has_compute_vm_bug(ring)))
392
		amdgpu_ring_emit_pipeline_sync(ring);
393

394 395
	if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
	    amdgpu_vm_is_gpu_reset(adev, id))) {
396 397
		struct fence *fence;

398 399
		trace_amdgpu_vm_flush(job->vm_pd_addr, ring->idx, job->vm_id);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
400

401 402 403 404
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

405
		mutex_lock(&adev->vm_manager.lock);
406 407
		fence_put(id->last_flush);
		id->last_flush = fence;
408
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
409
	}
410

411
	if (gds_switch_needed) {
412 413 414 415 416 417 418 419 420 421
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id,
					    job->gds_base, job->gds_size,
					    job->gws_base, job->gws_size,
					    job->oa_base, job->oa_size);
422
	}
423 424

	return 0;
425 426 427 428 429 430 431 432 433 434 435 436
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
437 438 439 440 441 442 443 444
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
445 446 447 448 449 450 451 452
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
453
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
473
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
474
 *
475
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
476 477 478 479 480 481 482 483 484
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
485 486 487 488
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
				  uint32_t flags)
A
Alex Deucher 已提交
489
{
490
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
491

492
	if (count < 3) {
493 494
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
495 496

	} else {
497
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
498 499 500 501
				      count, incr, flags);
	}
}

502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint32_t flags)
{
519
	uint64_t src = (params->src + (addr >> 12) * 8);
520

521 522 523 524

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
525 526
}

A
Alex Deucher 已提交
527 528 529 530 531
/**
 * amdgpu_vm_clear_bo - initially clear the page dir/table
 *
 * @adev: amdgpu_device pointer
 * @bo: bo to clear
532 533
 *
 * need to reserve bo first before calling it.
A
Alex Deucher 已提交
534 535
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
536
			      struct amdgpu_vm *vm,
A
Alex Deucher 已提交
537 538
			      struct amdgpu_bo *bo)
{
539
	struct amdgpu_ring *ring;
540
	struct fence *fence = NULL;
541
	struct amdgpu_job *job;
542
	struct amdgpu_pte_update_params params;
A
Alex Deucher 已提交
543 544 545 546
	unsigned entries;
	uint64_t addr;
	int r;

547 548
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

M
monk.liu 已提交
549 550 551 552
	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

A
Alex Deucher 已提交
553 554
	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
	if (r)
555
		goto error;
A
Alex Deucher 已提交
556

557 558 559 560
	r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
	if (r)
		goto error;

A
Alex Deucher 已提交
561 562 563
	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

564 565
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
566
		goto error;
A
Alex Deucher 已提交
567

568 569
	memset(&params, 0, sizeof(params));
	params.adev = adev;
570
	params.ib = &job->ibs[0];
571
	amdgpu_vm_do_set_ptes(&params, addr, 0, entries, 0, 0);
572 573 574
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
575 576
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
A
Alex Deucher 已提交
577 578 579
	if (r)
		goto error_free;

580
	amdgpu_bo_fence(bo, fence, true);
581
	fence_put(fence);
582
	return 0;
583

A
Alex Deucher 已提交
584
error_free:
585
	amdgpu_job_free(job);
A
Alex Deucher 已提交
586

587
error:
A
Alex Deucher 已提交
588 589 590 591
	return r;
}

/**
592
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
593
 *
594
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
595 596 597
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
598
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
599
 */
600
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
601 602 603
{
	uint64_t result;

604 605
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
606

607 608
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
609

610
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
611 612 613 614

	return result;
}

615 616 617
static int amdgpu_vm_update_pd_or_shadow(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 bool shadow)
A
Alex Deucher 已提交
618
{
619
	struct amdgpu_ring *ring;
620 621 622
	struct amdgpu_bo *pd = shadow ? vm->page_directory->shadow :
		vm->page_directory;
	uint64_t pd_addr;
A
Alex Deucher 已提交
623 624 625
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
	uint64_t last_pde = ~0, last_pt = ~0;
	unsigned count = 0, pt_idx, ndw;
626
	struct amdgpu_job *job;
627
	struct amdgpu_pte_update_params params;
628
	struct fence *fence = NULL;
C
Chunming Zhou 已提交
629

A
Alex Deucher 已提交
630 631
	int r;

632 633
	if (!pd)
		return 0;
634 635 636 637 638

	r = amdgpu_ttm_bind(&pd->tbo, &pd->tbo.mem);
	if (r)
		return r;

639
	pd_addr = amdgpu_bo_gpu_offset(pd);
640 641
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
642 643 644 645 646 647
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
	ndw += vm->max_pde_used * 6;

648 649
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
650
		return r;
651

652 653
	memset(&params, 0, sizeof(params));
	params.adev = adev;
654
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
655 656 657

	/* walk over the address space and update the page directory */
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
658
		struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
659 660 661 662 663
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

664 665 666 667 668 669 670 671
		if (bo->shadow) {
			struct amdgpu_bo *shadow = bo->shadow;

			r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
			if (r)
				return r;
		}

A
Alex Deucher 已提交
672
		pt = amdgpu_bo_gpu_offset(bo);
673 674 675 676 677 678 679 680 681
		if (!shadow) {
			if (vm->page_tables[pt_idx].addr == pt)
				continue;
			vm->page_tables[pt_idx].addr = pt;
		} else {
			if (vm->page_tables[pt_idx].shadow_addr == pt)
				continue;
			vm->page_tables[pt_idx].shadow_addr = pt;
		}
A
Alex Deucher 已提交
682 683 684

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
685 686
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
687 688

			if (count) {
689 690 691
				amdgpu_vm_do_set_ptes(&params, last_pde,
						      last_pt, count, incr,
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
692 693 694 695 696 697 698 699 700 701 702
			}

			count = 1;
			last_pde = pde;
			last_pt = pt;
		} else {
			++count;
		}
	}

	if (count)
703 704
		amdgpu_vm_do_set_ptes(&params, last_pde, last_pt,
				      count, incr, AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
705

706 707
	if (params.ib->length_dw != 0) {
		amdgpu_ring_pad_ib(ring, params.ib);
708 709
		amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM);
710
		WARN_ON(params.ib->length_dw > ndw);
711 712
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
713 714
		if (r)
			goto error_free;
715

716
		amdgpu_bo_fence(pd, fence, true);
717 718
		fence_put(vm->page_directory_fence);
		vm->page_directory_fence = fence_get(fence);
719
		fence_put(fence);
C
Chunming Zhou 已提交
720

721 722
	} else {
		amdgpu_job_free(job);
C
Chunming Zhou 已提交
723
	}
A
Alex Deucher 已提交
724 725

	return 0;
C
Chunming Zhou 已提交
726 727

error_free:
728
	amdgpu_job_free(job);
729
	return r;
A
Alex Deucher 已提交
730 731
}

732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
/*
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
 * and updates the page directory.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
                                   struct amdgpu_vm *vm)
{
	int r;

	r = amdgpu_vm_update_pd_or_shadow(adev, vm, true);
	if (r)
		return r;
	return amdgpu_vm_update_pd_or_shadow(adev, vm, false);
}

A
Alex Deucher 已提交
755 756 757
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
758
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
759 760 761
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
762
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
763 764
 * @flags: mapping flags
 *
765
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
766
 */
767
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
768 769 770
				  struct amdgpu_vm *vm,
				  uint64_t start, uint64_t end,
				  uint64_t dst, uint32_t flags)
A
Alex Deucher 已提交
771
{
772 773
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

774
	uint64_t cur_pe_start, cur_nptes, cur_dst;
775
	uint64_t addr; /* next GPU address to be updated */
776 777 778 779 780 781 782 783 784
	uint64_t pt_idx;
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
	pt_idx = addr >> amdgpu_vm_block_size;
	pt = vm->page_tables[pt_idx].entry.robj;
785 786 787 788 789
	if (params->shadow) {
		if (!pt->shadow)
			return;
		pt = vm->page_tables[pt_idx].entry.robj->shadow;
	}
790 791 792 793 794 795 796
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
797
	cur_nptes = nptes;
798 799 800 801 802
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
803 804

	/* walk over the address space and update the page tables */
805 806 807
	while (addr < end) {
		pt_idx = addr >> amdgpu_vm_block_size;
		pt = vm->page_tables[pt_idx].entry.robj;
808 809 810 811 812
		if (params->shadow) {
			if (!pt->shadow)
				return;
			pt = vm->page_tables[pt_idx].entry.robj->shadow;
		}
A
Alex Deucher 已提交
813 814 815 816 817 818

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

819 820
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
821

822 823
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
824
			/* The next ptb is consecutive to current ptb.
825
			 * Don't call the update function now.
826 827
			 * Will update two ptbs together in future.
			*/
828
			cur_nptes += nptes;
829
		} else {
830 831
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
832

833
			cur_pe_start = next_pe_start;
834
			cur_nptes = nptes;
835
			cur_dst = dst;
A
Alex Deucher 已提交
836 837
		}

838
		/* for next ptb*/
A
Alex Deucher 已提交
839 840 841 842
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

843 844
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				struct amdgpu_vm *vm,
				uint64_t start, uint64_t end,
				uint64_t dst, uint32_t flags)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

881
	const uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
882 883 884 885

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

886 887
	uint32_t frag;

888
	/* system pages are non continuously */
889
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
890 891 892 893 894 895
	    (frag_start >= frag_end)) {

		amdgpu_vm_update_ptes(params, vm, start, end, dst, flags);
		return;
	}

896 897 898 899
	/* use more than 64KB fragment size if possible */
	frag = lower_32_bits(frag_start | frag_end);
	frag = likely(frag) ? __ffs(frag) : 31;

900 901 902 903 904 905 906 907 908
	/* handle the 4K area at the beginning */
	if (start != frag_start) {
		amdgpu_vm_update_ptes(params, vm, start, frag_start,
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
	amdgpu_vm_update_ptes(params, vm, frag_start, frag_end, dst,
909
			      flags | AMDGPU_PTE_FRAG(frag));
910 911 912 913 914 915

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
		amdgpu_vm_update_ptes(params, vm, frag_end, end, dst, flags);
	}
A
Alex Deucher 已提交
916 917 918 919 920 921
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
922
 * @exclusive: fence we need to sync to
923 924
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
925
 * @vm: requested vm
926 927 928
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
929 930 931
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
932
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
933 934 935
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
936
				       struct fence *exclusive,
937 938
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
939
				       struct amdgpu_vm *vm,
940 941 942
				       uint64_t start, uint64_t last,
				       uint32_t flags, uint64_t addr,
				       struct fence **fence)
A
Alex Deucher 已提交
943
{
944
	struct amdgpu_ring *ring;
945
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
946
	unsigned nptes, ncmds, ndw;
947
	struct amdgpu_job *job;
948
	struct amdgpu_pte_update_params params;
949
	struct fence *f = NULL;
A
Alex Deucher 已提交
950 951
	int r;

952 953 954 955
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	params.src = src;

956
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
957

958
	memset(&params, 0, sizeof(params));
959
	params.adev = adev;
960
	params.src = src;
961

962 963 964 965
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

966
	nptes = last - start + 1;
A
Alex Deucher 已提交
967 968 969 970 971 972 973 974 975 976

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

977
	if (src) {
A
Alex Deucher 已提交
978 979 980
		/* only copy commands needed */
		ndw += ncmds * 7;

981 982
		params.func = amdgpu_vm_do_copy_ptes;

983 984 985
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
986

987
		/* and also PTEs */
A
Alex Deucher 已提交
988 989
		ndw += nptes * 2;

990 991
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
992 993 994 995 996 997
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
998 999

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1000 1001
	}

1002 1003
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1004
		return r;
1005

1006
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1007

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1022
		addr = 0;
1023 1024
	}

1025 1026 1027 1028
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1029
	r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
1030 1031 1032
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1033

1034 1035 1036 1037
	r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
	if (r)
		goto error_free;

1038 1039 1040
	params.shadow = true;
	amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
	params.shadow = false;
1041
	amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
A
Alex Deucher 已提交
1042

1043 1044
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1045 1046
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1047 1048
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1049

1050
	amdgpu_bo_fence(vm->page_directory, f, true);
1051 1052 1053 1054
	if (fence) {
		fence_put(*fence);
		*fence = fence_get(f);
	}
1055
	fence_put(f);
A
Alex Deucher 已提交
1056
	return 0;
C
Chunming Zhou 已提交
1057 1058

error_free:
1059
	amdgpu_job_free(job);
1060
	return r;
A
Alex Deucher 已提交
1061 1062
}

1063 1064 1065 1066
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1067
 * @exclusive: fence we need to sync to
1068 1069
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1070 1071 1072
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
 * @addr: addr to set the area to
1073
 * @flags: HW flags for the mapping
1074 1075 1076 1077 1078 1079 1080
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1081
				      struct fence *exclusive,
1082
				      uint32_t gtt_flags,
1083
				      dma_addr_t *pages_addr,
1084 1085
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1086 1087
				      uint32_t flags, uint64_t addr,
				      struct fence **fence)
1088 1089 1090
{
	const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;

1091
	uint64_t src = 0, start = mapping->it.start;
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

	trace_amdgpu_vm_bo_update(mapping);

1104
	if (pages_addr) {
1105 1106 1107 1108
		if (flags == gtt_flags)
			src = adev->gart.table_addr + (addr >> 12) * 8;
		addr = 0;
	}
1109 1110
	addr += mapping->offset;

1111
	if (!pages_addr || src)
1112 1113
		return amdgpu_vm_bo_update_mapping(adev, exclusive,
						   src, pages_addr, vm,
1114 1115 1116 1117 1118 1119
						   start, mapping->it.last,
						   flags, addr, fence);

	while (start != mapping->it.last + 1) {
		uint64_t last;

1120
		last = min((uint64_t)mapping->it.last, start + max_size - 1);
1121 1122
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1123 1124 1125 1126 1127 1128
						start, last, flags, addr,
						fence);
		if (r)
			return r;

		start = last + 1;
1129
		addr += max_size * AMDGPU_GPU_PAGE_SIZE;
1130 1131 1132 1133 1134
	}

	return 0;
}

A
Alex Deucher 已提交
1135 1136 1137 1138 1139
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1140
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1141 1142 1143 1144 1145 1146
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1147
			bool clear)
A
Alex Deucher 已提交
1148 1149 1150
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1151
	dma_addr_t *pages_addr = NULL;
1152
	uint32_t gtt_flags, flags;
1153
	struct ttm_mem_reg *mem;
1154
	struct fence *exclusive;
A
Alex Deucher 已提交
1155 1156 1157
	uint64_t addr;
	int r;

1158 1159 1160 1161 1162
	if (clear) {
		mem = NULL;
		addr = 0;
		exclusive = NULL;
	} else {
1163 1164
		struct ttm_dma_tt *ttm;

1165
		mem = &bo_va->bo->tbo.mem;
1166
		addr = (u64)mem->start << PAGE_SHIFT;
1167 1168
		switch (mem->mem_type) {
		case TTM_PL_TT:
1169 1170 1171
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1172 1173 1174
			break;

		case TTM_PL_VRAM:
A
Alex Deucher 已提交
1175
			addr += adev->vm_manager.vram_base_offset;
1176 1177 1178 1179 1180
			break;

		default:
			break;
		}
1181 1182

		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1183 1184 1185
	}

	flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
1186 1187
	gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
		adev == bo_va->bo->adev) ? flags : 0;
A
Alex Deucher 已提交
1188

1189 1190 1191 1192 1193 1194
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1195 1196
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1197 1198
					       mapping, flags, addr,
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1199 1200 1201 1202
		if (r)
			return r;
	}

1203 1204 1205 1206 1207 1208 1209 1210
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1211
	spin_lock(&vm->status_lock);
1212
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1213
	list_del_init(&bo_va->vm_status);
1214
	if (clear)
1215
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
	spin_unlock(&vm->status_lock);

	return 0;
}

/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping;
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1242

1243
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1244
					       0, 0, NULL);
A
Alex Deucher 已提交
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
		kfree(mapping);
		if (r)
			return r;

	}
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1266
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1267
{
1268
	struct amdgpu_bo_va *bo_va = NULL;
1269
	int r = 0;
A
Alex Deucher 已提交
1270 1271 1272 1273 1274 1275

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1276

1277
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1278 1279 1280 1281 1282 1283 1284
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1285
	if (bo_va)
1286
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1287 1288

	return r;
A
Alex Deucher 已提交
1289 1290 1291 1292 1293 1294 1295 1296 1297
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1298
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1318 1319
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1320
	INIT_LIST_HEAD(&bo_va->vm_status);
1321

A
Alex Deucher 已提交
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
	list_add_tail(&bo_va->bo_list, &bo->va);

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1339
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
		     uint64_t size, uint32_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

1353 1354
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1355
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1356 1357
		return -EINVAL;

A
Alex Deucher 已提交
1358
	/* make sure object fit at this offset */
1359
	eaddr = saddr + size - 1;
1360
	if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1361 1362 1363
		return -EINVAL;

	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1364 1365
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
A
Alex Deucher 已提交
1366 1367 1368 1369 1370 1371 1372
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1373
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1374 1375 1376 1377 1378 1379 1380 1381
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
		r = -EINVAL;
1382
		goto error;
A
Alex Deucher 已提交
1383 1384 1385 1386 1387
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping) {
		r = -ENOMEM;
1388
		goto error;
A
Alex Deucher 已提交
1389 1390 1391 1392
	}

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1393
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1394 1395 1396
	mapping->offset = offset;
	mapping->flags = flags;

1397
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
	interval_tree_insert(&mapping->it, &vm->va);

	/* Make sure the page tables are allocated */
	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

	if (eaddr > vm->max_pde_used)
		vm->max_pde_used = eaddr;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1411
		struct reservation_object *resv = vm->page_directory->tbo.resv;
1412
		struct amdgpu_bo_list_entry *entry;
A
Alex Deucher 已提交
1413 1414
		struct amdgpu_bo *pt;

1415 1416
		entry = &vm->page_tables[pt_idx].entry;
		if (entry->robj)
A
Alex Deucher 已提交
1417 1418 1419 1420
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
1421
				     AMDGPU_GEM_DOMAIN_VRAM,
1422 1423
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				     AMDGPU_GEM_CREATE_SHADOW,
1424
				     NULL, resv, &pt);
1425
		if (r)
A
Alex Deucher 已提交
1426
			goto error_free;
1427

1428 1429 1430 1431 1432
		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
		pt->parent = amdgpu_bo_ref(vm->page_directory);

1433
		r = amdgpu_vm_clear_bo(adev, vm, pt);
A
Alex Deucher 已提交
1434
		if (r) {
1435
			amdgpu_bo_unref(&pt->shadow);
A
Alex Deucher 已提交
1436 1437 1438 1439
			amdgpu_bo_unref(&pt);
			goto error_free;
		}

1440 1441 1442 1443 1444 1445 1446 1447 1448
		if (pt->shadow) {
			r = amdgpu_vm_clear_bo(adev, vm, pt->shadow);
			if (r) {
				amdgpu_bo_unref(&pt->shadow);
				amdgpu_bo_unref(&pt);
				goto error_free;
			}
		}

1449 1450 1451 1452
		entry->robj = pt;
		entry->priority = 0;
		entry->tv.bo = &entry->robj->tbo;
		entry->tv.shared = true;
1453
		entry->user_pages = NULL;
A
Alex Deucher 已提交
1454 1455 1456 1457 1458 1459 1460 1461
		vm->page_tables[pt_idx].addr = 0;
	}

	return 0;

error_free:
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1462
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1463 1464
	kfree(mapping);

1465
error:
A
Alex Deucher 已提交
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
	return r;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1479
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1480 1481 1482 1483 1484 1485 1486
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1487
	bool valid = true;
A
Alex Deucher 已提交
1488

1489
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1490

1491
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1492 1493 1494 1495
		if (mapping->it.start == saddr)
			break;
	}

1496 1497 1498 1499 1500 1501 1502 1503
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1504
		if (&mapping->list == &bo_va->invalids)
1505
			return -ENOENT;
A
Alex Deucher 已提交
1506
	}
1507

A
Alex Deucher 已提交
1508 1509
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1510
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1511

1512
	if (valid)
A
Alex Deucher 已提交
1513
		list_add(&mapping->list, &vm->freed);
1514
	else
A
Alex Deucher 已提交
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
		kfree(mapping);

	return 0;
}

/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1526
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1542
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1543 1544
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1545
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1546 1547 1548 1549 1550 1551
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
A
Alex Deucher 已提交
1552
	}
1553

1554
	fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1565
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1566 1567 1568 1569 1570 1571 1572
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1573 1574
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1575
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1576
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1577 1578 1579 1580 1581 1582 1583 1584 1585
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1586
 * Init @vm fields.
A
Alex Deucher 已提交
1587 1588 1589 1590 1591
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1592
	unsigned pd_size, pd_entries;
1593 1594
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1595
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1596 1597
	int i, r;

1598 1599
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1600
	vm->va = RB_ROOT;
1601
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
1602 1603
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1604
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1605
	INIT_LIST_HEAD(&vm->freed);
1606

A
Alex Deucher 已提交
1607 1608 1609 1610
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1611
	vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
A
Alex Deucher 已提交
1612 1613 1614 1615 1616
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1617
	/* create scheduler entity for page table updates */
1618 1619 1620 1621

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1622 1623 1624 1625
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
1626
		goto err;
1627

1628 1629
	vm->page_directory_fence = NULL;

A
Alex Deucher 已提交
1630
	r = amdgpu_bo_create(adev, pd_size, align, true,
1631
			     AMDGPU_GEM_DOMAIN_VRAM,
1632 1633
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
			     AMDGPU_GEM_CREATE_SHADOW,
1634
			     NULL, NULL, &vm->page_directory);
A
Alex Deucher 已提交
1635
	if (r)
1636 1637
		goto error_free_sched_entity;

1638
	r = amdgpu_bo_reserve(vm->page_directory, false);
1639 1640 1641 1642 1643
	if (r)
		goto error_free_page_directory;

	r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
	if (r)
1644 1645
		goto error_unreserve;

1646 1647 1648 1649 1650 1651
	if (vm->page_directory->shadow) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory->shadow);
		if (r)
			goto error_unreserve;
	}

1652
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
1653
	amdgpu_bo_unreserve(vm->page_directory);
A
Alex Deucher 已提交
1654 1655

	return 0;
1656

1657 1658 1659
error_unreserve:
	amdgpu_bo_unreserve(vm->page_directory);

1660
error_free_page_directory:
1661
	amdgpu_bo_unref(&vm->page_directory->shadow);
1662 1663 1664 1665 1666 1667
	amdgpu_bo_unref(&vm->page_directory);
	vm->page_directory = NULL;

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

1668 1669 1670
err:
	drm_free_large(vm->page_tables);

1671
	return r;
A
Alex Deucher 已提交
1672 1673 1674 1675 1676 1677 1678 1679
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1680
 * Tear down @vm.
A
Alex Deucher 已提交
1681 1682 1683 1684 1685 1686 1687
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
	int i;

1688
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
1689

A
Alex Deucher 已提交
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
		list_del(&mapping->list);
		kfree(mapping);
	}

1703
	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++) {
1704 1705 1706 1707 1708 1709 1710
		struct amdgpu_bo *pt = vm->page_tables[i].entry.robj;

		if (!pt)
			continue;

		amdgpu_bo_unref(&pt->shadow);
		amdgpu_bo_unref(&pt);
1711
	}
1712
	drm_free_large(vm->page_tables);
A
Alex Deucher 已提交
1713

1714
	amdgpu_bo_unref(&vm->page_directory->shadow);
A
Alex Deucher 已提交
1715
	amdgpu_bo_unref(&vm->page_directory);
1716
	fence_put(vm->page_directory_fence);
A
Alex Deucher 已提交
1717
}
1718

1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
1733 1734
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
1735
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
1736 1737
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
1738
	}
1739

1740 1741 1742 1743
	adev->vm_manager.fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

1744
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
1745
	atomic64_set(&adev->vm_manager.client_counter, 0);
1746 1747
}

1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

1759 1760 1761
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

1762 1763
		fence_put(adev->vm_manager.ids[i].first);
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
1764 1765
		fence_put(id->flushed_updates);
	}
1766
}