omap_hsmmc.c 62.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20
#include <linux/kernel.h>
21
#include <linux/debugfs.h>
22
#include <linux/dmaengine.h>
23
#include <linux/seq_file.h>
24
#include <linux/sizes.h>
25 26 27 28 29 30
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/timer.h>
#include <linux/clk.h>
31
#include <linux/of.h>
32
#include <linux/of_irq.h>
33 34
#include <linux/of_gpio.h>
#include <linux/of_device.h>
35
#include <linux/omap-dmaengine.h>
36
#include <linux/mmc/host.h>
37
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
38
#include <linux/mmc/mmc.h>
39
#include <linux/io.h>
40
#include <linux/irq.h>
41 42
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
43
#include <linux/pinctrl/consumer.h>
44
#include <linux/pm_runtime.h>
45
#include <linux/platform_data/hsmmc-omap.h>
46 47

/* OMAP HSMMC Host Controller Registers */
48
#define OMAP_HSMMC_SYSSTATUS	0x0014
49
#define OMAP_HSMMC_CON		0x002C
50
#define OMAP_HSMMC_SDMASA	0x0100
51 52 53 54 55 56 57 58
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
59
#define OMAP_HSMMC_PSTATE	0x0124
60 61 62 63 64
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
65
#define OMAP_HSMMC_AC12		0x013C
66 67 68 69
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
70
#define HSS			(1 << 21)
71 72
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
73
#define SDVS33			(0x7 << 9)
74
#define SDVS_MASK		0x00000E00
75 76 77 78 79 80 81 82
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
83
#define CLKD_MAX		0x3FF		/* max clock divisor: 1023 */
84 85 86 87 88
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INIT_STREAM		(1 << 1)
89
#define ACEN_ACMD23		(2 << 2)
90 91
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
92
#define DMAE			0x1
93 94 95
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
96
#define HSPE			(1 << 2)
97
#define IWE			(1 << 24)
B
Balaji T K 已提交
98
#define DDR			(1 << 19)
99 100
#define CLKEXTFREE		(1 << 16)
#define CTPL			(1 << 11)
101
#define DW8			(1 << 5)
102 103 104 105 106 107
#define OD			0x1
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
108
#define SOFTRESET		(1 << 1)
109

110 111 112
/* PSTATE */
#define DLEV_DAT(x)		(1 << (20 + (x)))

113 114 115 116 117
/* Interrupt masks for IE and ISE register */
#define CC_EN			(1 << 0)
#define TC_EN			(1 << 1)
#define BWR_EN			(1 << 4)
#define BRR_EN			(1 << 5)
118
#define CIRQ_EN			(1 << 8)
119 120 121 122 123 124 125 126
#define ERR_EN			(1 << 15)
#define CTO_EN			(1 << 16)
#define CCRC_EN			(1 << 17)
#define CEB_EN			(1 << 18)
#define CIE_EN			(1 << 19)
#define DTO_EN			(1 << 20)
#define DCRC_EN			(1 << 21)
#define DEB_EN			(1 << 22)
127
#define ACE_EN			(1 << 24)
128 129 130
#define CERR_EN			(1 << 28)
#define BADA_EN			(1 << 29)

131
#define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
132 133 134
		DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
		BRR_EN | BWR_EN | TC_EN | CC_EN)

135 136 137 138 139 140 141
#define CNI	(1 << 7)
#define ACIE	(1 << 4)
#define ACEB	(1 << 3)
#define ACCE	(1 << 2)
#define ACTO	(1 << 1)
#define ACNE	(1 << 0)

142
#define MMC_AUTOSUSPEND_DELAY	100
143 144
#define MMC_TIMEOUT_MS		20		/* 20 mSec */
#define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
145 146
#define OMAP_MMC_MIN_CLOCK	400000
#define OMAP_MMC_MAX_CLOCK	52000000
147
#define DRIVER_NAME		"omap_hsmmc"
148

149 150 151 152
#define VDD_1V8			1800000		/* 180000 uV */
#define VDD_3V0			3000000		/* 300000 uV */
#define VDD_165_195		(ffs(MMC_VDD_165_195) - 1)

153 154 155 156 157
/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
158
#define mmc_pdata(host)		host->pdata
159 160 161 162 163 164 165 166 167 168

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

169 170 171 172 173
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
174
struct omap_hsmmc_host {
175 176 177 178 179 180 181
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
182 183 184 185 186 187 188 189 190
	/*
	 * vcc == configured supply
	 * vcc_aux == optional
	 *   -	MMC1, supply for DAT4..DAT7
	 *   -	MMC2/MMC2, external level shifter voltage supply, for
	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
	 */
	struct	regulator	*vcc;
	struct	regulator	*vcc_aux;
191 192
	struct	regulator	*pbias;
	bool			pbias_enabled;
193 194
	void	__iomem		*base;
	resource_size_t		mapbase;
195
	spinlock_t		irq_lock; /* Prevent races with irq handler */
196
	unsigned int		dma_len;
197
	unsigned int		dma_sg_idx;
198
	unsigned char		bus_mode;
199
	unsigned char		power_mode;
200
	int			suspended;
201 202 203 204
	u32			con;
	u32			hctl;
	u32			sysctl;
	u32			capa;
205
	int			irq;
206
	int			wake_irq;
207
	int			use_dma, dma_ch;
208 209
	struct dma_chan		*tx_chan;
	struct dma_chan		*rx_chan;
210
	int			response_busy;
211
	int			context_loss;
212 213
	int			protect_card;
	int			reqs_blocked;
214
	int			use_reg;
215
	int			req_in_progress;
216
	unsigned long		clk_rate;
217
	unsigned int		flags;
218 219 220
#define AUTO_CMD23		(1 << 0)        /* Auto CMD23 support */
#define HSMMC_SDIO_IRQ_ENABLED	(1 << 1)        /* SDIO irq enabled */
#define HSMMC_WAKE_IRQ_ENABLED	(1 << 2)
221
	struct omap_hsmmc_next	next_data;
222
	struct	omap_hsmmc_platform_data	*pdata;
223 224

	/* To handle board related suspend/resume functionality for MMC */
225 226
	int (*suspend)(struct device *dev);
	int (*resume)(struct device *dev);
227 228 229 230 231 232 233

	/* return MMC cover switch state, can be NULL if not supported.
	 *
	 * possible return values:
	 *   0 - closed
	 *   1 - open
	 */
234
	int (*get_cover_state)(struct device *dev);
235 236 237 238

	/* Card detection IRQs */
	int card_detect_irq;

239 240
	int (*card_detect)(struct device *dev);
	int (*get_ro)(struct device *dev);
241

242 243
};

244 245 246 247 248
struct omap_mmc_of_data {
	u32 reg_offset;
	u8 controller_flags;
};

B
Balaji T K 已提交
249 250
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);

251
static int omap_hsmmc_card_detect(struct device *dev)
252
{
253
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
254
	struct omap_hsmmc_platform_data *mmc = host->pdata;
255 256

	/* NOTE: assumes card detect signal is active-low */
257
	return !gpio_get_value_cansleep(mmc->switch_pin);
258 259
}

260
static int omap_hsmmc_get_wp(struct device *dev)
261
{
262
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
263
	struct omap_hsmmc_platform_data *mmc = host->pdata;
264 265

	/* NOTE: assumes write protect signal is active-high */
266
	return gpio_get_value_cansleep(mmc->gpio_wp);
267 268
}

269
static int omap_hsmmc_get_cover_state(struct device *dev)
270
{
271
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
272
	struct omap_hsmmc_platform_data *mmc = host->pdata;
273 274

	/* NOTE: assumes card detect signal is active-low */
275
	return !gpio_get_value_cansleep(mmc->switch_pin);
276 277 278 279
}

#ifdef CONFIG_PM

280
static int omap_hsmmc_suspend_cdirq(struct device *dev)
281
{
282
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
283

284
	disable_irq(host->card_detect_irq);
285 286 287
	return 0;
}

288
static int omap_hsmmc_resume_cdirq(struct device *dev)
289
{
290
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
291

292
	enable_irq(host->card_detect_irq);
293 294 295 296 297 298 299 300 301 302
	return 0;
}

#else

#define omap_hsmmc_suspend_cdirq	NULL
#define omap_hsmmc_resume_cdirq		NULL

#endif

303 304
#ifdef CONFIG_REGULATOR

305
static int omap_hsmmc_set_power(struct device *dev, int power_on, int vdd)
306 307 308 309 310 311 312 313 314 315 316 317
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret = 0;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;

318
	if (mmc_pdata(host)->before_set_reg)
319
		mmc_pdata(host)->before_set_reg(dev, power_on, vdd);
320

321 322 323 324 325 326 327 328 329
	if (host->pbias) {
		if (host->pbias_enabled == 1) {
			ret = regulator_disable(host->pbias);
			if (!ret)
				host->pbias_enabled = 0;
		}
		regulator_set_voltage(host->pbias, VDD_3V0, VDD_3V0);
	}

330 331 332 333 334 335 336 337 338 339 340 341 342 343
	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
344 345
		if (host->vcc)
			ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
346 347 348
		/* Enable interface voltage rail, if needed */
		if (ret == 0 && host->vcc_aux) {
			ret = regulator_enable(host->vcc_aux);
349
			if (ret < 0 && host->vcc)
350 351
				ret = mmc_regulator_set_ocr(host->mmc,
							host->vcc, 0);
352 353
		}
	} else {
354
		/* Shut down the rail */
355 356
		if (host->vcc_aux)
			ret = regulator_disable(host->vcc_aux);
357
		if (host->vcc) {
358 359 360 361
			/* Then proceed to shut down the local regulator */
			ret = mmc_regulator_set_ocr(host->mmc,
						host->vcc, 0);
		}
362 363
	}

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
	if (host->pbias) {
		if (vdd <= VDD_165_195)
			ret = regulator_set_voltage(host->pbias, VDD_1V8,
								VDD_1V8);
		else
			ret = regulator_set_voltage(host->pbias, VDD_3V0,
								VDD_3V0);
		if (ret < 0)
			goto error_set_power;

		if (host->pbias_enabled == 0) {
			ret = regulator_enable(host->pbias);
			if (!ret)
				host->pbias_enabled = 1;
		}
	}

381
	if (mmc_pdata(host)->after_set_reg)
382
		mmc_pdata(host)->after_set_reg(dev, power_on, vdd);
383

384
error_set_power:
385 386 387 388 389 390
	return ret;
}

static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	struct regulator *reg;
391
	int ocr_value = 0;
392

393
	reg = devm_regulator_get(host->dev, "vmmc");
394
	if (IS_ERR(reg)) {
395 396
		dev_err(host->dev, "unable to get vmmc regulator %ld\n",
			PTR_ERR(reg));
397
		return PTR_ERR(reg);
398 399
	} else {
		host->vcc = reg;
400
		ocr_value = mmc_regulator_get_ocrmask(reg);
401 402
		if (!mmc_pdata(host)->ocr_mask) {
			mmc_pdata(host)->ocr_mask = ocr_value;
403
		} else {
404
			if (!(mmc_pdata(host)->ocr_mask & ocr_value)) {
405
				dev_err(host->dev, "ocrmask %x is not supported\n",
406 407
					mmc_pdata(host)->ocr_mask);
				mmc_pdata(host)->ocr_mask = 0;
408 409 410
				return -EINVAL;
			}
		}
411
	}
412
	mmc_pdata(host)->set_power = omap_hsmmc_set_power;
413

414 415 416 417
	/* Allow an aux regulator */
	reg = devm_regulator_get_optional(host->dev, "vmmc_aux");
	host->vcc_aux = IS_ERR(reg) ? NULL : reg;

418 419 420
	reg = devm_regulator_get_optional(host->dev, "pbias");
	host->pbias = IS_ERR(reg) ? NULL : reg;

421
	/* For eMMC do not power off when not in sleep state */
422
	if (mmc_pdata(host)->no_regulator_off_init)
423 424 425 426 427 428 429
		return 0;
	/*
	 * To disable boot_on regulator, enable regulator
	 * to increase usecount and then disable it.
	 */
	if ((host->vcc && regulator_is_enabled(host->vcc) > 0) ||
	    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
430
		int vdd = ffs(mmc_pdata(host)->ocr_mask) - 1;
431

432 433
		mmc_pdata(host)->set_power(host->dev, 1, vdd);
		mmc_pdata(host)->set_power(host->dev, 0, 0);
434 435 436 437 438 439 440
	}

	return 0;
}

static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
441
	mmc_pdata(host)->set_power = NULL;
442 443
}

444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
static inline int omap_hsmmc_have_reg(void)
{
	return 1;
}

#else

static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	return -EINVAL;
}

static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
}

static inline int omap_hsmmc_have_reg(void)
{
	return 0;
}

#endif

467 468
static int omap_hsmmc_gpio_init(struct omap_hsmmc_host *host,
				struct omap_hsmmc_platform_data *pdata)
469 470 471
{
	int ret;

472 473
	if (gpio_is_valid(pdata->switch_pin)) {
		if (pdata->cover)
474 475
			host->get_cover_state =
				omap_hsmmc_get_cover_state;
476
		else
477 478
			host->card_detect = omap_hsmmc_card_detect;
		host->card_detect_irq =
479 480
				gpio_to_irq(pdata->switch_pin);
		ret = gpio_request(pdata->switch_pin, "mmc_cd");
481 482
		if (ret)
			return ret;
483
		ret = gpio_direction_input(pdata->switch_pin);
484 485
		if (ret)
			goto err_free_sp;
486 487 488
	} else {
		pdata->switch_pin = -EINVAL;
	}
489

490
	if (gpio_is_valid(pdata->gpio_wp)) {
491
		host->get_ro = omap_hsmmc_get_wp;
492
		ret = gpio_request(pdata->gpio_wp, "mmc_wp");
493 494
		if (ret)
			goto err_free_cd;
495
		ret = gpio_direction_input(pdata->gpio_wp);
496 497
		if (ret)
			goto err_free_wp;
498 499 500
	} else {
		pdata->gpio_wp = -EINVAL;
	}
501 502 503 504

	return 0;

err_free_wp:
505
	gpio_free(pdata->gpio_wp);
506
err_free_cd:
507
	if (gpio_is_valid(pdata->switch_pin))
508
err_free_sp:
509
		gpio_free(pdata->switch_pin);
510 511 512
	return ret;
}

513 514
static void omap_hsmmc_gpio_free(struct omap_hsmmc_host *host,
				 struct omap_hsmmc_platform_data *pdata)
515
{
516 517 518 519
	if (gpio_is_valid(pdata->gpio_wp))
		gpio_free(pdata->gpio_wp);
	if (gpio_is_valid(pdata->switch_pin))
		gpio_free(pdata->switch_pin);
520 521
}

522 523 524 525 526 527 528 529 530
/*
 * Start clock to the card
 */
static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
}

531 532 533
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
534
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
535 536 537 538
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
M
Masanari Iida 已提交
539
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
540 541
}

A
Adrian Hunter 已提交
542 543
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
544
{
545 546
	u32 irq_mask = INT_EN_MASK;
	unsigned long flags;
547 548

	if (host->use_dma)
549
		irq_mask &= ~(BRR_EN | BWR_EN);
550

A
Adrian Hunter 已提交
551 552
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
553
		irq_mask &= ~DTO_EN;
A
Adrian Hunter 已提交
554

555
	spin_lock_irqsave(&host->irq_lock, flags);
556 557
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
558 559 560 561

	/* latch pending CIRQ, but don't signal MMC core */
	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
		irq_mask |= CIRQ_EN;
562
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
563
	spin_unlock_irqrestore(&host->irq_lock, flags);
564 565 566 567
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
568 569 570 571 572 573 574 575 576
	u32 irq_mask = 0;
	unsigned long flags;

	spin_lock_irqsave(&host->irq_lock, flags);
	/* no transfer running but need to keep cirq if enabled */
	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
		irq_mask |= CIRQ_EN;
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
577
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
578
	spin_unlock_irqrestore(&host->irq_lock, flags);
579 580
}

581
/* Calculate divisor for the given clock frequency */
582
static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
583 584 585 586
{
	u16 dsor = 0;

	if (ios->clock) {
587
		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
588 589
		if (dsor > CLKD_MAX)
			dsor = CLKD_MAX;
590 591 592 593 594
	}

	return dsor;
}

595 596 597 598 599
static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	unsigned long regval;
	unsigned long timeout;
600
	unsigned long clkdiv;
601

602
	dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
603 604 605 606 607

	omap_hsmmc_stop_clock(host);

	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK | DTO_MASK);
608 609
	clkdiv = calc_divisor(host, ios);
	regval = regval | (clkdiv << 6) | (DTO << 16);
610 611 612 613 614 615 616 617 618 619
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		cpu_relax();

620 621 622 623 624 625 626 627 628
	/*
	 * Enable High-Speed Support
	 * Pre-Requisites
	 *	- Controller should support High-Speed-Enable Bit
	 *	- Controller should not be using DDR Mode
	 *	- Controller should advertise that it supports High Speed
	 *	  in capabilities register
	 *	- MMC/SD clock coming out of controller > 25MHz
	 */
629
	if ((mmc_pdata(host)->features & HSMMC_HAS_HSPE_SUPPORT) &&
630
	    (ios->timing != MMC_TIMING_MMC_DDR52) &&
631
	    (ios->timing != MMC_TIMING_UHS_DDR50) &&
632 633 634 635 636 637 638 639 640 641
	    ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
		regval = OMAP_HSMMC_READ(host->base, HCTL);
		if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
			regval |= HSPE;
		else
			regval &= ~HSPE;

		OMAP_HSMMC_WRITE(host->base, HCTL, regval);
	}

642 643 644
	omap_hsmmc_start_clock(host);
}

645 646 647 648 649 650
static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
651 652
	if (ios->timing == MMC_TIMING_MMC_DDR52 ||
	    ios->timing == MMC_TIMING_UHS_DDR50)
B
Balaji T K 已提交
653 654 655
		con |= DDR;	/* configure in DDR mode */
	else
		con &= ~DDR;
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}
}

static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
}

685 686 687 688 689 690
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
691
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
692 693
{
	struct mmc_ios *ios = &host->mmc->ios;
694
	u32 hctl, capa;
695 696
	unsigned long timeout;

697 698 699 700 701 702 703 704
	if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
	    host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
	    host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
	    host->capa == OMAP_HSMMC_READ(host->base, CAPA))
		return 0;

	host->context_loss++;

705
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
706 707 708 709 710 711 712 713 714 715 716
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

717 718 719
	if (host->mmc->caps & MMC_CAP_SDIO_IRQ)
		hctl |= IWE;

720 721 722 723 724 725 726 727 728 729 730 731 732 733
	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

734 735 736
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
737 738 739 740 741

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

742
	omap_hsmmc_set_bus_width(host);
743

744
	omap_hsmmc_set_clock(host);
745

746 747
	omap_hsmmc_set_bus_mode(host);

748
out:
749 750
	dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
		host->context_loss);
751 752 753 754 755 756
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
757
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
758
{
759 760 761 762
	host->con =  OMAP_HSMMC_READ(host->base, CON);
	host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
	host->sysctl =  OMAP_HSMMC_READ(host->base, SYSCTL);
	host->capa = OMAP_HSMMC_READ(host->base, CAPA);
763 764 765 766
}

#else

D
Denis Karpov 已提交
767
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
768 769 770 771
{
	return 0;
}

D
Denis Karpov 已提交
772
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
773 774 775 776 777
{
}

#endif

778 779 780 781
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
782
static void send_init_stream(struct omap_hsmmc_host *host)
783 784 785 786
{
	int reg = 0;
	unsigned long timeout;

787 788 789
	if (host->protect_card)
		return;

790
	disable_irq(host->irq);
791 792

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
793 794 795 796 797
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
798 799
	while ((reg != CC_EN) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
800 801 802

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
803 804 805 806

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

807 808 809 810
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
811
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
812 813 814
{
	int r = 1;

815
	if (host->get_cover_state)
816
		r = host->get_cover_state(host->dev);
817 818 819 820
	return r;
}

static ssize_t
D
Denis Karpov 已提交
821
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
822 823 824
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
825
	struct omap_hsmmc_host *host = mmc_priv(mmc);
826

D
Denis Karpov 已提交
827 828
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
829 830
}

D
Denis Karpov 已提交
831
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
832 833

static ssize_t
D
Denis Karpov 已提交
834
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
835 836 837
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
838
	struct omap_hsmmc_host *host = mmc_priv(mmc);
839

840
	return sprintf(buf, "%s\n", mmc_pdata(host)->name);
841 842
}

D
Denis Karpov 已提交
843
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
844 845 846 847 848

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
849
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
850 851 852 853
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

854
	dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
855 856 857
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
858
	omap_hsmmc_enable_irq(host, cmd);
859

860
	host->response_busy = 0;
861 862 863
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
864 865 866 867
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
868 869 870 871 872 873 874 875 876 877 878 879 880
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

881 882 883 884 885
	if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
	    host->mrq->sbc) {
		cmdreg |= ACEN_ACMD23;
		OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
	}
886 887 888 889 890 891 892 893 894
	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
895
		cmdreg |= DMAE;
896

897
	host->req_in_progress = 1;
898

899 900 901 902
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

903
static int
D
Denis Karpov 已提交
904
omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
905 906 907 908 909 910 911
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

912 913 914 915 916 917
static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
	struct mmc_data *data)
{
	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
}

918 919 920
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;
921
	unsigned long flags;
922

923
	spin_lock_irqsave(&host->irq_lock, flags);
924 925
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
926
	spin_unlock_irqrestore(&host->irq_lock, flags);
927 928 929 930 931 932 933 934 935

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

936 937 938 939
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
940
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
941
{
942 943 944
	if (!data) {
		struct mmc_request *mrq = host->mrq;

945 946 947 948 949 950 951
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

952
		omap_hsmmc_request_done(host, mrq);
953 954 955
		return;
	}

956 957 958 959 960 961 962
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

B
Balaji T K 已提交
963 964 965
	if (data->stop && (data->error || !host->mrq->sbc))
		omap_hsmmc_start_command(host, data->stop, NULL);
	else
966
		omap_hsmmc_request_done(host, data->mrq);
967 968 969 970 971 972
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
973
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
974
{
B
Balaji T K 已提交
975
	if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
976
	    !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
977
		host->cmd = NULL;
B
Balaji T K 已提交
978 979 980 981 982 983
		omap_hsmmc_start_dma_transfer(host);
		omap_hsmmc_start_command(host, host->mrq->cmd,
						host->mrq->data);
		return;
	}

984 985
	host->cmd = NULL;

986 987 988 989 990 991 992 993 994 995 996 997
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
998
	if ((host->data == NULL && !host->response_busy) || cmd->error)
999
		omap_hsmmc_request_done(host, host->mrq);
1000 1001 1002 1003 1004
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
1005
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
1006
{
1007
	int dma_ch;
1008
	unsigned long flags;
1009

1010
	host->data->error = errno;
1011

1012
	spin_lock_irqsave(&host->irq_lock, flags);
1013 1014
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
1015
	spin_unlock_irqrestore(&host->irq_lock, flags);
1016 1017

	if (host->use_dma && dma_ch != -1) {
1018 1019 1020 1021 1022
		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);

		dmaengine_terminate_all(chan);
		dma_unmap_sg(chan->device->dev,
			host->data->sg, host->data->sg_len,
D
Denis Karpov 已提交
1023
			omap_hsmmc_get_dma_dir(host, host->data));
1024

1025
		host->data->host_cookie = 0;
1026 1027 1028 1029 1030 1031 1032 1033
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
1034
static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
1035 1036
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
1037
	static const char *omap_hsmmc_status_bits[] = {
1038 1039 1040 1041
		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
1042 1043 1044 1045 1046 1047 1048 1049
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
1050
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
1051
		if (status & (1 << i)) {
D
Denis Karpov 已提交
1052
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
1053 1054 1055
			buf += len;
		}

1056
	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
1057
}
1058 1059 1060 1061 1062
#else
static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
					     u32 status)
{
}
1063 1064
#endif  /* CONFIG_MMC_DEBUG */

1065 1066 1067 1068 1069 1070 1071
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
1072 1073
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
1074 1075
{
	unsigned long i = 0;
1076
	unsigned long limit = MMC_TIMEOUT_US;
1077 1078 1079 1080

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

1081 1082 1083 1084
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
1085
	if (mmc_pdata(host)->features & HSMMC_HAS_UPDATED_RESET) {
1086
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
1087
					&& (i++ < limit))
1088
			udelay(1);
1089 1090 1091
	}
	i = 0;

1092 1093
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
1094
		udelay(1);
1095 1096 1097 1098 1099 1100

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
1101

1102 1103
static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
					int err, int end_cmd)
1104
{
1105
	if (end_cmd) {
1106
		omap_hsmmc_reset_controller_fsm(host, SRC);
1107 1108 1109
		if (host->cmd)
			host->cmd->error = err;
	}
1110 1111 1112 1113

	if (host->data) {
		omap_hsmmc_reset_controller_fsm(host, SRD);
		omap_hsmmc_dma_cleanup(host, err);
1114 1115
	} else if (host->mrq && host->mrq->cmd)
		host->mrq->cmd->error = err;
1116 1117
}

1118
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1119 1120
{
	struct mmc_data *data;
1121
	int end_cmd = 0, end_trans = 0;
1122
	int error = 0;
1123

1124
	data = host->data;
1125
	dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
1126

1127
	if (status & ERR_EN) {
1128
		omap_hsmmc_dbg_report_irq(host, status);
1129

1130
		if (status & (CTO_EN | CCRC_EN))
1131
			end_cmd = 1;
1132
		if (status & (CTO_EN | DTO_EN))
1133
			hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
1134
		else if (status & (CCRC_EN | DCRC_EN))
1135
			hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1136

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
		if (status & ACE_EN) {
			u32 ac12;
			ac12 = OMAP_HSMMC_READ(host->base, AC12);
			if (!(ac12 & ACNE) && host->mrq->sbc) {
				end_cmd = 1;
				if (ac12 & ACTO)
					error =  -ETIMEDOUT;
				else if (ac12 & (ACCE | ACEB | ACIE))
					error = -EILSEQ;
				host->mrq->sbc->error = error;
				hsmmc_command_incomplete(host, error, end_cmd);
			}
			dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
		}
1151
		if (host->data || host->response_busy) {
1152
			end_trans = !end_cmd;
1153
			host->response_busy = 0;
1154 1155 1156
		}
	}

1157
	OMAP_HSMMC_WRITE(host->base, STAT, status);
1158
	if (end_cmd || ((status & CC_EN) && host->cmd))
D
Denis Karpov 已提交
1159
		omap_hsmmc_cmd_done(host, host->cmd);
1160
	if ((end_trans || (status & TC_EN)) && host->mrq)
D
Denis Karpov 已提交
1161
		omap_hsmmc_xfer_done(host, data);
1162
}
1163

1164 1165 1166 1167 1168 1169 1170 1171 1172
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
1173 1174 1175 1176 1177 1178
	while (status & (INT_EN_MASK | CIRQ_EN)) {
		if (host->req_in_progress)
			omap_hsmmc_do_irq(host, status);

		if (status & CIRQ_EN)
			mmc_signal_sdio_irq(host->mmc);
1179

1180 1181
		/* Flush posted write */
		status = OMAP_HSMMC_READ(host->base, STAT);
1182
	}
1183

1184 1185 1186
	return IRQ_HANDLED;
}

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
static irqreturn_t omap_hsmmc_wake_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;

	/* cirq is level triggered, disable to avoid infinite loop */
	spin_lock(&host->irq_lock);
	if (host->flags & HSMMC_WAKE_IRQ_ENABLED) {
		disable_irq_nosync(host->wake_irq);
		host->flags &= ~HSMMC_WAKE_IRQ_ENABLED;
	}
	spin_unlock(&host->irq_lock);
	pm_request_resume(host->dev); /* no use counter */

	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1203
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1216
/*
1217 1218 1219 1220 1221
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1222
 */
D
Denis Karpov 已提交
1223
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1224 1225 1226 1227 1228
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1229
	pm_runtime_put_sync(host->dev);
1230
	if (host->dbclk)
1231
		clk_disable_unprepare(host->dbclk);
1232 1233

	/* Turn the power off */
1234
	ret = mmc_pdata(host)->set_power(host->dev, 0, 0);
1235 1236

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1237
	if (!ret)
1238
		ret = mmc_pdata(host)->set_power(host->dev, 1, vdd);
1239
	pm_runtime_get_sync(host->dev);
1240
	if (host->dbclk)
1241
		clk_prepare_enable(host->dbclk);
1242

1243 1244 1245 1246 1247 1248
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1249

1250 1251 1252
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1253
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1254
	 *
1255 1256 1257 1258 1259 1260 1261 1262 1263
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1264
	 */
1265
	if ((1 << vdd) <= MMC_VDD_23_24)
1266
		reg_val |= SDVS18;
1267 1268
	else
		reg_val |= SDVS30;
1269 1270

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1271
	set_sd_bus_power(host);
1272 1273 1274

	return 0;
err:
1275
	dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1276 1277 1278
	return ret;
}

1279 1280 1281
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
1282
	if (!host->get_cover_state)
1283 1284 1285
		return;

	host->reqs_blocked = 0;
1286
	if (host->get_cover_state(host->dev)) {
1287
		if (host->protect_card) {
1288
			dev_info(host->dev, "%s: cover is closed, "
1289 1290 1291 1292 1293 1294
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
1295
			dev_info(host->dev, "%s: cover is open, "
1296 1297 1298 1299 1300 1301 1302
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1303
/*
1304
 * irq handler to notify the core about card insertion/removal
1305
 */
1306
static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1307
{
1308
	struct omap_hsmmc_host *host = dev_id;
1309 1310 1311
	int carddetect;

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1312

1313
	if (host->card_detect)
1314
		carddetect = host->card_detect(host->dev);
1315 1316
	else {
		omap_hsmmc_protect_card(host);
1317
		carddetect = -ENOSYS;
1318
	}
1319

1320
	if (carddetect)
1321
		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1322
	else
1323 1324 1325 1326
		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
	return IRQ_HANDLED;
}

1327
static void omap_hsmmc_dma_callback(void *param)
1328
{
1329 1330
	struct omap_hsmmc_host *host = param;
	struct dma_chan *chan;
1331
	struct mmc_data *data;
1332
	int req_in_progress;
1333

1334
	spin_lock_irq(&host->irq_lock);
1335
	if (host->dma_ch < 0) {
1336
		spin_unlock_irq(&host->irq_lock);
1337
		return;
1338
	}
1339

1340
	data = host->mrq->data;
1341
	chan = omap_hsmmc_get_dma_chan(host, data);
1342
	if (!data->host_cookie)
1343 1344
		dma_unmap_sg(chan->device->dev,
			     data->sg, data->sg_len,
1345
			     omap_hsmmc_get_dma_dir(host, data));
1346 1347

	req_in_progress = host->req_in_progress;
1348
	host->dma_ch = -1;
1349
	spin_unlock_irq(&host->irq_lock);
1350 1351 1352 1353 1354 1355 1356 1357

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
	}
1358 1359
}

1360 1361
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
1362
				       struct omap_hsmmc_next *next,
1363
				       struct dma_chan *chan)
1364 1365 1366 1367 1368
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
1369
		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
1370 1371 1372 1373 1374 1375
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
1376
	if (next || data->host_cookie != host->next_data.cookie) {
1377
		dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
				     omap_hsmmc_get_dma_dir(host, data));

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1398 1399 1400
/*
 * Routine to configure and start DMA for the MMC card
 */
B
Balaji T K 已提交
1401
static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
D
Denis Karpov 已提交
1402
					struct mmc_request *req)
1403
{
1404 1405 1406
	struct dma_slave_config cfg;
	struct dma_async_tx_descriptor *tx;
	int ret = 0, i;
1407
	struct mmc_data *data = req->data;
1408
	struct dma_chan *chan;
1409

1410
	/* Sanity check: all the SG entries must be aligned by block size. */
1411
	for (i = 0; i < data->sg_len; i++) {
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1424
	BUG_ON(host->dma_ch != -1);
1425

1426 1427
	chan = omap_hsmmc_get_dma_chan(host, data);

1428 1429 1430 1431 1432 1433
	cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_maxburst = data->blksz / 4;
	cfg.dst_maxburst = data->blksz / 4;
1434

1435 1436
	ret = dmaengine_slave_config(chan, &cfg);
	if (ret)
1437
		return ret;
1438

1439
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1440 1441
	if (ret)
		return ret;
1442

1443 1444 1445 1446 1447 1448 1449 1450
	tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
		data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx) {
		dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
		/* FIXME: cleanup */
		return -1;
	}
1451

1452 1453
	tx->callback = omap_hsmmc_dma_callback;
	tx->callback_param = host;
1454

1455 1456
	/* Does not fail */
	dmaengine_submit(tx);
1457

1458
	host->dma_ch = 1;
1459

1460 1461 1462
	return 0;
}

D
Denis Karpov 已提交
1463
static void set_data_timeout(struct omap_hsmmc_host *host,
1464 1465
			     unsigned int timeout_ns,
			     unsigned int timeout_clks)
1466 1467 1468 1469 1470 1471 1472 1473 1474
{
	unsigned int timeout, cycle_ns;
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

1475
	cycle_ns = 1000000000 / (host->clk_rate / clkd);
1476 1477
	timeout = timeout_ns / cycle_ns;
	timeout += timeout_clks;
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

B
Balaji T K 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
{
	struct mmc_request *req = host->mrq;
	struct dma_chan *chan;

	if (!req->data)
		return;
	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
				| (req->data->blocks << 16));
	set_data_timeout(host, req->data->timeout_ns,
				req->data->timeout_clks);
	chan = omap_hsmmc_get_dma_chan(host, req->data);
	dma_async_issue_pending(chan);
}

1515 1516 1517 1518
/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1519
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1520 1521 1522 1523 1524 1525
{
	int ret;
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1526 1527 1528 1529 1530 1531
		/*
		 * Set an arbitrary 100ms data timeout for commands with
		 * busy signal.
		 */
		if (req->cmd->flags & MMC_RSP_BUSY)
			set_data_timeout(host, 100000000U, 0);
1532 1533 1534 1535
		return 0;
	}

	if (host->use_dma) {
B
Balaji T K 已提交
1536
		ret = omap_hsmmc_setup_dma_transfer(host, req);
1537
		if (ret != 0) {
1538
			dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
1539 1540 1541 1542 1543 1544
			return ret;
		}
	}
	return 0;
}

1545 1546 1547 1548 1549 1550
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

1551
	if (host->use_dma && data->host_cookie) {
1552 1553
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);

1554 1555
		dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
		data->host_cookie = 0;
	}
}

static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

1570 1571 1572
	if (host->use_dma) {
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);

1573
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
1574
						&host->next_data, c))
1575
			mrq->data->host_cookie = 0;
1576
	}
1577 1578
}

1579 1580 1581
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1582
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1583
{
D
Denis Karpov 已提交
1584
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1585
	int err;
1586

1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1608 1609
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
1610
	host->clk_rate = clk_get_rate(host->fclk);
D
Denis Karpov 已提交
1611
	err = omap_hsmmc_prepare_data(host, req);
1612 1613 1614 1615 1616 1617 1618 1619
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
		return;
	}
1620
	if (req->sbc && !(host->flags & AUTO_CMD23)) {
B
Balaji T K 已提交
1621 1622 1623
		omap_hsmmc_start_command(host, req->sbc, NULL);
		return;
	}
1624

B
Balaji T K 已提交
1625
	omap_hsmmc_start_dma_transfer(host);
D
Denis Karpov 已提交
1626
	omap_hsmmc_start_command(host, req->cmd, req->data);
1627 1628 1629
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1630
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1631
{
D
Denis Karpov 已提交
1632
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1633
	int do_send_init_stream = 0;
1634

1635
	pm_runtime_get_sync(host->dev);
1636

1637 1638 1639
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
1640
			mmc_pdata(host)->set_power(host->dev, 0, 0);
1641 1642
			break;
		case MMC_POWER_UP:
1643
			mmc_pdata(host)->set_power(host->dev, 1, ios->vdd);
1644 1645 1646 1647 1648 1649
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1650 1651
	}

1652 1653
	/* FIXME: set registers based only on changes to ios */

1654
	omap_hsmmc_set_bus_width(host);
1655

1656
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1657 1658 1659
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1660
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
1661
			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
1662 1663 1664 1665 1666 1667
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1668 1669
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1670 1671 1672 1673
						"Switch operation failed\n");
		}
	}

1674
	omap_hsmmc_set_clock(host);
1675

1676
	if (do_send_init_stream)
1677 1678
		send_init_stream(host);

1679
	omap_hsmmc_set_bus_mode(host);
1680

1681
	pm_runtime_put_autosuspend(host->dev);
1682 1683 1684 1685
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1686
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1687

1688
	if (!host->card_detect)
1689
		return -ENOSYS;
1690
	return host->card_detect(host->dev);
1691 1692 1693 1694
}

static int omap_hsmmc_get_ro(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1695
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1696

1697
	if (!host->get_ro)
1698
		return -ENOSYS;
1699
	return host->get_ro(host->dev);
1700 1701
}

1702 1703 1704 1705
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

1706 1707
	if (mmc_pdata(host)->init_card)
		mmc_pdata(host)->init_card(card);
1708 1709
}

1710 1711 1712
static void omap_hsmmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1713
	u32 irq_mask, con;
1714 1715 1716 1717
	unsigned long flags;

	spin_lock_irqsave(&host->irq_lock, flags);

1718
	con = OMAP_HSMMC_READ(host->base, CON);
1719 1720 1721 1722
	irq_mask = OMAP_HSMMC_READ(host->base, ISE);
	if (enable) {
		host->flags |= HSMMC_SDIO_IRQ_ENABLED;
		irq_mask |= CIRQ_EN;
1723
		con |= CTPL | CLKEXTFREE;
1724 1725 1726
	} else {
		host->flags &= ~HSMMC_SDIO_IRQ_ENABLED;
		irq_mask &= ~CIRQ_EN;
1727
		con &= ~(CTPL | CLKEXTFREE);
1728
	}
1729
	OMAP_HSMMC_WRITE(host->base, CON, con);
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);

	/*
	 * if enable, piggy back detection on current request
	 * but always disable immediately
	 */
	if (!host->req_in_progress || !enable)
		OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);

	/* flush posted write */
	OMAP_HSMMC_READ(host->base, IE);

	spin_unlock_irqrestore(&host->irq_lock, flags);
}

static int omap_hsmmc_configure_wake_irq(struct omap_hsmmc_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

	/*
	 * For omaps with wake-up path, wakeirq will be irq from pinctrl and
	 * for other omaps, wakeirq will be from GPIO (dat line remuxed to
	 * gpio). wakeirq is needed to detect sdio irq in runtime suspend state
	 * with functional clock disabled.
	 */
	if (!host->dev->of_node || !host->wake_irq)
		return -ENODEV;

	/* Prevent auto-enabling of IRQ */
	irq_set_status_flags(host->wake_irq, IRQ_NOAUTOEN);
	ret = devm_request_irq(host->dev, host->wake_irq, omap_hsmmc_wake_irq,
			       IRQF_TRIGGER_LOW | IRQF_ONESHOT,
			       mmc_hostname(mmc), host);
	if (ret) {
		dev_err(mmc_dev(host->mmc), "Unable to request wake IRQ\n");
		goto err;
	}

	/*
	 * Some omaps don't have wake-up path from deeper idle states
	 * and need to remux SDIO DAT1 to GPIO for wake-up from idle.
	 */
	if (host->pdata->controller_flags & OMAP_HSMMC_SWAKEUP_MISSING) {
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
		struct pinctrl *p = devm_pinctrl_get(host->dev);
		if (!p) {
			ret = -ENODEV;
			goto err_free_irq;
		}
		if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_DEFAULT))) {
			dev_info(host->dev, "missing default pinctrl state\n");
			devm_pinctrl_put(p);
			ret = -EINVAL;
			goto err_free_irq;
		}

		if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_IDLE))) {
			dev_info(host->dev, "missing idle pinctrl state\n");
			devm_pinctrl_put(p);
			ret = -EINVAL;
			goto err_free_irq;
		}
		devm_pinctrl_put(p);
1793 1794
	}

1795 1796
	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | IWE);
1797 1798
	return 0;

1799 1800
err_free_irq:
	devm_free_irq(host->dev, host->wake_irq, host);
1801 1802 1803 1804 1805 1806
err:
	dev_warn(host->dev, "no SDIO IRQ support, falling back to polling\n");
	host->wake_irq = 0;
	return ret;
}

D
Denis Karpov 已提交
1807
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1808 1809 1810 1811
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1812
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1827
	set_sd_bus_power(host);
1828 1829
}

D
Denis Karpov 已提交
1830
static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1831
{
D
Denis Karpov 已提交
1832
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1833

1834 1835
	pm_runtime_get_sync(host->dev);

1836 1837 1838
	return 0;
}

1839
static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1840
{
D
Denis Karpov 已提交
1841
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1842

1843 1844 1845
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);

1846 1847 1848
	return 0;
}

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
static int omap_hsmmc_multi_io_quirk(struct mmc_card *card,
				     unsigned int direction, int blk_size)
{
	/* This controller can't do multiblock reads due to hw bugs */
	if (direction == MMC_DATA_READ)
		return 1;

	return blk_size;
}

static struct mmc_host_ops omap_hsmmc_ops = {
D
Denis Karpov 已提交
1860 1861
	.enable = omap_hsmmc_enable_fclk,
	.disable = omap_hsmmc_disable_fclk,
1862 1863
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1864 1865
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1866 1867
	.get_cd = omap_hsmmc_get_cd,
	.get_ro = omap_hsmmc_get_ro,
1868
	.init_card = omap_hsmmc_init_card,
1869
	.enable_sdio_irq = omap_hsmmc_enable_sdio_irq,
1870 1871
};

1872 1873
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1874
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1875 1876
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1877
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1878

1879 1880 1881
	seq_printf(s, "mmc%d:\n", mmc->index);
	seq_printf(s, "sdio irq mode\t%s\n",
		   (mmc->caps & MMC_CAP_SDIO_IRQ) ? "interrupt" : "polling");
1882

1883 1884 1885 1886 1887 1888
	if (mmc->caps & MMC_CAP_SDIO_IRQ) {
		seq_printf(s, "sdio irq \t%s\n",
			   (host->flags & HSMMC_SDIO_IRQ_ENABLED) ?  "enabled"
			   : "disabled");
	}
	seq_printf(s, "ctx_loss:\t%d\n", host->context_loss);
1889

1890 1891
	pm_runtime_get_sync(host->dev);
	seq_puts(s, "\nregs:\n");
1892 1893
	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
1894 1895
	seq_printf(s, "PSTATE:\t\t0x%08x\n",
		   OMAP_HSMMC_READ(host->base, PSTATE));
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1906

1907 1908
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1909

1910 1911 1912
	return 0;
}

D
Denis Karpov 已提交
1913
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1914
{
D
Denis Karpov 已提交
1915
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1916 1917 1918
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1919
	.open           = omap_hsmmc_regs_open,
1920 1921 1922 1923 1924
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1925
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1926 1927 1928 1929 1930 1931 1932 1933
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1934
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1935 1936 1937 1938 1939
{
}

#endif

1940
#ifdef CONFIG_OF
1941 1942 1943 1944 1945 1946 1947 1948
static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
	/* See 35xx errata 2.1.1.128 in SPRZ278F */
	.controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
};

static const struct omap_mmc_of_data omap4_mmc_of_data = {
	.reg_offset = 0x100,
};
1949 1950 1951 1952
static const struct omap_mmc_of_data am33xx_mmc_of_data = {
	.reg_offset = 0x100,
	.controller_flags = OMAP_HSMMC_SWAKEUP_MISSING,
};
1953 1954 1955 1956 1957

static const struct of_device_id omap_mmc_of_match[] = {
	{
		.compatible = "ti,omap2-hsmmc",
	},
1958 1959 1960 1961
	{
		.compatible = "ti,omap3-pre-es3-hsmmc",
		.data = &omap3_pre_es3_mmc_of_data,
	},
1962 1963 1964 1965 1966
	{
		.compatible = "ti,omap3-hsmmc",
	},
	{
		.compatible = "ti,omap4-hsmmc",
1967
		.data = &omap4_mmc_of_data,
1968
	},
1969 1970 1971 1972
	{
		.compatible = "ti,am33xx-hsmmc",
		.data = &am33xx_mmc_of_data,
	},
1973
	{},
1974
};
1975 1976
MODULE_DEVICE_TABLE(of, omap_mmc_of_match);

1977
static struct omap_hsmmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
1978
{
1979
	struct omap_hsmmc_platform_data *pdata;
1980
	struct device_node *np = dev->of_node;
1981
	u32 bus_width, max_freq;
1982 1983 1984 1985 1986 1987
	int cd_gpio, wp_gpio;

	cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
	wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (cd_gpio == -EPROBE_DEFER || wp_gpio == -EPROBE_DEFER)
		return ERR_PTR(-EPROBE_DEFER);
1988 1989 1990

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
1991
		return ERR_PTR(-ENOMEM); /* out of memory */
1992 1993 1994 1995

	if (of_find_property(np, "ti,dual-volt", NULL))
		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;

1996 1997
	pdata->switch_pin = cd_gpio;
	pdata->gpio_wp = wp_gpio;
1998 1999

	if (of_find_property(np, "ti,non-removable", NULL)) {
2000 2001
		pdata->nonremovable = true;
		pdata->no_regulator_off_init = true;
2002
	}
A
Arnd Bergmann 已提交
2003
	of_property_read_u32(np, "bus-width", &bus_width);
2004
	if (bus_width == 4)
2005
		pdata->caps |= MMC_CAP_4_BIT_DATA;
2006
	else if (bus_width == 8)
2007
		pdata->caps |= MMC_CAP_8_BIT_DATA;
2008 2009

	if (of_find_property(np, "ti,needs-special-reset", NULL))
2010
		pdata->features |= HSMMC_HAS_UPDATED_RESET;
2011

2012 2013 2014
	if (!of_property_read_u32(np, "max-frequency", &max_freq))
		pdata->max_freq = max_freq;

2015
	if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
2016
		pdata->features |= HSMMC_HAS_HSPE_SUPPORT;
2017

2018
	if (of_find_property(np, "keep-power-in-suspend", NULL))
2019
		pdata->pm_caps |= MMC_PM_KEEP_POWER;
2020 2021

	if (of_find_property(np, "enable-sdio-wakeup", NULL))
2022
		pdata->pm_caps |= MMC_PM_WAKE_SDIO_IRQ;
2023

2024 2025 2026
	return pdata;
}
#else
2027
static inline struct omap_hsmmc_platform_data
2028 2029
			*of_get_hsmmc_pdata(struct device *dev)
{
2030
	return ERR_PTR(-EINVAL);
2031 2032 2033
}
#endif

B
Bill Pemberton 已提交
2034
static int omap_hsmmc_probe(struct platform_device *pdev)
2035
{
2036
	struct omap_hsmmc_platform_data *pdata = pdev->dev.platform_data;
2037
	struct mmc_host *mmc;
D
Denis Karpov 已提交
2038
	struct omap_hsmmc_host *host = NULL;
2039
	struct resource *res;
2040
	int ret, irq;
2041
	const struct of_device_id *match;
2042 2043
	dma_cap_mask_t mask;
	unsigned tx_req, rx_req;
2044
	const struct omap_mmc_of_data *data;
2045
	void __iomem *base;
2046 2047 2048 2049

	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
	if (match) {
		pdata = of_get_hsmmc_pdata(&pdev->dev);
2050 2051 2052 2053

		if (IS_ERR(pdata))
			return PTR_ERR(pdata);

2054
		if (match->data) {
2055 2056 2057
			data = match->data;
			pdata->reg_offset = data->reg_offset;
			pdata->controller_flags |= data->controller_flags;
2058 2059
		}
	}
2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

2071 2072 2073
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
2074

D
Denis Karpov 已提交
2075
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
2076 2077
	if (!mmc) {
		ret = -ENOMEM;
2078
		goto err;
2079 2080 2081 2082 2083 2084 2085 2086 2087
	}

	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dma_ch	= -1;
	host->irq	= irq;
2088
	host->mapbase	= res->start + pdata->reg_offset;
2089
	host->base	= base + pdata->reg_offset;
2090
	host->power_mode = MMC_POWER_OFF;
2091
	host->next_data.cookie = 1;
2092
	host->pbias_enabled = 0;
2093

2094 2095 2096 2097
	ret = omap_hsmmc_gpio_init(host, pdata);
	if (ret)
		goto err_gpio;

2098 2099
	platform_set_drvdata(pdev, host);

2100 2101 2102
	if (pdev->dev.of_node)
		host->wake_irq = irq_of_parse_and_map(pdev->dev.of_node, 1);

2103
	mmc->ops	= &omap_hsmmc_ops;
2104

2105 2106 2107 2108 2109 2110
	mmc->f_min = OMAP_MMC_MIN_CLOCK;

	if (pdata->max_freq > 0)
		mmc->f_max = pdata->max_freq;
	else
		mmc->f_max = OMAP_MMC_MAX_CLOCK;
2111

2112
	spin_lock_init(&host->irq_lock);
2113

B
Balaji T K 已提交
2114
	host->fclk = devm_clk_get(&pdev->dev, "fck");
2115 2116 2117 2118 2119 2120
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

2121 2122
	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
2123
		omap_hsmmc_ops.multi_io_quirk = omap_hsmmc_multi_io_quirk;
2124
	}
2125

2126 2127 2128 2129
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
2130

2131 2132
	omap_hsmmc_context_save(host);

B
Balaji T K 已提交
2133
	host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
2134 2135 2136 2137 2138
	/*
	 * MMC can still work without debounce clock.
	 */
	if (IS_ERR(host->dbclk)) {
		host->dbclk = NULL;
2139
	} else if (clk_prepare_enable(host->dbclk) != 0) {
2140 2141
		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
		host->dbclk = NULL;
2142
	}
2143

2144 2145
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
2146
	mmc->max_segs = 1024;
2147

2148 2149 2150 2151 2152
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

2153
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
A
Adrian Hunter 已提交
2154
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
2155

2156
	mmc->caps |= mmc_pdata(host)->caps;
2157
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
2158 2159
		mmc->caps |= MMC_CAP_4_BIT_DATA;

2160
	if (mmc_pdata(host)->nonremovable)
2161 2162
		mmc->caps |= MMC_CAP_NONREMOVABLE;

2163
	mmc->pm_caps = mmc_pdata(host)->pm_caps;
E
Eliad Peller 已提交
2164

D
Denis Karpov 已提交
2165
	omap_hsmmc_conf_bus_power(host);
2166

2167 2168 2169 2170 2171 2172 2173 2174
	if (!pdev->dev.of_node) {
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		tx_req = res->start;
2175

2176 2177 2178 2179 2180 2181 2182
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		rx_req = res->start;
G
Grazvydas Ignotas 已提交
2183
	}
2184

2185 2186 2187
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

2188 2189 2190 2191
	host->rx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &rx_req, &pdev->dev, "rx");

2192 2193
	if (!host->rx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", rx_req);
2194
		ret = -ENXIO;
2195 2196 2197
		goto err_irq;
	}

2198 2199 2200 2201
	host->tx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &tx_req, &pdev->dev, "tx");

2202 2203
	if (!host->tx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", tx_req);
2204
		ret = -ENXIO;
2205
		goto err_irq;
2206
	}
2207 2208

	/* Request IRQ for MMC operations */
2209
	ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
2210 2211
			mmc_hostname(mmc), host);
	if (ret) {
2212
		dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
2213 2214 2215
		goto err_irq;
	}

2216
	if (omap_hsmmc_have_reg() && !mmc_pdata(host)->set_power) {
2217 2218
		ret = omap_hsmmc_reg_get(host);
		if (ret)
2219
			goto err_irq;
2220 2221 2222
		host->use_reg = 1;
	}

2223
	mmc->ocr_avail = mmc_pdata(host)->ocr_mask;
2224 2225

	/* Request IRQ for card detect */
2226
	if (host->card_detect_irq) {
2227
		ret = devm_request_threaded_irq(&pdev->dev,
2228
						host->card_detect_irq,
2229
						NULL, omap_hsmmc_detect,
2230
					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
2231
					   mmc_hostname(mmc), host);
2232
		if (ret) {
2233
			dev_err(mmc_dev(host->mmc),
2234 2235 2236
				"Unable to grab MMC CD IRQ\n");
			goto err_irq_cd;
		}
2237 2238
		host->suspend = omap_hsmmc_suspend_cdirq;
		host->resume = omap_hsmmc_resume_cdirq;
2239 2240
	}

2241
	omap_hsmmc_disable_irq(host);
2242

2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
	/*
	 * For now, only support SDIO interrupt if we have a separate
	 * wake-up interrupt configured from device tree. This is because
	 * the wake-up interrupt is needed for idle state and some
	 * platforms need special quirks. And we don't want to add new
	 * legacy mux platform init code callbacks any longer as we
	 * are moving to DT based booting anyways.
	 */
	ret = omap_hsmmc_configure_wake_irq(host);
	if (!ret)
		mmc->caps |= MMC_CAP_SDIO_IRQ;

2255 2256
	omap_hsmmc_protect_card(host);

2257 2258
	mmc_add_host(mmc);

2259
	if (mmc_pdata(host)->name != NULL) {
2260 2261 2262 2263
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
2264
	if (host->card_detect_irq && host->get_cover_state) {
2265 2266 2267
		ret = device_create_file(&mmc->class_dev,
					&dev_attr_cover_switch);
		if (ret < 0)
2268
			goto err_slot_name;
2269 2270
	}

D
Denis Karpov 已提交
2271
	omap_hsmmc_debugfs(mmc);
2272 2273
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2274

2275 2276 2277 2278
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
2279 2280 2281
err_irq_cd:
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
2282
err_irq:
2283 2284 2285 2286
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);
2287
	pm_runtime_put_sync(host->dev);
2288
	pm_runtime_disable(host->dev);
B
Balaji T K 已提交
2289
	if (host->dbclk)
2290
		clk_disable_unprepare(host->dbclk);
2291
err1:
2292 2293
	omap_hsmmc_gpio_free(host, pdata);
err_gpio:
2294
	mmc_free_host(mmc);
2295 2296 2297 2298
err:
	return ret;
}

B
Bill Pemberton 已提交
2299
static int omap_hsmmc_remove(struct platform_device *pdev)
2300
{
D
Denis Karpov 已提交
2301
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2302

F
Felipe Balbi 已提交
2303 2304 2305 2306
	pm_runtime_get_sync(host->dev);
	mmc_remove_host(host->mmc);
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
2307

2308 2309 2310 2311 2312
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);

F
Felipe Balbi 已提交
2313 2314
	pm_runtime_put_sync(host->dev);
	pm_runtime_disable(host->dev);
B
Balaji T K 已提交
2315
	if (host->dbclk)
2316
		clk_disable_unprepare(host->dbclk);
2317

2318
	omap_hsmmc_gpio_free(host, host->pdata);
2319
	mmc_free_host(host->mmc);
F
Felipe Balbi 已提交
2320

2321 2322 2323 2324
	return 0;
}

#ifdef CONFIG_PM
2325 2326 2327 2328
static int omap_hsmmc_prepare(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

2329
	if (host->suspend)
2330
		return host->suspend(dev);
2331 2332 2333 2334 2335 2336 2337 2338

	return 0;
}

static void omap_hsmmc_complete(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

2339
	if (host->resume)
2340
		host->resume(dev);
2341 2342 2343

}

2344
static int omap_hsmmc_suspend(struct device *dev)
2345
{
F
Felipe Balbi 已提交
2346
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2347

F
Felipe Balbi 已提交
2348
	if (!host)
2349 2350
		return 0;

F
Felipe Balbi 已提交
2351
	pm_runtime_get_sync(host->dev);
2352

F
Felipe Balbi 已提交
2353
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
2354 2355 2356
		OMAP_HSMMC_WRITE(host->base, ISE, 0);
		OMAP_HSMMC_WRITE(host->base, IE, 0);
		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
F
Felipe Balbi 已提交
2357 2358
		OMAP_HSMMC_WRITE(host->base, HCTL,
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2359
	}
F
Felipe Balbi 已提交
2360

2361 2362 2363 2364 2365
	/* do not wake up due to sdio irq */
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    !(host->mmc->pm_flags & MMC_PM_WAKE_SDIO_IRQ))
		disable_irq(host->wake_irq);

2366
	if (host->dbclk)
2367
		clk_disable_unprepare(host->dbclk);
2368

2369
	pm_runtime_put_sync(host->dev);
2370
	return 0;
2371 2372 2373
}

/* Routine to resume the MMC device */
2374
static int omap_hsmmc_resume(struct device *dev)
2375
{
F
Felipe Balbi 已提交
2376 2377 2378 2379
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (!host)
		return 0;
2380

F
Felipe Balbi 已提交
2381
	pm_runtime_get_sync(host->dev);
2382

2383
	if (host->dbclk)
2384
		clk_prepare_enable(host->dbclk);
2385

F
Felipe Balbi 已提交
2386 2387
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
		omap_hsmmc_conf_bus_power(host);
2388

F
Felipe Balbi 已提交
2389
	omap_hsmmc_protect_card(host);
2390

2391 2392 2393 2394
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    !(host->mmc->pm_flags & MMC_PM_WAKE_SDIO_IRQ))
		enable_irq(host->wake_irq);

F
Felipe Balbi 已提交
2395 2396
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2397
	return 0;
2398 2399 2400
}

#else
2401 2402
#define omap_hsmmc_prepare	NULL
#define omap_hsmmc_complete	NULL
D
Denis Karpov 已提交
2403
#define omap_hsmmc_suspend	NULL
2404
#define omap_hsmmc_resume	NULL
2405 2406
#endif

2407 2408 2409
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;
2410
	unsigned long flags;
2411
	int ret = 0;
2412 2413 2414

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
F
Felipe Balbi 已提交
2415
	dev_dbg(dev, "disabled\n");
2416

2417 2418 2419 2420 2421 2422
	spin_lock_irqsave(&host->irq_lock, flags);
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
		/* disable sdio irq handling to prevent race */
		OMAP_HSMMC_WRITE(host->base, ISE, 0);
		OMAP_HSMMC_WRITE(host->base, IE, 0);
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437

		if (!(OMAP_HSMMC_READ(host->base, PSTATE) & DLEV_DAT(1))) {
			/*
			 * dat1 line low, pending sdio irq
			 * race condition: possible irq handler running on
			 * multi-core, abort
			 */
			dev_dbg(dev, "pending sdio irq, abort suspend\n");
			OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
			OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
			OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
			pm_runtime_mark_last_busy(dev);
			ret = -EBUSY;
			goto abort;
		}
2438

2439 2440
		pinctrl_pm_select_idle_state(dev);

2441 2442 2443
		WARN_ON(host->flags & HSMMC_WAKE_IRQ_ENABLED);
		enable_irq(host->wake_irq);
		host->flags |= HSMMC_WAKE_IRQ_ENABLED;
2444 2445
	} else {
		pinctrl_pm_select_idle_state(dev);
2446
	}
2447

2448
abort:
2449
	spin_unlock_irqrestore(&host->irq_lock, flags);
2450
	return ret;
2451 2452 2453 2454 2455
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;
2456
	unsigned long flags;
2457 2458 2459

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
F
Felipe Balbi 已提交
2460
	dev_dbg(dev, "enabled\n");
2461

2462 2463 2464 2465 2466 2467 2468 2469 2470
	spin_lock_irqsave(&host->irq_lock, flags);
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
		/* sdio irq flag can't change while in runtime suspend */
		if (host->flags & HSMMC_WAKE_IRQ_ENABLED) {
			disable_irq_nosync(host->wake_irq);
			host->flags &= ~HSMMC_WAKE_IRQ_ENABLED;
		}

2471 2472 2473
		pinctrl_pm_select_default_state(host->dev);

		/* irq lost, if pinmux incorrect */
2474 2475 2476
		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
		OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
		OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
2477 2478
	} else {
		pinctrl_pm_select_default_state(host->dev);
2479 2480
	}
	spin_unlock_irqrestore(&host->irq_lock, flags);
2481 2482 2483
	return 0;
}

2484
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
D
Denis Karpov 已提交
2485 2486
	.suspend	= omap_hsmmc_suspend,
	.resume		= omap_hsmmc_resume,
2487 2488
	.prepare	= omap_hsmmc_prepare,
	.complete	= omap_hsmmc_complete,
2489 2490
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2491 2492 2493
};

static struct platform_driver omap_hsmmc_driver = {
2494
	.probe		= omap_hsmmc_probe,
B
Bill Pemberton 已提交
2495
	.remove		= omap_hsmmc_remove,
2496 2497
	.driver		= {
		.name = DRIVER_NAME,
2498
		.pm = &omap_hsmmc_dev_pm_ops,
2499
		.of_match_table = of_match_ptr(omap_mmc_of_match),
2500 2501 2502
	},
};

2503
module_platform_driver(omap_hsmmc_driver);
2504 2505 2506 2507
MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");