omap_hsmmc.c 55.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20
#include <linux/kernel.h>
21
#include <linux/debugfs.h>
22
#include <linux/dmaengine.h>
23
#include <linux/seq_file.h>
24
#include <linux/sizes.h>
25 26 27 28 29 30
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/timer.h>
#include <linux/clk.h>
31 32 33
#include <linux/of.h>
#include <linux/of_gpio.h>
#include <linux/of_device.h>
34
#include <linux/omap-dmaengine.h>
35
#include <linux/mmc/host.h>
36
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
37
#include <linux/mmc/mmc.h>
38
#include <linux/io.h>
39 40
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
41
#include <linux/pinctrl/consumer.h>
42
#include <linux/pm_runtime.h>
43
#include <linux/platform_data/mmc-omap.h>
44 45

/* OMAP HSMMC Host Controller Registers */
46
#define OMAP_HSMMC_SYSSTATUS	0x0014
47
#define OMAP_HSMMC_CON		0x002C
48
#define OMAP_HSMMC_SDMASA	0x0100
49 50 51 52 53 54 55 56 57 58 59 60 61
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
62
#define OMAP_HSMMC_AC12		0x013C
63 64 65 66
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
67
#define HSS			(1 << 21)
68 69
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
70
#define SDVS33			(0x7 << 9)
71
#define SDVS_MASK		0x00000E00
72 73 74 75 76 77 78 79
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
80
#define CLKD_MAX		0x3FF		/* max clock divisor: 1023 */
81 82 83 84 85
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INIT_STREAM		(1 << 1)
86
#define ACEN_ACMD23		(2 << 2)
87 88
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
89
#define DMAE			0x1
90 91 92
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
93
#define HSPE			(1 << 2)
B
Balaji T K 已提交
94
#define DDR			(1 << 19)
95
#define DW8			(1 << 5)
96 97 98 99 100 101
#define OD			0x1
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
102
#define SOFTRESET		(1 << 1)
103

104 105 106 107 108 109 110 111 112 113 114 115 116
/* Interrupt masks for IE and ISE register */
#define CC_EN			(1 << 0)
#define TC_EN			(1 << 1)
#define BWR_EN			(1 << 4)
#define BRR_EN			(1 << 5)
#define ERR_EN			(1 << 15)
#define CTO_EN			(1 << 16)
#define CCRC_EN			(1 << 17)
#define CEB_EN			(1 << 18)
#define CIE_EN			(1 << 19)
#define DTO_EN			(1 << 20)
#define DCRC_EN			(1 << 21)
#define DEB_EN			(1 << 22)
117
#define ACE_EN			(1 << 24)
118 119 120
#define CERR_EN			(1 << 28)
#define BADA_EN			(1 << 29)

121
#define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
122 123 124
		DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
		BRR_EN | BWR_EN | TC_EN | CC_EN)

125 126 127 128 129 130 131
#define CNI	(1 << 7)
#define ACIE	(1 << 4)
#define ACEB	(1 << 3)
#define ACCE	(1 << 2)
#define ACTO	(1 << 1)
#define ACNE	(1 << 0)

132
#define MMC_AUTOSUSPEND_DELAY	100
133 134
#define MMC_TIMEOUT_MS		20		/* 20 mSec */
#define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
135 136
#define OMAP_MMC_MIN_CLOCK	400000
#define OMAP_MMC_MAX_CLOCK	52000000
137
#define DRIVER_NAME		"omap_hsmmc"
138

139 140 141 142
#define VDD_1V8			1800000		/* 180000 uV */
#define VDD_3V0			3000000		/* 300000 uV */
#define VDD_165_195		(ffs(MMC_VDD_165_195) - 1)

143
#define AUTO_CMD23		(1 << 1)	/* Auto CMD23 support */
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
#define mmc_slot(host)		(host->pdata->slots[host->slot_id])

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

160 161 162 163 164
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
165
struct omap_hsmmc_host {
166 167 168 169 170 171 172
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
173 174 175 176 177 178 179 180 181
	/*
	 * vcc == configured supply
	 * vcc_aux == optional
	 *   -	MMC1, supply for DAT4..DAT7
	 *   -	MMC2/MMC2, external level shifter voltage supply, for
	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
	 */
	struct	regulator	*vcc;
	struct	regulator	*vcc_aux;
182 183
	struct	regulator	*pbias;
	bool			pbias_enabled;
184 185
	void	__iomem		*base;
	resource_size_t		mapbase;
186
	spinlock_t		irq_lock; /* Prevent races with irq handler */
187
	unsigned int		dma_len;
188
	unsigned int		dma_sg_idx;
189
	unsigned char		bus_mode;
190
	unsigned char		power_mode;
191
	int			suspended;
192 193 194 195
	u32			con;
	u32			hctl;
	u32			sysctl;
	u32			capa;
196 197
	int			irq;
	int			use_dma, dma_ch;
198 199
	struct dma_chan		*tx_chan;
	struct dma_chan		*rx_chan;
200
	int			slot_id;
201
	int			response_busy;
202
	int			context_loss;
203 204
	int			protect_card;
	int			reqs_blocked;
205
	int			use_reg;
206
	int			req_in_progress;
207
	unsigned long		clk_rate;
208
	unsigned int		flags;
209
	struct omap_hsmmc_next	next_data;
210 211 212
	struct	omap_mmc_platform_data	*pdata;
};

213 214 215 216 217
struct omap_mmc_of_data {
	u32 reg_offset;
	u8 controller_flags;
};

B
Balaji T K 已提交
218 219
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);

220 221
static int omap_hsmmc_card_detect(struct device *dev, int slot)
{
222 223
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
224 225 226 227 228 229 230

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

static int omap_hsmmc_get_wp(struct device *dev, int slot)
{
231 232
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
233 234 235 236 237 238 239

	/* NOTE: assumes write protect signal is active-high */
	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
}

static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
{
240 241
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
242 243 244 245 246 247 248 249 250

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

#ifdef CONFIG_PM

static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
{
251 252
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
253 254 255 256 257 258 259

	disable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
{
260 261
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
262 263 264 265 266 267 268 269 270 271 272 273

	enable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

#else

#define omap_hsmmc_suspend_cdirq	NULL
#define omap_hsmmc_resume_cdirq		NULL

#endif

274 275
#ifdef CONFIG_REGULATOR

276
static int omap_hsmmc_set_power(struct device *dev, int slot, int power_on,
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
				   int vdd)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret = 0;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;

	if (mmc_slot(host).before_set_reg)
		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);

293 294 295 296 297 298 299 300 301
	if (host->pbias) {
		if (host->pbias_enabled == 1) {
			ret = regulator_disable(host->pbias);
			if (!ret)
				host->pbias_enabled = 0;
		}
		regulator_set_voltage(host->pbias, VDD_3V0, VDD_3V0);
	}

302 303 304 305 306 307 308 309 310 311 312 313 314 315
	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
316 317
		if (host->vcc)
			ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
318 319 320
		/* Enable interface voltage rail, if needed */
		if (ret == 0 && host->vcc_aux) {
			ret = regulator_enable(host->vcc_aux);
321
			if (ret < 0 && host->vcc)
322 323
				ret = mmc_regulator_set_ocr(host->mmc,
							host->vcc, 0);
324 325
		}
	} else {
326
		/* Shut down the rail */
327 328
		if (host->vcc_aux)
			ret = regulator_disable(host->vcc_aux);
329
		if (host->vcc) {
330 331 332 333
			/* Then proceed to shut down the local regulator */
			ret = mmc_regulator_set_ocr(host->mmc,
						host->vcc, 0);
		}
334 335
	}

336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
	if (host->pbias) {
		if (vdd <= VDD_165_195)
			ret = regulator_set_voltage(host->pbias, VDD_1V8,
								VDD_1V8);
		else
			ret = regulator_set_voltage(host->pbias, VDD_3V0,
								VDD_3V0);
		if (ret < 0)
			goto error_set_power;

		if (host->pbias_enabled == 0) {
			ret = regulator_enable(host->pbias);
			if (!ret)
				host->pbias_enabled = 1;
		}
	}

353 354 355
	if (mmc_slot(host).after_set_reg)
		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);

356
error_set_power:
357 358 359 360 361 362
	return ret;
}

static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	struct regulator *reg;
363
	int ocr_value = 0;
364

365
	reg = devm_regulator_get(host->dev, "vmmc");
366
	if (IS_ERR(reg)) {
367 368
		dev_err(host->dev, "unable to get vmmc regulator %ld\n",
			PTR_ERR(reg));
369
		return PTR_ERR(reg);
370 371
	} else {
		host->vcc = reg;
372 373 374 375 376
		ocr_value = mmc_regulator_get_ocrmask(reg);
		if (!mmc_slot(host).ocr_mask) {
			mmc_slot(host).ocr_mask = ocr_value;
		} else {
			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
377
				dev_err(host->dev, "ocrmask %x is not supported\n",
378
					mmc_slot(host).ocr_mask);
379 380 381 382
				mmc_slot(host).ocr_mask = 0;
				return -EINVAL;
			}
		}
383 384
	}
	mmc_slot(host).set_power = omap_hsmmc_set_power;
385

386 387 388 389
	/* Allow an aux regulator */
	reg = devm_regulator_get_optional(host->dev, "vmmc_aux");
	host->vcc_aux = IS_ERR(reg) ? NULL : reg;

390 391 392
	reg = devm_regulator_get_optional(host->dev, "pbias");
	host->pbias = IS_ERR(reg) ? NULL : reg;

393 394 395 396 397 398 399 400 401 402 403 404 405
	/* For eMMC do not power off when not in sleep state */
	if (mmc_slot(host).no_regulator_off_init)
		return 0;
	/*
	 * To disable boot_on regulator, enable regulator
	 * to increase usecount and then disable it.
	 */
	if ((host->vcc && regulator_is_enabled(host->vcc) > 0) ||
	    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
		int vdd = ffs(mmc_slot(host).ocr_mask) - 1;

		mmc_slot(host).set_power(host->dev, host->slot_id, 1, vdd);
		mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);
406 407 408 409 410 411 412 413 414 415
	}

	return 0;
}

static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
	mmc_slot(host).set_power = NULL;
}

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
static inline int omap_hsmmc_have_reg(void)
{
	return 1;
}

#else

static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	return -EINVAL;
}

static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
}

static inline int omap_hsmmc_have_reg(void)
{
	return 0;
}

#endif

static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
{
	int ret;

	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
		if (pdata->slots[0].cover)
			pdata->slots[0].get_cover_state =
					omap_hsmmc_get_cover_state;
		else
			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
		pdata->slots[0].card_detect_irq =
				gpio_to_irq(pdata->slots[0].switch_pin);
		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
		if (ret)
			return ret;
		ret = gpio_direction_input(pdata->slots[0].switch_pin);
		if (ret)
			goto err_free_sp;
	} else
		pdata->slots[0].switch_pin = -EINVAL;

	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
		if (ret)
			goto err_free_cd;
		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
		if (ret)
			goto err_free_wp;
	} else
		pdata->slots[0].gpio_wp = -EINVAL;

	return 0;

err_free_wp:
	gpio_free(pdata->slots[0].gpio_wp);
err_free_cd:
	if (gpio_is_valid(pdata->slots[0].switch_pin))
err_free_sp:
		gpio_free(pdata->slots[0].switch_pin);
	return ret;
}

static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
{
	if (gpio_is_valid(pdata->slots[0].gpio_wp))
		gpio_free(pdata->slots[0].gpio_wp);
	if (gpio_is_valid(pdata->slots[0].switch_pin))
		gpio_free(pdata->slots[0].switch_pin);
}

490 491 492 493 494 495 496 497 498
/*
 * Start clock to the card
 */
static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
}

499 500 501
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
502
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
503 504 505 506
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
M
Masanari Iida 已提交
507
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
508 509
}

A
Adrian Hunter 已提交
510 511
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
512 513 514 515
{
	unsigned int irq_mask;

	if (host->use_dma)
516
		irq_mask = INT_EN_MASK & ~(BRR_EN | BWR_EN);
517 518 519
	else
		irq_mask = INT_EN_MASK;

A
Adrian Hunter 已提交
520 521
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
522
		irq_mask &= ~DTO_EN;
A
Adrian Hunter 已提交
523

524 525 526 527 528 529 530 531 532 533 534 535
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
}

536
/* Calculate divisor for the given clock frequency */
537
static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
538 539 540 541
{
	u16 dsor = 0;

	if (ios->clock) {
542
		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
543 544
		if (dsor > CLKD_MAX)
			dsor = CLKD_MAX;
545 546 547 548 549
	}

	return dsor;
}

550 551 552 553 554
static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	unsigned long regval;
	unsigned long timeout;
555
	unsigned long clkdiv;
556

557
	dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
558 559 560 561 562

	omap_hsmmc_stop_clock(host);

	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK | DTO_MASK);
563 564
	clkdiv = calc_divisor(host, ios);
	regval = regval | (clkdiv << 6) | (DTO << 16);
565 566 567 568 569 570 571 572 573 574
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		cpu_relax();

575 576 577 578 579 580 581 582 583 584
	/*
	 * Enable High-Speed Support
	 * Pre-Requisites
	 *	- Controller should support High-Speed-Enable Bit
	 *	- Controller should not be using DDR Mode
	 *	- Controller should advertise that it supports High Speed
	 *	  in capabilities register
	 *	- MMC/SD clock coming out of controller > 25MHz
	 */
	if ((mmc_slot(host).features & HSMMC_HAS_HSPE_SUPPORT) &&
585
	    (ios->timing != MMC_TIMING_MMC_DDR52) &&
586 587 588 589 590 591 592 593 594 595
	    ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
		regval = OMAP_HSMMC_READ(host->base, HCTL);
		if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
			regval |= HSPE;
		else
			regval &= ~HSPE;

		OMAP_HSMMC_WRITE(host->base, HCTL, regval);
	}

596 597 598
	omap_hsmmc_start_clock(host);
}

599 600 601 602 603 604
static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
605
	if (ios->timing == MMC_TIMING_MMC_DDR52)
B
Balaji T K 已提交
606 607 608
		con |= DDR;	/* configure in DDR mode */
	else
		con &= ~DDR;
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}
}

static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
}

638 639 640 641 642 643
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
644
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
645 646
{
	struct mmc_ios *ios = &host->mmc->ios;
647
	u32 hctl, capa;
648 649
	unsigned long timeout;

650 651 652 653 654 655 656 657
	if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
	    host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
	    host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
	    host->capa == OMAP_HSMMC_READ(host->base, CAPA))
		return 0;

	host->context_loss++;

658
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

684
	omap_hsmmc_disable_irq(host);
685 686 687 688 689

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

690
	omap_hsmmc_set_bus_width(host);
691

692
	omap_hsmmc_set_clock(host);
693

694 695
	omap_hsmmc_set_bus_mode(host);

696
out:
697 698
	dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
		host->context_loss);
699 700 701 702 703 704
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
705
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
706
{
707 708 709 710
	host->con =  OMAP_HSMMC_READ(host->base, CON);
	host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
	host->sysctl =  OMAP_HSMMC_READ(host->base, SYSCTL);
	host->capa = OMAP_HSMMC_READ(host->base, CAPA);
711 712 713 714
}

#else

D
Denis Karpov 已提交
715
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
716 717 718 719
{
	return 0;
}

D
Denis Karpov 已提交
720
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
721 722 723 724 725
{
}

#endif

726 727 728 729
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
730
static void send_init_stream(struct omap_hsmmc_host *host)
731 732 733 734
{
	int reg = 0;
	unsigned long timeout;

735 736 737
	if (host->protect_card)
		return;

738
	disable_irq(host->irq);
739 740

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
741 742 743 744 745
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
746 747
	while ((reg != CC_EN) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
748 749 750

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
751 752 753 754

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

755 756 757 758
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
759
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
760 761 762
{
	int r = 1;

D
Denis Karpov 已提交
763 764
	if (mmc_slot(host).get_cover_state)
		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
765 766 767 768
	return r;
}

static ssize_t
D
Denis Karpov 已提交
769
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
770 771 772
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
773
	struct omap_hsmmc_host *host = mmc_priv(mmc);
774

D
Denis Karpov 已提交
775 776
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
777 778
}

D
Denis Karpov 已提交
779
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
780 781

static ssize_t
D
Denis Karpov 已提交
782
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
783 784 785
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
786
	struct omap_hsmmc_host *host = mmc_priv(mmc);
787

D
Denis Karpov 已提交
788
	return sprintf(buf, "%s\n", mmc_slot(host).name);
789 790
}

D
Denis Karpov 已提交
791
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
792 793 794 795 796

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
797
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
798 799 800 801
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

802
	dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
803 804 805
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
806
	omap_hsmmc_enable_irq(host, cmd);
807

808
	host->response_busy = 0;
809 810 811
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
812 813 814 815
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
816 817 818 819 820 821 822 823 824 825 826 827 828
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

829 830 831 832 833
	if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
	    host->mrq->sbc) {
		cmdreg |= ACEN_ACMD23;
		OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
	}
834 835 836 837 838 839 840 841 842
	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
843
		cmdreg |= DMAE;
844

845
	host->req_in_progress = 1;
846

847 848 849 850
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

851
static int
D
Denis Karpov 已提交
852
omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
853 854 855 856 857 858 859
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

860 861 862 863 864 865
static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
	struct mmc_data *data)
{
	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
}

866 867 868
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;
869
	unsigned long flags;
870

871
	spin_lock_irqsave(&host->irq_lock, flags);
872 873
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
874
	spin_unlock_irqrestore(&host->irq_lock, flags);
875 876 877 878 879 880 881 882 883

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

884 885 886 887
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
888
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
889
{
890 891 892
	if (!data) {
		struct mmc_request *mrq = host->mrq;

893 894 895 896 897 898 899
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

900
		omap_hsmmc_request_done(host, mrq);
901 902 903
		return;
	}

904 905 906 907 908 909 910
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

B
Balaji T K 已提交
911 912 913
	if (data->stop && (data->error || !host->mrq->sbc))
		omap_hsmmc_start_command(host, data->stop, NULL);
	else
914
		omap_hsmmc_request_done(host, data->mrq);
915 916 917 918 919 920
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
921
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
922
{
B
Balaji T K 已提交
923
	if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
924
	    !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
925
		host->cmd = NULL;
B
Balaji T K 已提交
926 927 928 929 930 931
		omap_hsmmc_start_dma_transfer(host);
		omap_hsmmc_start_command(host, host->mrq->cmd,
						host->mrq->data);
		return;
	}

932 933
	host->cmd = NULL;

934 935 936 937 938 939 940 941 942 943 944 945
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
946
	if ((host->data == NULL && !host->response_busy) || cmd->error)
947
		omap_hsmmc_request_done(host, host->mrq);
948 949 950 951 952
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
953
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
954
{
955
	int dma_ch;
956
	unsigned long flags;
957

958
	host->data->error = errno;
959

960
	spin_lock_irqsave(&host->irq_lock, flags);
961 962
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
963
	spin_unlock_irqrestore(&host->irq_lock, flags);
964 965

	if (host->use_dma && dma_ch != -1) {
966 967 968 969 970
		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);

		dmaengine_terminate_all(chan);
		dma_unmap_sg(chan->device->dev,
			host->data->sg, host->data->sg_len,
D
Denis Karpov 已提交
971
			omap_hsmmc_get_dma_dir(host, host->data));
972

973
		host->data->host_cookie = 0;
974 975 976 977 978 979 980 981
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
982
static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
983 984
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
985
	static const char *omap_hsmmc_status_bits[] = {
986 987 988 989
		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
990 991 992 993 994 995 996 997
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
998
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
999
		if (status & (1 << i)) {
D
Denis Karpov 已提交
1000
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
1001 1002 1003
			buf += len;
		}

1004
	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
1005
}
1006 1007 1008 1009 1010
#else
static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
					     u32 status)
{
}
1011 1012
#endif  /* CONFIG_MMC_DEBUG */

1013 1014 1015 1016 1017 1018 1019
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
1020 1021
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
1022 1023
{
	unsigned long i = 0;
1024
	unsigned long limit = MMC_TIMEOUT_US;
1025 1026 1027 1028

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

1029 1030 1031 1032 1033
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
1034
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
1035
					&& (i++ < limit))
1036
			udelay(1);
1037 1038 1039
	}
	i = 0;

1040 1041
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
1042
		udelay(1);
1043 1044 1045 1046 1047 1048

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
1049

1050 1051
static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
					int err, int end_cmd)
1052
{
1053
	if (end_cmd) {
1054
		omap_hsmmc_reset_controller_fsm(host, SRC);
1055 1056 1057
		if (host->cmd)
			host->cmd->error = err;
	}
1058 1059 1060 1061

	if (host->data) {
		omap_hsmmc_reset_controller_fsm(host, SRD);
		omap_hsmmc_dma_cleanup(host, err);
1062 1063
	} else if (host->mrq && host->mrq->cmd)
		host->mrq->cmd->error = err;
1064 1065
}

1066
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1067 1068
{
	struct mmc_data *data;
1069
	int end_cmd = 0, end_trans = 0;
1070
	int error = 0;
1071

1072
	data = host->data;
1073
	dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
1074

1075
	if (status & ERR_EN) {
1076
		omap_hsmmc_dbg_report_irq(host, status);
1077

1078
		if (status & (CTO_EN | CCRC_EN))
1079
			end_cmd = 1;
1080
		if (status & (CTO_EN | DTO_EN))
1081
			hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
1082
		else if (status & (CCRC_EN | DCRC_EN))
1083
			hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1084

1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
		if (status & ACE_EN) {
			u32 ac12;
			ac12 = OMAP_HSMMC_READ(host->base, AC12);
			if (!(ac12 & ACNE) && host->mrq->sbc) {
				end_cmd = 1;
				if (ac12 & ACTO)
					error =  -ETIMEDOUT;
				else if (ac12 & (ACCE | ACEB | ACIE))
					error = -EILSEQ;
				host->mrq->sbc->error = error;
				hsmmc_command_incomplete(host, error, end_cmd);
			}
			dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
		}
1099
		if (host->data || host->response_busy) {
1100
			end_trans = !end_cmd;
1101
			host->response_busy = 0;
1102 1103 1104
		}
	}

1105
	OMAP_HSMMC_WRITE(host->base, STAT, status);
1106
	if (end_cmd || ((status & CC_EN) && host->cmd))
D
Denis Karpov 已提交
1107
		omap_hsmmc_cmd_done(host, host->cmd);
1108
	if ((end_trans || (status & TC_EN)) && host->mrq)
D
Denis Karpov 已提交
1109
		omap_hsmmc_xfer_done(host, data);
1110
}
1111

1112 1113 1114 1115 1116 1117 1118 1119 1120
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
1121
	while (status & INT_EN_MASK && host->req_in_progress) {
1122
		omap_hsmmc_do_irq(host, status);
1123

1124 1125
		/* Flush posted write */
		status = OMAP_HSMMC_READ(host->base, STAT);
1126
	}
1127

1128 1129 1130
	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1131
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1144
/*
1145 1146 1147 1148 1149
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1150
 */
D
Denis Karpov 已提交
1151
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1152 1153 1154 1155 1156
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1157
	pm_runtime_put_sync(host->dev);
1158
	if (host->dbclk)
1159
		clk_disable_unprepare(host->dbclk);
1160 1161 1162 1163 1164

	/* Turn the power off */
	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1165 1166 1167
	if (!ret)
		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
					       vdd);
1168
	pm_runtime_get_sync(host->dev);
1169
	if (host->dbclk)
1170
		clk_prepare_enable(host->dbclk);
1171

1172 1173 1174 1175 1176 1177
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1178

1179 1180 1181
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1182
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1183
	 *
1184 1185 1186 1187 1188 1189 1190 1191 1192
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1193
	 */
1194
	if ((1 << vdd) <= MMC_VDD_23_24)
1195
		reg_val |= SDVS18;
1196 1197
	else
		reg_val |= SDVS30;
1198 1199

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1200
	set_sd_bus_power(host);
1201 1202 1203

	return 0;
err:
1204
	dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1205 1206 1207
	return ret;
}

1208 1209 1210 1211 1212 1213 1214 1215 1216
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
	if (!mmc_slot(host).get_cover_state)
		return;

	host->reqs_blocked = 0;
	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
		if (host->protect_card) {
1217
			dev_info(host->dev, "%s: cover is closed, "
1218 1219 1220 1221 1222 1223
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
1224
			dev_info(host->dev, "%s: cover is open, "
1225 1226 1227 1228 1229 1230 1231
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1232
/*
1233
 * irq handler to notify the core about card insertion/removal
1234
 */
1235
static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1236
{
1237
	struct omap_hsmmc_host *host = dev_id;
1238
	struct omap_mmc_slot_data *slot = &mmc_slot(host);
1239 1240 1241
	int carddetect;

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1242

D
Denis Karpov 已提交
1243
	if (slot->card_detect)
1244
		carddetect = slot->card_detect(host->dev, host->slot_id);
1245 1246
	else {
		omap_hsmmc_protect_card(host);
1247
		carddetect = -ENOSYS;
1248
	}
1249

1250
	if (carddetect)
1251
		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1252
	else
1253 1254 1255 1256
		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
	return IRQ_HANDLED;
}

1257
static void omap_hsmmc_dma_callback(void *param)
1258
{
1259 1260
	struct omap_hsmmc_host *host = param;
	struct dma_chan *chan;
1261
	struct mmc_data *data;
1262
	int req_in_progress;
1263

1264
	spin_lock_irq(&host->irq_lock);
1265
	if (host->dma_ch < 0) {
1266
		spin_unlock_irq(&host->irq_lock);
1267
		return;
1268
	}
1269

1270
	data = host->mrq->data;
1271
	chan = omap_hsmmc_get_dma_chan(host, data);
1272
	if (!data->host_cookie)
1273 1274
		dma_unmap_sg(chan->device->dev,
			     data->sg, data->sg_len,
1275
			     omap_hsmmc_get_dma_dir(host, data));
1276 1277

	req_in_progress = host->req_in_progress;
1278
	host->dma_ch = -1;
1279
	spin_unlock_irq(&host->irq_lock);
1280 1281 1282 1283 1284 1285 1286 1287

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
	}
1288 1289
}

1290 1291
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
1292
				       struct omap_hsmmc_next *next,
1293
				       struct dma_chan *chan)
1294 1295 1296 1297 1298
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
1299
		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
1300 1301 1302 1303 1304 1305
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
1306
	if (next || data->host_cookie != host->next_data.cookie) {
1307
		dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
				     omap_hsmmc_get_dma_dir(host, data));

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1328 1329 1330
/*
 * Routine to configure and start DMA for the MMC card
 */
B
Balaji T K 已提交
1331
static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
D
Denis Karpov 已提交
1332
					struct mmc_request *req)
1333
{
1334 1335 1336
	struct dma_slave_config cfg;
	struct dma_async_tx_descriptor *tx;
	int ret = 0, i;
1337
	struct mmc_data *data = req->data;
1338
	struct dma_chan *chan;
1339

1340
	/* Sanity check: all the SG entries must be aligned by block size. */
1341
	for (i = 0; i < data->sg_len; i++) {
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1354
	BUG_ON(host->dma_ch != -1);
1355

1356 1357
	chan = omap_hsmmc_get_dma_chan(host, data);

1358 1359 1360 1361 1362 1363
	cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_maxburst = data->blksz / 4;
	cfg.dst_maxburst = data->blksz / 4;
1364

1365 1366
	ret = dmaengine_slave_config(chan, &cfg);
	if (ret)
1367
		return ret;
1368

1369
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1370 1371
	if (ret)
		return ret;
1372

1373 1374 1375 1376 1377 1378 1379 1380
	tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
		data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx) {
		dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
		/* FIXME: cleanup */
		return -1;
	}
1381

1382 1383
	tx->callback = omap_hsmmc_dma_callback;
	tx->callback_param = host;
1384

1385 1386
	/* Does not fail */
	dmaengine_submit(tx);
1387

1388
	host->dma_ch = 1;
1389

1390 1391 1392
	return 0;
}

D
Denis Karpov 已提交
1393
static void set_data_timeout(struct omap_hsmmc_host *host,
1394 1395
			     unsigned int timeout_ns,
			     unsigned int timeout_clks)
1396 1397 1398 1399 1400 1401 1402 1403 1404
{
	unsigned int timeout, cycle_ns;
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

1405
	cycle_ns = 1000000000 / (host->clk_rate / clkd);
1406 1407
	timeout = timeout_ns / cycle_ns;
	timeout += timeout_clks;
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

B
Balaji T K 已提交
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
{
	struct mmc_request *req = host->mrq;
	struct dma_chan *chan;

	if (!req->data)
		return;
	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
				| (req->data->blocks << 16));
	set_data_timeout(host, req->data->timeout_ns,
				req->data->timeout_clks);
	chan = omap_hsmmc_get_dma_chan(host, req->data);
	dma_async_issue_pending(chan);
}

1445 1446 1447 1448
/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1449
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1450 1451 1452 1453 1454 1455
{
	int ret;
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1456 1457 1458 1459 1460 1461
		/*
		 * Set an arbitrary 100ms data timeout for commands with
		 * busy signal.
		 */
		if (req->cmd->flags & MMC_RSP_BUSY)
			set_data_timeout(host, 100000000U, 0);
1462 1463 1464 1465
		return 0;
	}

	if (host->use_dma) {
B
Balaji T K 已提交
1466
		ret = omap_hsmmc_setup_dma_transfer(host, req);
1467
		if (ret != 0) {
1468
			dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
1469 1470 1471 1472 1473 1474
			return ret;
		}
	}
	return 0;
}

1475 1476 1477 1478 1479 1480
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

1481
	if (host->use_dma && data->host_cookie) {
1482 1483
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);

1484 1485
		dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
		data->host_cookie = 0;
	}
}

static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

1500 1501 1502
	if (host->use_dma) {
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);

1503
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
1504
						&host->next_data, c))
1505
			mrq->data->host_cookie = 0;
1506
	}
1507 1508
}

1509 1510 1511
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1512
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1513
{
D
Denis Karpov 已提交
1514
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1515
	int err;
1516

1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1538 1539
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
1540
	host->clk_rate = clk_get_rate(host->fclk);
D
Denis Karpov 已提交
1541
	err = omap_hsmmc_prepare_data(host, req);
1542 1543 1544 1545 1546 1547 1548 1549
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
		return;
	}
1550
	if (req->sbc && !(host->flags & AUTO_CMD23)) {
B
Balaji T K 已提交
1551 1552 1553
		omap_hsmmc_start_command(host, req->sbc, NULL);
		return;
	}
1554

B
Balaji T K 已提交
1555
	omap_hsmmc_start_dma_transfer(host);
D
Denis Karpov 已提交
1556
	omap_hsmmc_start_command(host, req->cmd, req->data);
1557 1558 1559
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1560
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1561
{
D
Denis Karpov 已提交
1562
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1563
	int do_send_init_stream = 0;
1564

1565
	pm_runtime_get_sync(host->dev);
1566

1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 0, 0);
			break;
		case MMC_POWER_UP:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 1, ios->vdd);
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1582 1583
	}

1584 1585
	/* FIXME: set registers based only on changes to ios */

1586
	omap_hsmmc_set_bus_width(host);
1587

1588
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1589 1590 1591
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1592
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
1593
			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
1594 1595 1596 1597 1598 1599
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1600 1601
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1602 1603 1604 1605
						"Switch operation failed\n");
		}
	}

1606
	omap_hsmmc_set_clock(host);
1607

1608
	if (do_send_init_stream)
1609 1610
		send_init_stream(host);

1611
	omap_hsmmc_set_bus_mode(host);
1612

1613
	pm_runtime_put_autosuspend(host->dev);
1614 1615 1616 1617
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1618
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1619

D
Denis Karpov 已提交
1620
	if (!mmc_slot(host).card_detect)
1621
		return -ENOSYS;
1622
	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1623 1624 1625 1626
}

static int omap_hsmmc_get_ro(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1627
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1628

D
Denis Karpov 已提交
1629
	if (!mmc_slot(host).get_ro)
1630
		return -ENOSYS;
D
Denis Karpov 已提交
1631
	return mmc_slot(host).get_ro(host->dev, 0);
1632 1633
}

1634 1635 1636 1637 1638 1639 1640 1641
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mmc_slot(host).init_card)
		mmc_slot(host).init_card(card);
}

D
Denis Karpov 已提交
1642
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1643 1644 1645 1646
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1647
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1662
	set_sd_bus_power(host);
1663 1664
}

D
Denis Karpov 已提交
1665
static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1666
{
D
Denis Karpov 已提交
1667
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1668

1669 1670
	pm_runtime_get_sync(host->dev);

1671 1672 1673
	return 0;
}

1674
static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1675
{
D
Denis Karpov 已提交
1676
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1677

1678 1679 1680
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);

1681 1682 1683
	return 0;
}

D
Denis Karpov 已提交
1684 1685 1686
static const struct mmc_host_ops omap_hsmmc_ops = {
	.enable = omap_hsmmc_enable_fclk,
	.disable = omap_hsmmc_disable_fclk,
1687 1688
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1689 1690
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1691 1692
	.get_cd = omap_hsmmc_get_cd,
	.get_ro = omap_hsmmc_get_ro,
1693
	.init_card = omap_hsmmc_init_card,
1694 1695 1696
	/* NYET -- enable_sdio_irq */
};

1697 1698
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1699
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1700 1701
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1702
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1703

1704 1705
	seq_printf(s, "mmc%d:\n ctx_loss:\t%d\n\nregs:\n",
			mmc->index, host->context_loss);
1706

1707
	pm_runtime_get_sync(host->dev);
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720

	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1721

1722 1723
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1724

1725 1726 1727
	return 0;
}

D
Denis Karpov 已提交
1728
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1729
{
D
Denis Karpov 已提交
1730
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1731 1732 1733
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1734
	.open           = omap_hsmmc_regs_open,
1735 1736 1737 1738 1739
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1740
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1741 1742 1743 1744 1745 1746 1747 1748
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1749
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1750 1751 1752 1753 1754
{
}

#endif

1755
#ifdef CONFIG_OF
1756 1757 1758 1759 1760 1761 1762 1763
static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
	/* See 35xx errata 2.1.1.128 in SPRZ278F */
	.controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
};

static const struct omap_mmc_of_data omap4_mmc_of_data = {
	.reg_offset = 0x100,
};
1764 1765 1766 1767 1768

static const struct of_device_id omap_mmc_of_match[] = {
	{
		.compatible = "ti,omap2-hsmmc",
	},
1769 1770 1771 1772
	{
		.compatible = "ti,omap3-pre-es3-hsmmc",
		.data = &omap3_pre_es3_mmc_of_data,
	},
1773 1774 1775 1776 1777
	{
		.compatible = "ti,omap3-hsmmc",
	},
	{
		.compatible = "ti,omap4-hsmmc",
1778
		.data = &omap4_mmc_of_data,
1779 1780
	},
	{},
1781
};
1782 1783 1784 1785 1786 1787
MODULE_DEVICE_TABLE(of, omap_mmc_of_match);

static struct omap_mmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
{
	struct omap_mmc_platform_data *pdata;
	struct device_node *np = dev->of_node;
1788
	u32 bus_width, max_freq;
1789 1790 1791 1792 1793 1794
	int cd_gpio, wp_gpio;

	cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
	wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (cd_gpio == -EPROBE_DEFER || wp_gpio == -EPROBE_DEFER)
		return ERR_PTR(-EPROBE_DEFER);
1795 1796 1797

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
1798
		return ERR_PTR(-ENOMEM); /* out of memory */
1799 1800 1801 1802 1803 1804

	if (of_find_property(np, "ti,dual-volt", NULL))
		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;

	/* This driver only supports 1 slot */
	pdata->nr_slots = 1;
1805 1806
	pdata->slots[0].switch_pin = cd_gpio;
	pdata->slots[0].gpio_wp = wp_gpio;
1807 1808 1809 1810 1811

	if (of_find_property(np, "ti,non-removable", NULL)) {
		pdata->slots[0].nonremovable = true;
		pdata->slots[0].no_regulator_off_init = true;
	}
A
Arnd Bergmann 已提交
1812
	of_property_read_u32(np, "bus-width", &bus_width);
1813 1814 1815 1816 1817 1818 1819 1820
	if (bus_width == 4)
		pdata->slots[0].caps |= MMC_CAP_4_BIT_DATA;
	else if (bus_width == 8)
		pdata->slots[0].caps |= MMC_CAP_8_BIT_DATA;

	if (of_find_property(np, "ti,needs-special-reset", NULL))
		pdata->slots[0].features |= HSMMC_HAS_UPDATED_RESET;

1821 1822 1823
	if (!of_property_read_u32(np, "max-frequency", &max_freq))
		pdata->max_freq = max_freq;

1824 1825 1826
	if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
		pdata->slots[0].features |= HSMMC_HAS_HSPE_SUPPORT;

1827 1828 1829 1830 1831 1832
	if (of_find_property(np, "keep-power-in-suspend", NULL))
		pdata->slots[0].pm_caps |= MMC_PM_KEEP_POWER;

	if (of_find_property(np, "enable-sdio-wakeup", NULL))
		pdata->slots[0].pm_caps |= MMC_PM_WAKE_SDIO_IRQ;

1833 1834 1835 1836 1837 1838
	return pdata;
}
#else
static inline struct omap_mmc_platform_data
			*of_get_hsmmc_pdata(struct device *dev)
{
1839
	return ERR_PTR(-EINVAL);
1840 1841 1842
}
#endif

B
Bill Pemberton 已提交
1843
static int omap_hsmmc_probe(struct platform_device *pdev)
1844 1845 1846
{
	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
	struct mmc_host *mmc;
D
Denis Karpov 已提交
1847
	struct omap_hsmmc_host *host = NULL;
1848
	struct resource *res;
1849
	int ret, irq;
1850
	const struct of_device_id *match;
1851 1852
	dma_cap_mask_t mask;
	unsigned tx_req, rx_req;
1853
	struct pinctrl *pinctrl;
1854
	const struct omap_mmc_of_data *data;
1855
	void __iomem *base;
1856 1857 1858 1859

	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
	if (match) {
		pdata = of_get_hsmmc_pdata(&pdev->dev);
1860 1861 1862 1863

		if (IS_ERR(pdata))
			return PTR_ERR(pdata);

1864
		if (match->data) {
1865 1866 1867
			data = match->data;
			pdata->reg_offset = data->reg_offset;
			pdata->controller_flags |= data->controller_flags;
1868 1869
		}
	}
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	if (pdata->nr_slots == 0) {
		dev_err(&pdev->dev, "No Slots\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

1886 1887 1888
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
1889

1890 1891 1892 1893
	ret = omap_hsmmc_gpio_init(pdata);
	if (ret)
		goto err;

D
Denis Karpov 已提交
1894
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
1895 1896
	if (!mmc) {
		ret = -ENOMEM;
1897
		goto err_alloc;
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
	}

	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dma_ch	= -1;
	host->irq	= irq;
	host->slot_id	= 0;
1908
	host->mapbase	= res->start + pdata->reg_offset;
1909
	host->base	= base + pdata->reg_offset;
1910
	host->power_mode = MMC_POWER_OFF;
1911
	host->next_data.cookie = 1;
1912
	host->pbias_enabled = 0;
1913 1914 1915

	platform_set_drvdata(pdev, host);

1916
	mmc->ops	= &omap_hsmmc_ops;
1917

1918 1919 1920 1921 1922 1923
	mmc->f_min = OMAP_MMC_MIN_CLOCK;

	if (pdata->max_freq > 0)
		mmc->f_max = pdata->max_freq;
	else
		mmc->f_max = OMAP_MMC_MAX_CLOCK;
1924

1925
	spin_lock_init(&host->irq_lock);
1926

B
Balaji T K 已提交
1927
	host->fclk = devm_clk_get(&pdev->dev, "fck");
1928 1929 1930 1931 1932 1933
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

1934 1935 1936 1937
	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
		mmc->caps2 |= MMC_CAP2_NO_MULTI_READ;
	}
1938

1939 1940 1941 1942
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
1943

1944 1945
	omap_hsmmc_context_save(host);

B
Balaji T K 已提交
1946
	host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
1947 1948 1949 1950 1951
	/*
	 * MMC can still work without debounce clock.
	 */
	if (IS_ERR(host->dbclk)) {
		host->dbclk = NULL;
1952
	} else if (clk_prepare_enable(host->dbclk) != 0) {
1953 1954
		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
		host->dbclk = NULL;
1955
	}
1956

1957 1958
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
1959
	mmc->max_segs = 1024;
1960

1961 1962 1963 1964 1965
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

1966
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
A
Adrian Hunter 已提交
1967
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
1968

1969 1970
	mmc->caps |= mmc_slot(host).caps;
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
1971 1972
		mmc->caps |= MMC_CAP_4_BIT_DATA;

D
Denis Karpov 已提交
1973
	if (mmc_slot(host).nonremovable)
1974 1975
		mmc->caps |= MMC_CAP_NONREMOVABLE;

E
Eliad Peller 已提交
1976 1977
	mmc->pm_caps = mmc_slot(host).pm_caps;

D
Denis Karpov 已提交
1978
	omap_hsmmc_conf_bus_power(host);
1979

1980 1981 1982 1983 1984 1985 1986 1987
	if (!pdev->dev.of_node) {
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		tx_req = res->start;
1988

1989 1990 1991 1992 1993 1994 1995
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		rx_req = res->start;
G
Grazvydas Ignotas 已提交
1996
	}
1997

1998 1999 2000
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

2001 2002 2003 2004
	host->rx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &rx_req, &pdev->dev, "rx");

2005 2006
	if (!host->rx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", rx_req);
2007
		ret = -ENXIO;
2008 2009 2010
		goto err_irq;
	}

2011 2012 2013 2014
	host->tx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &tx_req, &pdev->dev, "tx");

2015 2016
	if (!host->tx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", tx_req);
2017
		ret = -ENXIO;
2018
		goto err_irq;
2019
	}
2020 2021

	/* Request IRQ for MMC operations */
2022
	ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
2023 2024
			mmc_hostname(mmc), host);
	if (ret) {
2025
		dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
2026 2027 2028 2029 2030
		goto err_irq;
	}

	if (pdata->init != NULL) {
		if (pdata->init(&pdev->dev) != 0) {
2031
			dev_err(mmc_dev(host->mmc),
D
Denis Karpov 已提交
2032
				"Unable to configure MMC IRQs\n");
2033
			goto err_irq;
2034 2035
		}
	}
2036

2037
	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
2038 2039 2040 2041 2042 2043
		ret = omap_hsmmc_reg_get(host);
		if (ret)
			goto err_reg;
		host->use_reg = 1;
	}

2044
	mmc->ocr_avail = mmc_slot(host).ocr_mask;
2045 2046

	/* Request IRQ for card detect */
2047
	if ((mmc_slot(host).card_detect_irq)) {
2048 2049 2050
		ret = devm_request_threaded_irq(&pdev->dev,
						mmc_slot(host).card_detect_irq,
						NULL, omap_hsmmc_detect,
2051
					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
2052
					   mmc_hostname(mmc), host);
2053
		if (ret) {
2054
			dev_err(mmc_dev(host->mmc),
2055 2056 2057
				"Unable to grab MMC CD IRQ\n");
			goto err_irq_cd;
		}
2058 2059
		pdata->suspend = omap_hsmmc_suspend_cdirq;
		pdata->resume = omap_hsmmc_resume_cdirq;
2060 2061
	}

2062
	omap_hsmmc_disable_irq(host);
2063

2064 2065 2066 2067 2068
	pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
	if (IS_ERR(pinctrl))
		dev_warn(&pdev->dev,
			"pins are not configured from the driver\n");

2069 2070
	omap_hsmmc_protect_card(host);

2071 2072
	mmc_add_host(mmc);

D
Denis Karpov 已提交
2073
	if (mmc_slot(host).name != NULL) {
2074 2075 2076 2077
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
D
Denis Karpov 已提交
2078
	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
2079 2080 2081
		ret = device_create_file(&mmc->class_dev,
					&dev_attr_cover_switch);
		if (ret < 0)
2082
			goto err_slot_name;
2083 2084
	}

D
Denis Karpov 已提交
2085
	omap_hsmmc_debugfs(mmc);
2086 2087
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2088

2089 2090 2091 2092
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
2093 2094 2095 2096 2097 2098
err_irq_cd:
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
err_reg:
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
2099
err_irq:
2100 2101 2102 2103
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);
2104
	pm_runtime_put_sync(host->dev);
2105
	pm_runtime_disable(host->dev);
B
Balaji T K 已提交
2106
	if (host->dbclk)
2107
		clk_disable_unprepare(host->dbclk);
2108
err1:
2109 2110 2111
	mmc_free_host(mmc);
err_alloc:
	omap_hsmmc_gpio_free(pdata);
2112 2113 2114 2115
err:
	return ret;
}

B
Bill Pemberton 已提交
2116
static int omap_hsmmc_remove(struct platform_device *pdev)
2117
{
D
Denis Karpov 已提交
2118
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2119

F
Felipe Balbi 已提交
2120 2121 2122 2123 2124 2125
	pm_runtime_get_sync(host->dev);
	mmc_remove_host(host->mmc);
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
2126

2127 2128 2129 2130 2131
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);

F
Felipe Balbi 已提交
2132 2133
	pm_runtime_put_sync(host->dev);
	pm_runtime_disable(host->dev);
B
Balaji T K 已提交
2134
	if (host->dbclk)
2135
		clk_disable_unprepare(host->dbclk);
2136

2137
	omap_hsmmc_gpio_free(host->pdata);
2138
	mmc_free_host(host->mmc);
F
Felipe Balbi 已提交
2139

2140 2141 2142 2143
	return 0;
}

#ifdef CONFIG_PM
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
static int omap_hsmmc_prepare(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (host->pdata->suspend)
		return host->pdata->suspend(dev, host->slot_id);

	return 0;
}

static void omap_hsmmc_complete(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (host->pdata->resume)
		host->pdata->resume(dev, host->slot_id);

}

2163
static int omap_hsmmc_suspend(struct device *dev)
2164
{
F
Felipe Balbi 已提交
2165
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2166

F
Felipe Balbi 已提交
2167
	if (!host)
2168 2169
		return 0;

F
Felipe Balbi 已提交
2170
	pm_runtime_get_sync(host->dev);
2171

F
Felipe Balbi 已提交
2172 2173 2174 2175
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
		omap_hsmmc_disable_irq(host);
		OMAP_HSMMC_WRITE(host->base, HCTL,
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2176
	}
F
Felipe Balbi 已提交
2177

2178
	if (host->dbclk)
2179
		clk_disable_unprepare(host->dbclk);
2180

2181
	pm_runtime_put_sync(host->dev);
2182
	return 0;
2183 2184 2185
}

/* Routine to resume the MMC device */
2186
static int omap_hsmmc_resume(struct device *dev)
2187
{
F
Felipe Balbi 已提交
2188 2189 2190 2191
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (!host)
		return 0;
2192

F
Felipe Balbi 已提交
2193
	pm_runtime_get_sync(host->dev);
2194

2195
	if (host->dbclk)
2196
		clk_prepare_enable(host->dbclk);
2197

F
Felipe Balbi 已提交
2198 2199
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
		omap_hsmmc_conf_bus_power(host);
2200

F
Felipe Balbi 已提交
2201
	omap_hsmmc_protect_card(host);
2202

F
Felipe Balbi 已提交
2203 2204
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2205
	return 0;
2206 2207 2208
}

#else
2209 2210
#define omap_hsmmc_prepare	NULL
#define omap_hsmmc_complete	NULL
D
Denis Karpov 已提交
2211
#define omap_hsmmc_suspend	NULL
2212
#define omap_hsmmc_resume	NULL
2213 2214
#endif

2215 2216 2217 2218 2219 2220
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
F
Felipe Balbi 已提交
2221
	dev_dbg(dev, "disabled\n");
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231

	return 0;
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
F
Felipe Balbi 已提交
2232
	dev_dbg(dev, "enabled\n");
2233 2234 2235 2236

	return 0;
}

2237
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
D
Denis Karpov 已提交
2238 2239
	.suspend	= omap_hsmmc_suspend,
	.resume		= omap_hsmmc_resume,
2240 2241
	.prepare	= omap_hsmmc_prepare,
	.complete	= omap_hsmmc_complete,
2242 2243
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2244 2245 2246
};

static struct platform_driver omap_hsmmc_driver = {
2247
	.probe		= omap_hsmmc_probe,
B
Bill Pemberton 已提交
2248
	.remove		= omap_hsmmc_remove,
2249 2250 2251
	.driver		= {
		.name = DRIVER_NAME,
		.owner = THIS_MODULE,
2252
		.pm = &omap_hsmmc_dev_pm_ops,
2253
		.of_match_table = of_match_ptr(omap_mmc_of_match),
2254 2255 2256
	},
};

2257
module_platform_driver(omap_hsmmc_driver);
2258 2259 2260 2261
MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");