omap_hsmmc.c 52.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20
#include <linux/kernel.h>
21
#include <linux/debugfs.h>
22
#include <linux/dmaengine.h>
23
#include <linux/seq_file.h>
24 25 26 27 28 29
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/timer.h>
#include <linux/clk.h>
30 31 32
#include <linux/of.h>
#include <linux/of_gpio.h>
#include <linux/of_device.h>
R
Russell King 已提交
33
#include <linux/omap-dma.h>
34
#include <linux/mmc/host.h>
35
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
36
#include <linux/mmc/mmc.h>
37
#include <linux/io.h>
38 39
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
40
#include <linux/pm_runtime.h>
41
#include <mach/hardware.h>
42 43 44
#include <plat/board.h>
#include <plat/mmc.h>
#include <plat/cpu.h>
45 46

/* OMAP HSMMC Host Controller Registers */
47
#define OMAP_HSMMC_SYSSTATUS	0x0014
48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
#define OMAP_HSMMC_CON		0x002C
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
68
#define SDVS33			(0x7 << 9)
69
#define SDVS_MASK		0x00000E00
70 71 72 73 74 75 76 77 78 79 80 81 82
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INT_EN_MASK		0x307F0033
83 84
#define BWR_ENABLE		(1 << 4)
#define BRR_ENABLE		(1 << 5)
A
Adrian Hunter 已提交
85
#define DTO_ENABLE		(1 << 20)
86 87 88 89 90 91 92
#define INIT_STREAM		(1 << 1)
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
#define DMA_EN			0x1
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
B
Balaji T K 已提交
93
#define DDR			(1 << 19)
94
#define DW8			(1 << 5)
95 96 97 98 99 100 101 102 103 104 105 106 107 108
#define CC			0x1
#define TC			0x02
#define OD			0x1
#define ERR			(1 << 15)
#define CMD_TIMEOUT		(1 << 16)
#define DATA_TIMEOUT		(1 << 20)
#define CMD_CRC			(1 << 17)
#define DATA_CRC		(1 << 21)
#define CARD_ERR		(1 << 28)
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
109 110
#define SOFTRESET		(1 << 1)
#define RESETDONE		(1 << 0)
111

112
#define MMC_AUTOSUSPEND_DELAY	100
113
#define MMC_TIMEOUT_MS		20
114 115
#define OMAP_MMC_MIN_CLOCK	400000
#define OMAP_MMC_MAX_CLOCK	52000000
116
#define DRIVER_NAME		"omap_hsmmc"
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133

/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
#define mmc_slot(host)		(host->pdata->slots[host->slot_id])

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

134 135 136 137 138
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
139
struct omap_hsmmc_host {
140 141 142 143 144 145 146
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
147 148 149 150 151 152 153 154 155
	/*
	 * vcc == configured supply
	 * vcc_aux == optional
	 *   -	MMC1, supply for DAT4..DAT7
	 *   -	MMC2/MMC2, external level shifter voltage supply, for
	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
	 */
	struct	regulator	*vcc;
	struct	regulator	*vcc_aux;
156 157
	void	__iomem		*base;
	resource_size_t		mapbase;
158
	spinlock_t		irq_lock; /* Prevent races with irq handler */
159
	unsigned int		dma_len;
160
	unsigned int		dma_sg_idx;
161
	unsigned char		bus_mode;
162
	unsigned char		power_mode;
163 164 165
	int			suspended;
	int			irq;
	int			use_dma, dma_ch;
166 167
	struct dma_chan		*tx_chan;
	struct dma_chan		*rx_chan;
168
	int			slot_id;
169
	int			response_busy;
170
	int			context_loss;
171 172
	int			protect_card;
	int			reqs_blocked;
173
	int			use_reg;
174
	int			req_in_progress;
175
	struct omap_hsmmc_next	next_data;
176

177 178 179
	struct	omap_mmc_platform_data	*pdata;
};

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
static int omap_hsmmc_card_detect(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

static int omap_hsmmc_get_wp(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes write protect signal is active-high */
	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
}

static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

#ifdef CONFIG_PM

static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	disable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
{
	struct omap_mmc_platform_data *mmc = dev->platform_data;

	enable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

#else

#define omap_hsmmc_suspend_cdirq	NULL
#define omap_hsmmc_resume_cdirq		NULL

#endif

229 230
#ifdef CONFIG_REGULATOR

231
static int omap_hsmmc_set_power(struct device *dev, int slot, int power_on,
232 233 234 235 236 237 238 239 240 241 242 243
				   int vdd)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret = 0;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;
244 245 246 247 248
	/*
	 * With DT, never turn OFF the regulator. This is because
	 * the pbias cell programming support is still missing when
	 * booting with Device tree
	 */
249
	if (dev->of_node && !vdd)
250
		return 0;
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268

	if (mmc_slot(host).before_set_reg)
		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);

	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
269
		ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
270 271 272 273
		/* Enable interface voltage rail, if needed */
		if (ret == 0 && host->vcc_aux) {
			ret = regulator_enable(host->vcc_aux);
			if (ret < 0)
274 275
				ret = mmc_regulator_set_ocr(host->mmc,
							host->vcc, 0);
276 277
		}
	} else {
278
		/* Shut down the rail */
279 280
		if (host->vcc_aux)
			ret = regulator_disable(host->vcc_aux);
281 282 283 284 285
		if (!ret) {
			/* Then proceed to shut down the local regulator */
			ret = mmc_regulator_set_ocr(host->mmc,
						host->vcc, 0);
		}
286 287 288 289 290 291 292 293 294 295 296
	}

	if (mmc_slot(host).after_set_reg)
		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);

	return ret;
}

static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	struct regulator *reg;
297
	int ocr_value = 0;
298 299 300 301

	reg = regulator_get(host->dev, "vmmc");
	if (IS_ERR(reg)) {
		dev_dbg(host->dev, "vmmc regulator missing\n");
302
		return PTR_ERR(reg);
303
	} else {
304
		mmc_slot(host).set_power = omap_hsmmc_set_power;
305
		host->vcc = reg;
306 307 308 309 310
		ocr_value = mmc_regulator_get_ocrmask(reg);
		if (!mmc_slot(host).ocr_mask) {
			mmc_slot(host).ocr_mask = ocr_value;
		} else {
			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
311
				dev_err(host->dev, "ocrmask %x is not supported\n",
312
					mmc_slot(host).ocr_mask);
313 314 315 316
				mmc_slot(host).ocr_mask = 0;
				return -EINVAL;
			}
		}
317 318 319 320 321

		/* Allow an aux regulator */
		reg = regulator_get(host->dev, "vmmc_aux");
		host->vcc_aux = IS_ERR(reg) ? NULL : reg;

322 323 324
		/* For eMMC do not power off when not in sleep state */
		if (mmc_slot(host).no_regulator_off_init)
			return 0;
325 326 327 328 329 330 331 332
		/*
		* UGLY HACK:  workaround regulator framework bugs.
		* When the bootloader leaves a supply active, it's
		* initialized with zero usecount ... and we can't
		* disable it without first enabling it.  Until the
		* framework is fixed, we need a workaround like this
		* (which is safe for MMC, but not in general).
		*/
333 334 335 336 337 338 339 340
		if (regulator_is_enabled(host->vcc) > 0 ||
		    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
			int vdd = ffs(mmc_slot(host).ocr_mask) - 1;

			mmc_slot(host).set_power(host->dev, host->slot_id,
						 1, vdd);
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 0, 0);
341 342 343 344 345 346 347 348 349 350 351 352 353
		}
	}

	return 0;
}

static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
	regulator_put(host->vcc);
	regulator_put(host->vcc_aux);
	mmc_slot(host).set_power = NULL;
}

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
static inline int omap_hsmmc_have_reg(void)
{
	return 1;
}

#else

static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	return -EINVAL;
}

static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
}

static inline int omap_hsmmc_have_reg(void)
{
	return 0;
}

#endif

static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
{
	int ret;

	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
		if (pdata->slots[0].cover)
			pdata->slots[0].get_cover_state =
					omap_hsmmc_get_cover_state;
		else
			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
		pdata->slots[0].card_detect_irq =
				gpio_to_irq(pdata->slots[0].switch_pin);
		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
		if (ret)
			return ret;
		ret = gpio_direction_input(pdata->slots[0].switch_pin);
		if (ret)
			goto err_free_sp;
	} else
		pdata->slots[0].switch_pin = -EINVAL;

	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
		if (ret)
			goto err_free_cd;
		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
		if (ret)
			goto err_free_wp;
	} else
		pdata->slots[0].gpio_wp = -EINVAL;

	return 0;

err_free_wp:
	gpio_free(pdata->slots[0].gpio_wp);
err_free_cd:
	if (gpio_is_valid(pdata->slots[0].switch_pin))
err_free_sp:
		gpio_free(pdata->slots[0].switch_pin);
	return ret;
}

static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
{
	if (gpio_is_valid(pdata->slots[0].gpio_wp))
		gpio_free(pdata->slots[0].gpio_wp);
	if (gpio_is_valid(pdata->slots[0].switch_pin))
		gpio_free(pdata->slots[0].switch_pin);
}

428 429 430 431 432 433 434 435 436
/*
 * Start clock to the card
 */
static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
}

437 438 439
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
440
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
441 442 443 444 445 446 447
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stoped\n");
}

A
Adrian Hunter 已提交
448 449
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
450 451 452 453 454 455 456 457
{
	unsigned int irq_mask;

	if (host->use_dma)
		irq_mask = INT_EN_MASK & ~(BRR_ENABLE | BWR_ENABLE);
	else
		irq_mask = INT_EN_MASK;

A
Adrian Hunter 已提交
458 459 460 461
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
		irq_mask &= ~DTO_ENABLE;

462 463 464 465 466 467 468 469 470 471 472 473
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
}

474
/* Calculate divisor for the given clock frequency */
475
static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
476 477 478 479
{
	u16 dsor = 0;

	if (ios->clock) {
480
		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
481 482 483 484 485 486 487
		if (dsor > 250)
			dsor = 250;
	}

	return dsor;
}

488 489 490 491 492 493
static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	unsigned long regval;
	unsigned long timeout;

494
	dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
495 496 497 498 499

	omap_hsmmc_stop_clock(host);

	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK | DTO_MASK);
500
	regval = regval | (calc_divisor(host, ios) << 6) | (DTO << 16);
501 502 503 504 505 506 507 508 509 510 511 512 513
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		cpu_relax();

	omap_hsmmc_start_clock(host);
}

514 515 516 517 518 519
static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
B
Balaji T K 已提交
520 521 522 523
	if (ios->timing == MMC_TIMING_UHS_DDR50)
		con |= DDR;	/* configure in DDR mode */
	else
		con &= ~DDR;
524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}
}

static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
}

553 554 555 556 557 558
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
559
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
560 561 562 563
{
	struct mmc_ios *ios = &host->mmc->ios;
	struct omap_mmc_platform_data *pdata = host->pdata;
	int context_loss = 0;
564
	u32 hctl, capa;
565 566 567 568 569 570 571 572 573 574 575 576 577
	unsigned long timeout;

	if (pdata->get_context_loss_count) {
		context_loss = pdata->get_context_loss_count(host->dev);
		if (context_loss < 0)
			return 1;
	}

	dev_dbg(mmc_dev(host->mmc), "context was %slost\n",
		context_loss == host->context_loss ? "not " : "");
	if (host->context_loss == context_loss)
		return 1;

578 579
	if (!OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE)
		return 1;
580

581
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

607
	omap_hsmmc_disable_irq(host);
608 609 610 611 612

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

613
	omap_hsmmc_set_bus_width(host);
614

615
	omap_hsmmc_set_clock(host);
616

617 618
	omap_hsmmc_set_bus_mode(host);

619 620 621 622 623 624 625 626 627 628
out:
	host->context_loss = context_loss;

	dev_dbg(mmc_dev(host->mmc), "context is restored\n");
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
629
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
630 631 632 633 634 635 636 637 638 639 640 641 642 643
{
	struct omap_mmc_platform_data *pdata = host->pdata;
	int context_loss;

	if (pdata->get_context_loss_count) {
		context_loss = pdata->get_context_loss_count(host->dev);
		if (context_loss < 0)
			return;
		host->context_loss = context_loss;
	}
}

#else

D
Denis Karpov 已提交
644
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
645 646 647 648
{
	return 0;
}

D
Denis Karpov 已提交
649
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
650 651 652 653 654
{
}

#endif

655 656 657 658
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
659
static void send_init_stream(struct omap_hsmmc_host *host)
660 661 662 663
{
	int reg = 0;
	unsigned long timeout;

664 665 666
	if (host->protect_card)
		return;

667
	disable_irq(host->irq);
668 669

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
670 671 672 673 674 675 676 677 678 679
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((reg != CC) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC;

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
680 681 682 683

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

684 685 686 687
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
688
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
689 690 691
{
	int r = 1;

D
Denis Karpov 已提交
692 693
	if (mmc_slot(host).get_cover_state)
		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
694 695 696 697
	return r;
}

static ssize_t
D
Denis Karpov 已提交
698
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
699 700 701
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
702
	struct omap_hsmmc_host *host = mmc_priv(mmc);
703

D
Denis Karpov 已提交
704 705
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
706 707
}

D
Denis Karpov 已提交
708
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
709 710

static ssize_t
D
Denis Karpov 已提交
711
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
712 713 714
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
715
	struct omap_hsmmc_host *host = mmc_priv(mmc);
716

D
Denis Karpov 已提交
717
	return sprintf(buf, "%s\n", mmc_slot(host).name);
718 719
}

D
Denis Karpov 已提交
720
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
721 722 723 724 725

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
726
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
727 728 729 730
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

731
	dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
732 733 734
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
735
	omap_hsmmc_enable_irq(host, cmd);
736

737
	host->response_busy = 0;
738 739 740
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
741 742 743 744
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
		cmdreg |= DMA_EN;

769
	host->req_in_progress = 1;
770

771 772 773 774
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

775
static int
D
Denis Karpov 已提交
776
omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
777 778 779 780 781 782 783
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

784 785 786 787 788 789
static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
	struct mmc_data *data)
{
	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
}

790 791 792
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;
793
	unsigned long flags;
794

795
	spin_lock_irqsave(&host->irq_lock, flags);
796 797
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
798
	spin_unlock_irqrestore(&host->irq_lock, flags);
799 800 801 802 803 804 805 806 807

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

808 809 810 811
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
812
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
813
{
814 815 816
	if (!data) {
		struct mmc_request *mrq = host->mrq;

817 818 819 820 821 822 823
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

824
		omap_hsmmc_request_done(host, mrq);
825 826 827
		return;
	}

828 829 830 831 832 833 834
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

835
	if (!data->stop) {
836
		omap_hsmmc_request_done(host, data->mrq);
837
		return;
838
	}
839
	omap_hsmmc_start_command(host, data->stop, NULL);
840 841 842 843 844 845
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
846
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
{
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
862 863
	if ((host->data == NULL && !host->response_busy) || cmd->error)
		omap_hsmmc_request_done(host, cmd->mrq);
864 865 866 867 868
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
869
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
870
{
871
	int dma_ch;
872
	unsigned long flags;
873

874
	host->data->error = errno;
875

876
	spin_lock_irqsave(&host->irq_lock, flags);
877 878
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
879
	spin_unlock_irqrestore(&host->irq_lock, flags);
880 881

	if (host->use_dma && dma_ch != -1) {
882 883 884 885 886
		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);

		dmaengine_terminate_all(chan);
		dma_unmap_sg(chan->device->dev,
			host->data->sg, host->data->sg_len,
D
Denis Karpov 已提交
887
			omap_hsmmc_get_dma_dir(host, host->data));
888

889
		host->data->host_cookie = 0;
890 891 892 893 894 895 896 897
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
898
static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
899 900
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
901
	static const char *omap_hsmmc_status_bits[] = {
902 903 904 905
		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
906 907 908 909 910 911 912 913
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
914
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
915
		if (status & (1 << i)) {
D
Denis Karpov 已提交
916
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
917 918 919
			buf += len;
		}

920
	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
921
}
922 923 924 925 926
#else
static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
					     u32 status)
{
}
927 928
#endif  /* CONFIG_MMC_DEBUG */

929 930 931 932 933 934 935
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
936 937
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
938 939 940 941 942 943 944 945
{
	unsigned long i = 0;
	unsigned long limit = (loops_per_jiffy *
				msecs_to_jiffies(MMC_TIMEOUT_MS));

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

946 947 948 949 950
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
951
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
952 953 954 955 956
					&& (i++ < limit))
			cpu_relax();
	}
	i = 0;

957 958 959 960 961 962 963 964 965
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
		cpu_relax();

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
966

967
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
968 969
{
	struct mmc_data *data;
970 971
	int end_cmd = 0, end_trans = 0;

972
	data = host->data;
973
	dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
974 975

	if (status & ERR) {
976
		omap_hsmmc_dbg_report_irq(host, status);
977 978 979 980
		if ((status & CMD_TIMEOUT) ||
			(status & CMD_CRC)) {
			if (host->cmd) {
				if (status & CMD_TIMEOUT) {
D
Denis Karpov 已提交
981 982
					omap_hsmmc_reset_controller_fsm(host,
									SRC);
983 984 985 986 987 988
					host->cmd->error = -ETIMEDOUT;
				} else {
					host->cmd->error = -EILSEQ;
				}
				end_cmd = 1;
			}
989 990
			if (host->data || host->response_busy) {
				if (host->data)
D
Denis Karpov 已提交
991 992
					omap_hsmmc_dma_cleanup(host,
								-ETIMEDOUT);
993
				host->response_busy = 0;
D
Denis Karpov 已提交
994
				omap_hsmmc_reset_controller_fsm(host, SRD);
995
			}
996 997 998
		}
		if ((status & DATA_TIMEOUT) ||
			(status & DATA_CRC)) {
999 1000 1001 1002 1003
			if (host->data || host->response_busy) {
				int err = (status & DATA_TIMEOUT) ?
						-ETIMEDOUT : -EILSEQ;

				if (host->data)
D
Denis Karpov 已提交
1004
					omap_hsmmc_dma_cleanup(host, err);
1005
				else
1006 1007
					host->mrq->cmd->error = err;
				host->response_busy = 0;
D
Denis Karpov 已提交
1008
				omap_hsmmc_reset_controller_fsm(host, SRD);
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
				end_trans = 1;
			}
		}
		if (status & CARD_ERR) {
			dev_dbg(mmc_dev(host->mmc),
				"Ignoring card err CMD%d\n", host->cmd->opcode);
			if (host->cmd)
				end_cmd = 1;
			if (host->data)
				end_trans = 1;
		}
	}

1022
	if (end_cmd || ((status & CC) && host->cmd))
D
Denis Karpov 已提交
1023
		omap_hsmmc_cmd_done(host, host->cmd);
1024
	if ((end_trans || (status & TC)) && host->mrq)
D
Denis Karpov 已提交
1025
		omap_hsmmc_xfer_done(host, data);
1026
}
1027

1028 1029 1030 1031 1032 1033 1034 1035 1036
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
1037
	while (status & INT_EN_MASK && host->req_in_progress) {
1038
		omap_hsmmc_do_irq(host, status);
1039

1040
		/* Flush posted write */
1041
		OMAP_HSMMC_WRITE(host->base, STAT, status);
1042
		status = OMAP_HSMMC_READ(host->base, STAT);
1043
	}
1044

1045 1046 1047
	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1048
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1061
/*
1062 1063 1064 1065 1066
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1067
 */
D
Denis Karpov 已提交
1068
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1069 1070 1071 1072 1073
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1074
	pm_runtime_put_sync(host->dev);
1075
	if (host->dbclk)
1076
		clk_disable_unprepare(host->dbclk);
1077 1078 1079 1080 1081

	/* Turn the power off */
	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1082 1083 1084
	if (!ret)
		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
					       vdd);
1085
	pm_runtime_get_sync(host->dev);
1086
	if (host->dbclk)
1087
		clk_prepare_enable(host->dbclk);
1088

1089 1090 1091 1092 1093 1094
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1095

1096 1097 1098
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1099
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1100
	 *
1101 1102 1103 1104 1105 1106 1107 1108 1109
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1110
	 */
1111
	if ((1 << vdd) <= MMC_VDD_23_24)
1112
		reg_val |= SDVS18;
1113 1114
	else
		reg_val |= SDVS30;
1115 1116

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1117
	set_sd_bus_power(host);
1118 1119 1120 1121 1122 1123 1124

	return 0;
err:
	dev_dbg(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
	return ret;
}

1125 1126 1127 1128 1129 1130 1131 1132 1133
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
	if (!mmc_slot(host).get_cover_state)
		return;

	host->reqs_blocked = 0;
	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
		if (host->protect_card) {
1134
			dev_info(host->dev, "%s: cover is closed, "
1135 1136 1137 1138 1139 1140
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
1141
			dev_info(host->dev, "%s: cover is open, "
1142 1143 1144 1145 1146 1147 1148
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1149
/*
1150
 * irq handler to notify the core about card insertion/removal
1151
 */
1152
static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1153
{
1154
	struct omap_hsmmc_host *host = dev_id;
1155
	struct omap_mmc_slot_data *slot = &mmc_slot(host);
1156 1157 1158
	int carddetect;

	if (host->suspended)
1159
		return IRQ_HANDLED;
1160 1161

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1162

D
Denis Karpov 已提交
1163
	if (slot->card_detect)
1164
		carddetect = slot->card_detect(host->dev, host->slot_id);
1165 1166
	else {
		omap_hsmmc_protect_card(host);
1167
		carddetect = -ENOSYS;
1168
	}
1169

1170
	if (carddetect)
1171
		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1172
	else
1173 1174 1175 1176
		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
	return IRQ_HANDLED;
}

1177
static void omap_hsmmc_dma_callback(void *param)
1178
{
1179 1180
	struct omap_hsmmc_host *host = param;
	struct dma_chan *chan;
1181
	struct mmc_data *data;
1182
	int req_in_progress;
1183

1184
	spin_lock_irq(&host->irq_lock);
1185
	if (host->dma_ch < 0) {
1186
		spin_unlock_irq(&host->irq_lock);
1187
		return;
1188
	}
1189

1190
	data = host->mrq->data;
1191
	chan = omap_hsmmc_get_dma_chan(host, data);
1192
	if (!data->host_cookie)
1193 1194
		dma_unmap_sg(chan->device->dev,
			     data->sg, data->sg_len,
1195
			     omap_hsmmc_get_dma_dir(host, data));
1196 1197

	req_in_progress = host->req_in_progress;
1198
	host->dma_ch = -1;
1199
	spin_unlock_irq(&host->irq_lock);
1200 1201 1202 1203 1204 1205 1206 1207

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
	}
1208 1209
}

1210 1211
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
1212
				       struct omap_hsmmc_next *next,
1213
				       struct dma_chan *chan)
1214 1215 1216 1217 1218
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
1219
		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
1220 1221 1222 1223 1224 1225 1226 1227
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
	if (next ||
	    (!next && data->host_cookie != host->next_data.cookie)) {
1228
		dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
				     omap_hsmmc_get_dma_dir(host, data));

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1249 1250 1251
/*
 * Routine to configure and start DMA for the MMC card
 */
D
Denis Karpov 已提交
1252 1253
static int omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host,
					struct mmc_request *req)
1254
{
1255 1256 1257
	struct dma_slave_config cfg;
	struct dma_async_tx_descriptor *tx;
	int ret = 0, i;
1258
	struct mmc_data *data = req->data;
1259
	struct dma_chan *chan;
1260

1261
	/* Sanity check: all the SG entries must be aligned by block size. */
1262
	for (i = 0; i < data->sg_len; i++) {
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1275
	BUG_ON(host->dma_ch != -1);
1276

1277 1278
	chan = omap_hsmmc_get_dma_chan(host, data);

1279 1280 1281 1282 1283 1284
	cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_maxburst = data->blksz / 4;
	cfg.dst_maxburst = data->blksz / 4;
1285

1286 1287
	ret = dmaengine_slave_config(chan, &cfg);
	if (ret)
1288
		return ret;
1289

1290
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1291 1292
	if (ret)
		return ret;
1293

1294 1295 1296 1297 1298 1299 1300 1301
	tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
		data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx) {
		dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
		/* FIXME: cleanup */
		return -1;
	}
1302

1303 1304
	tx->callback = omap_hsmmc_dma_callback;
	tx->callback_param = host;
1305

1306 1307
	/* Does not fail */
	dmaengine_submit(tx);
1308

1309
	host->dma_ch = 1;
1310

1311
	dma_async_issue_pending(chan);
1312 1313 1314 1315

	return 0;
}

D
Denis Karpov 已提交
1316
static void set_data_timeout(struct omap_hsmmc_host *host,
1317 1318
			     unsigned int timeout_ns,
			     unsigned int timeout_clks)
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
{
	unsigned int timeout, cycle_ns;
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

	cycle_ns = 1000000000 / (clk_get_rate(host->fclk) / clkd);
1329 1330
	timeout = timeout_ns / cycle_ns;
	timeout += timeout_clks;
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1357
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1358 1359 1360 1361 1362 1363
{
	int ret;
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1364 1365 1366 1367 1368 1369
		/*
		 * Set an arbitrary 100ms data timeout for commands with
		 * busy signal.
		 */
		if (req->cmd->flags & MMC_RSP_BUSY)
			set_data_timeout(host, 100000000U, 0);
1370 1371 1372 1373 1374
		return 0;
	}

	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
					| (req->data->blocks << 16));
1375
	set_data_timeout(host, req->data->timeout_ns, req->data->timeout_clks);
1376 1377

	if (host->use_dma) {
D
Denis Karpov 已提交
1378
		ret = omap_hsmmc_start_dma_transfer(host, req);
1379 1380 1381 1382 1383 1384 1385 1386
		if (ret != 0) {
			dev_dbg(mmc_dev(host->mmc), "MMC start dma failure\n");
			return ret;
		}
	}
	return 0;
}

1387 1388 1389 1390 1391 1392
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

1393
	if (host->use_dma && data->host_cookie) {
1394 1395
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);

1396 1397
		dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
		data->host_cookie = 0;
	}
}

static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

1412 1413 1414
	if (host->use_dma) {
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);

1415
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
1416
						&host->next_data, c))
1417
			mrq->data->host_cookie = 0;
1418
	}
1419 1420
}

1421 1422 1423
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1424
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1425
{
D
Denis Karpov 已提交
1426
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1427
	int err;
1428

1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1450 1451
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
D
Denis Karpov 已提交
1452
	err = omap_hsmmc_prepare_data(host, req);
1453 1454 1455 1456 1457 1458 1459 1460 1461
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
		return;
	}

D
Denis Karpov 已提交
1462
	omap_hsmmc_start_command(host, req->cmd, req->data);
1463 1464 1465
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1466
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1467
{
D
Denis Karpov 已提交
1468
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1469
	int do_send_init_stream = 0;
1470

1471
	pm_runtime_get_sync(host->dev);
1472

1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 0, 0);
			break;
		case MMC_POWER_UP:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 1, ios->vdd);
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1488 1489
	}

1490 1491
	/* FIXME: set registers based only on changes to ios */

1492
	omap_hsmmc_set_bus_width(host);
1493

1494
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1495 1496 1497
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1498
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
1499 1500 1501 1502 1503 1504
			(ios->vdd == DUAL_VOLT_OCR_BIT) &&
			/*
			 * With pbias cell programming missing, this
			 * can't be allowed when booting with device
			 * tree.
			 */
1505
			!host->dev->of_node) {
1506 1507 1508 1509 1510 1511
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1512 1513
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1514 1515 1516 1517
						"Switch operation failed\n");
		}
	}

1518
	omap_hsmmc_set_clock(host);
1519

1520
	if (do_send_init_stream)
1521 1522
		send_init_stream(host);

1523
	omap_hsmmc_set_bus_mode(host);
1524

1525
	pm_runtime_put_autosuspend(host->dev);
1526 1527 1528 1529
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1530
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1531

D
Denis Karpov 已提交
1532
	if (!mmc_slot(host).card_detect)
1533
		return -ENOSYS;
1534
	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1535 1536 1537 1538
}

static int omap_hsmmc_get_ro(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1539
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1540

D
Denis Karpov 已提交
1541
	if (!mmc_slot(host).get_ro)
1542
		return -ENOSYS;
D
Denis Karpov 已提交
1543
	return mmc_slot(host).get_ro(host->dev, 0);
1544 1545
}

1546 1547 1548 1549 1550 1551 1552 1553
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mmc_slot(host).init_card)
		mmc_slot(host).init_card(card);
}

D
Denis Karpov 已提交
1554
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1555 1556 1557 1558
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1559
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1574
	set_sd_bus_power(host);
1575 1576
}

D
Denis Karpov 已提交
1577
static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1578
{
D
Denis Karpov 已提交
1579
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1580

1581 1582
	pm_runtime_get_sync(host->dev);

1583 1584 1585
	return 0;
}

1586
static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1587
{
D
Denis Karpov 已提交
1588
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1589

1590 1591 1592
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);

1593 1594 1595
	return 0;
}

D
Denis Karpov 已提交
1596 1597 1598
static const struct mmc_host_ops omap_hsmmc_ops = {
	.enable = omap_hsmmc_enable_fclk,
	.disable = omap_hsmmc_disable_fclk,
1599 1600
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1601 1602
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1603 1604
	.get_cd = omap_hsmmc_get_cd,
	.get_ro = omap_hsmmc_get_ro,
1605
	.init_card = omap_hsmmc_init_card,
1606 1607 1608
	/* NYET -- enable_sdio_irq */
};

1609 1610
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1611
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1612 1613
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1614
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1615 1616
	int context_loss = 0;

D
Denis Karpov 已提交
1617 1618
	if (host->pdata->get_context_loss_count)
		context_loss = host->pdata->get_context_loss_count(host->dev);
1619

1620 1621
	seq_printf(s, "mmc%d:\n ctx_loss:\t%d:%d\n\nregs:\n",
			mmc->index, host->context_loss, context_loss);
1622

1623
	if (host->suspended) {
1624 1625 1626 1627
		seq_printf(s, "host suspended, can't read registers\n");
		return 0;
	}

1628
	pm_runtime_get_sync(host->dev);
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641

	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1642

1643 1644
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1645

1646 1647 1648
	return 0;
}

D
Denis Karpov 已提交
1649
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1650
{
D
Denis Karpov 已提交
1651
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1652 1653 1654
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1655
	.open           = omap_hsmmc_regs_open,
1656 1657 1658 1659 1660
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1661
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1662 1663 1664 1665 1666 1667 1668 1669
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1670
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1671 1672 1673 1674 1675
{
}

#endif

1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
#ifdef CONFIG_OF
static u16 omap4_reg_offset = 0x100;

static const struct of_device_id omap_mmc_of_match[] = {
	{
		.compatible = "ti,omap2-hsmmc",
	},
	{
		.compatible = "ti,omap3-hsmmc",
	},
	{
		.compatible = "ti,omap4-hsmmc",
		.data = &omap4_reg_offset,
	},
	{},
1691
};
1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
MODULE_DEVICE_TABLE(of, omap_mmc_of_match);

static struct omap_mmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
{
	struct omap_mmc_platform_data *pdata;
	struct device_node *np = dev->of_node;
	u32 bus_width;

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return NULL; /* out of memory */

	if (of_find_property(np, "ti,dual-volt", NULL))
		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;

	/* This driver only supports 1 slot */
	pdata->nr_slots = 1;
	pdata->slots[0].switch_pin = of_get_named_gpio(np, "cd-gpios", 0);
	pdata->slots[0].gpio_wp = of_get_named_gpio(np, "wp-gpios", 0);

	if (of_find_property(np, "ti,non-removable", NULL)) {
		pdata->slots[0].nonremovable = true;
		pdata->slots[0].no_regulator_off_init = true;
	}
A
Arnd Bergmann 已提交
1716
	of_property_read_u32(np, "bus-width", &bus_width);
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
	if (bus_width == 4)
		pdata->slots[0].caps |= MMC_CAP_4_BIT_DATA;
	else if (bus_width == 8)
		pdata->slots[0].caps |= MMC_CAP_8_BIT_DATA;

	if (of_find_property(np, "ti,needs-special-reset", NULL))
		pdata->slots[0].features |= HSMMC_HAS_UPDATED_RESET;

	return pdata;
}
#else
static inline struct omap_mmc_platform_data
			*of_get_hsmmc_pdata(struct device *dev)
{
	return NULL;
}
#endif

1735
static int __devinit omap_hsmmc_probe(struct platform_device *pdev)
1736 1737 1738
{
	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
	struct mmc_host *mmc;
D
Denis Karpov 已提交
1739
	struct omap_hsmmc_host *host = NULL;
1740
	struct resource *res;
1741
	int ret, irq;
1742
	const struct of_device_id *match;
1743 1744
	dma_cap_mask_t mask;
	unsigned tx_req, rx_req;
1745 1746 1747 1748 1749 1750 1751 1752 1753

	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
	if (match) {
		pdata = of_get_hsmmc_pdata(&pdev->dev);
		if (match->data) {
			u16 *offsetp = match->data;
			pdata->reg_offset = *offsetp;
		}
	}
1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	if (pdata->nr_slots == 0) {
		dev_err(&pdev->dev, "No Slots\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

1770
	res = request_mem_region(res->start, resource_size(res), pdev->name);
1771 1772 1773
	if (res == NULL)
		return -EBUSY;

1774 1775 1776 1777
	ret = omap_hsmmc_gpio_init(pdata);
	if (ret)
		goto err;

D
Denis Karpov 已提交
1778
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
1779 1780
	if (!mmc) {
		ret = -ENOMEM;
1781
		goto err_alloc;
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
	}

	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dma_ch	= -1;
	host->irq	= irq;
	host->slot_id	= 0;
1792
	host->mapbase	= res->start + pdata->reg_offset;
1793
	host->base	= ioremap(host->mapbase, SZ_4K);
1794
	host->power_mode = MMC_POWER_OFF;
1795
	host->next_data.cookie = 1;
1796 1797 1798

	platform_set_drvdata(pdev, host);

1799
	mmc->ops	= &omap_hsmmc_ops;
1800

1801 1802 1803 1804 1805 1806 1807
	/*
	 * If regulator_disable can only put vcc_aux to sleep then there is
	 * no off state.
	 */
	if (mmc_slot(host).vcc_aux_disable_is_sleep)
		mmc_slot(host).no_off = 1;

1808 1809 1810 1811 1812 1813
	mmc->f_min = OMAP_MMC_MIN_CLOCK;

	if (pdata->max_freq > 0)
		mmc->f_max = pdata->max_freq;
	else
		mmc->f_max = OMAP_MMC_MAX_CLOCK;
1814

1815
	spin_lock_init(&host->irq_lock);
1816

1817
	host->fclk = clk_get(&pdev->dev, "fck");
1818 1819 1820 1821 1822 1823
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

1824 1825 1826 1827
	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
		mmc->caps2 |= MMC_CAP2_NO_MULTI_READ;
	}
1828

1829 1830 1831 1832
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
1833

1834 1835
	omap_hsmmc_context_save(host);

1836 1837 1838 1839 1840 1841 1842
	host->dbclk = clk_get(&pdev->dev, "mmchsdb_fck");
	/*
	 * MMC can still work without debounce clock.
	 */
	if (IS_ERR(host->dbclk)) {
		dev_warn(mmc_dev(host->mmc), "Failed to get debounce clk\n");
		host->dbclk = NULL;
1843
	} else if (clk_prepare_enable(host->dbclk) != 0) {
1844 1845 1846
		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
		clk_put(host->dbclk);
		host->dbclk = NULL;
1847
	}
1848

1849 1850
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
1851
	mmc->max_segs = 1024;
1852

1853 1854 1855 1856 1857
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

1858
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
A
Adrian Hunter 已提交
1859
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
1860

1861 1862
	mmc->caps |= mmc_slot(host).caps;
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
1863 1864
		mmc->caps |= MMC_CAP_4_BIT_DATA;

D
Denis Karpov 已提交
1865
	if (mmc_slot(host).nonremovable)
1866 1867
		mmc->caps |= MMC_CAP_NONREMOVABLE;

E
Eliad Peller 已提交
1868 1869
	mmc->pm_caps = mmc_slot(host).pm_caps;

D
Denis Karpov 已提交
1870
	omap_hsmmc_conf_bus_power(host);
1871

1872 1873 1874
	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
	if (!res) {
		dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
1875
		ret = -ENXIO;
1876 1877
		goto err_irq;
	}
1878
	tx_req = res->start;
1879 1880 1881 1882

	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
	if (!res) {
		dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
1883
		ret = -ENXIO;
G
Grazvydas Ignotas 已提交
1884 1885
		goto err_irq;
	}
1886
	rx_req = res->start;
1887

1888 1889 1890 1891 1892 1893
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

	host->rx_chan = dma_request_channel(mask, omap_dma_filter_fn, &rx_req);
	if (!host->rx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", rx_req);
1894
		ret = -ENXIO;
1895 1896 1897 1898 1899 1900
		goto err_irq;
	}

	host->tx_chan = dma_request_channel(mask, omap_dma_filter_fn, &tx_req);
	if (!host->tx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", tx_req);
1901
		ret = -ENXIO;
1902
		goto err_irq;
1903
	}
1904 1905

	/* Request IRQ for MMC operations */
Y
Yong Zhang 已提交
1906
	ret = request_irq(host->irq, omap_hsmmc_irq, 0,
1907 1908 1909 1910 1911 1912 1913 1914
			mmc_hostname(mmc), host);
	if (ret) {
		dev_dbg(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
		goto err_irq;
	}

	if (pdata->init != NULL) {
		if (pdata->init(&pdev->dev) != 0) {
D
Denis Karpov 已提交
1915 1916
			dev_dbg(mmc_dev(host->mmc),
				"Unable to configure MMC IRQs\n");
1917 1918 1919
			goto err_irq_cd_init;
		}
	}
1920

1921
	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
1922 1923 1924 1925 1926 1927
		ret = omap_hsmmc_reg_get(host);
		if (ret)
			goto err_reg;
		host->use_reg = 1;
	}

1928
	mmc->ocr_avail = mmc_slot(host).ocr_mask;
1929 1930

	/* Request IRQ for card detect */
1931
	if ((mmc_slot(host).card_detect_irq)) {
1932 1933 1934
		ret = request_threaded_irq(mmc_slot(host).card_detect_irq,
					   NULL,
					   omap_hsmmc_detect,
1935
					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
1936
					   mmc_hostname(mmc), host);
1937 1938 1939 1940 1941
		if (ret) {
			dev_dbg(mmc_dev(host->mmc),
				"Unable to grab MMC CD IRQ\n");
			goto err_irq_cd;
		}
1942 1943
		pdata->suspend = omap_hsmmc_suspend_cdirq;
		pdata->resume = omap_hsmmc_resume_cdirq;
1944 1945
	}

1946
	omap_hsmmc_disable_irq(host);
1947

1948 1949
	omap_hsmmc_protect_card(host);

1950 1951
	mmc_add_host(mmc);

D
Denis Karpov 已提交
1952
	if (mmc_slot(host).name != NULL) {
1953 1954 1955 1956
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
D
Denis Karpov 已提交
1957
	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
1958 1959 1960
		ret = device_create_file(&mmc->class_dev,
					&dev_attr_cover_switch);
		if (ret < 0)
1961
			goto err_slot_name;
1962 1963
	}

D
Denis Karpov 已提交
1964
	omap_hsmmc_debugfs(mmc);
1965 1966
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1967

1968 1969 1970 1971 1972
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
	free_irq(mmc_slot(host).card_detect_irq, host);
1973 1974 1975 1976 1977 1978
err_irq_cd:
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
err_reg:
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
1979 1980 1981
err_irq_cd_init:
	free_irq(host->irq, host);
err_irq:
1982 1983 1984 1985
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);
1986
	pm_runtime_put_sync(host->dev);
1987
	pm_runtime_disable(host->dev);
1988
	clk_put(host->fclk);
1989
	if (host->dbclk) {
1990
		clk_disable_unprepare(host->dbclk);
1991 1992 1993 1994
		clk_put(host->dbclk);
	}
err1:
	iounmap(host->base);
1995 1996 1997 1998
	platform_set_drvdata(pdev, NULL);
	mmc_free_host(mmc);
err_alloc:
	omap_hsmmc_gpio_free(pdata);
1999
err:
2000 2001 2002
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res)
		release_mem_region(res->start, resource_size(res));
2003 2004 2005
	return ret;
}

2006
static int __devexit omap_hsmmc_remove(struct platform_device *pdev)
2007
{
D
Denis Karpov 已提交
2008
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2009 2010
	struct resource *res;

F
Felipe Balbi 已提交
2011 2012 2013 2014 2015 2016 2017 2018 2019
	pm_runtime_get_sync(host->dev);
	mmc_remove_host(host->mmc);
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
	free_irq(host->irq, host);
	if (mmc_slot(host).card_detect_irq)
		free_irq(mmc_slot(host).card_detect_irq, host);
2020

2021 2022 2023 2024 2025
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);

F
Felipe Balbi 已提交
2026 2027 2028
	pm_runtime_put_sync(host->dev);
	pm_runtime_disable(host->dev);
	clk_put(host->fclk);
2029
	if (host->dbclk) {
2030
		clk_disable_unprepare(host->dbclk);
F
Felipe Balbi 已提交
2031
		clk_put(host->dbclk);
2032 2033
	}

F
Felipe Balbi 已提交
2034 2035 2036 2037
	mmc_free_host(host->mmc);
	iounmap(host->base);
	omap_hsmmc_gpio_free(pdev->dev.platform_data);

2038 2039
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res)
2040
		release_mem_region(res->start, resource_size(res));
2041 2042 2043 2044 2045 2046
	platform_set_drvdata(pdev, NULL);

	return 0;
}

#ifdef CONFIG_PM
2047
static int omap_hsmmc_suspend(struct device *dev)
2048 2049
{
	int ret = 0;
F
Felipe Balbi 已提交
2050
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2051

F
Felipe Balbi 已提交
2052
	if (!host)
2053 2054
		return 0;

F
Felipe Balbi 已提交
2055 2056
	if (host && host->suspended)
		return 0;
2057

F
Felipe Balbi 已提交
2058 2059 2060 2061
	pm_runtime_get_sync(host->dev);
	host->suspended = 1;
	if (host->pdata->suspend) {
		ret = host->pdata->suspend(dev, host->slot_id);
2062
		if (ret) {
F
Felipe Balbi 已提交
2063 2064
			dev_dbg(dev, "Unable to handle MMC board"
					" level suspend\n");
2065
			host->suspended = 0;
F
Felipe Balbi 已提交
2066
			return ret;
2067
		}
F
Felipe Balbi 已提交
2068 2069
	}
	ret = mmc_suspend_host(host->mmc);
2070

F
Felipe Balbi 已提交
2071 2072 2073 2074 2075 2076
	if (ret) {
		host->suspended = 0;
		if (host->pdata->resume) {
			ret = host->pdata->resume(dev, host->slot_id);
			if (ret)
				dev_dbg(dev, "Unmask interrupt failed\n");
2077
		}
F
Felipe Balbi 已提交
2078 2079
		goto err;
	}
2080

F
Felipe Balbi 已提交
2081 2082 2083 2084
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
		omap_hsmmc_disable_irq(host);
		OMAP_HSMMC_WRITE(host->base, HCTL,
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2085
	}
F
Felipe Balbi 已提交
2086

2087
	if (host->dbclk)
2088
		clk_disable_unprepare(host->dbclk);
2089 2090
err:
	pm_runtime_put_sync(host->dev);
2091 2092 2093 2094
	return ret;
}

/* Routine to resume the MMC device */
2095
static int omap_hsmmc_resume(struct device *dev)
2096 2097
{
	int ret = 0;
F
Felipe Balbi 已提交
2098 2099 2100 2101
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (!host)
		return 0;
2102 2103 2104 2105

	if (host && !host->suspended)
		return 0;

F
Felipe Balbi 已提交
2106
	pm_runtime_get_sync(host->dev);
2107

2108
	if (host->dbclk)
2109
		clk_prepare_enable(host->dbclk);
2110

F
Felipe Balbi 已提交
2111 2112
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
		omap_hsmmc_conf_bus_power(host);
2113

F
Felipe Balbi 已提交
2114 2115 2116 2117 2118
	if (host->pdata->resume) {
		ret = host->pdata->resume(dev, host->slot_id);
		if (ret)
			dev_dbg(dev, "Unmask interrupt failed\n");
	}
2119

F
Felipe Balbi 已提交
2120
	omap_hsmmc_protect_card(host);
2121

F
Felipe Balbi 已提交
2122 2123 2124 2125
	/* Notify the core to resume the host */
	ret = mmc_resume_host(host->mmc);
	if (ret == 0)
		host->suspended = 0;
2126

F
Felipe Balbi 已提交
2127 2128
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2129 2130 2131 2132 2133 2134

	return ret;

}

#else
D
Denis Karpov 已提交
2135 2136
#define omap_hsmmc_suspend	NULL
#define omap_hsmmc_resume		NULL
2137 2138
#endif

2139 2140 2141 2142 2143 2144
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
F
Felipe Balbi 已提交
2145
	dev_dbg(dev, "disabled\n");
2146 2147 2148 2149 2150 2151 2152 2153 2154 2155

	return 0;
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
F
Felipe Balbi 已提交
2156
	dev_dbg(dev, "enabled\n");
2157 2158 2159 2160

	return 0;
}

2161
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
D
Denis Karpov 已提交
2162 2163
	.suspend	= omap_hsmmc_suspend,
	.resume		= omap_hsmmc_resume,
2164 2165
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2166 2167 2168
};

static struct platform_driver omap_hsmmc_driver = {
2169 2170
	.probe		= omap_hsmmc_probe,
	.remove		= __devexit_p(omap_hsmmc_remove),
2171 2172 2173
	.driver		= {
		.name = DRIVER_NAME,
		.owner = THIS_MODULE,
2174
		.pm = &omap_hsmmc_dev_pm_ops,
2175
		.of_match_table = of_match_ptr(omap_mmc_of_match),
2176 2177 2178
	},
};

2179
module_platform_driver(omap_hsmmc_driver);
2180 2181 2182 2183
MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");