omap_hsmmc.c 60.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20
#include <linux/kernel.h>
21
#include <linux/debugfs.h>
22
#include <linux/dmaengine.h>
23
#include <linux/seq_file.h>
24
#include <linux/sizes.h>
25 26 27 28 29 30
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/timer.h>
#include <linux/clk.h>
31
#include <linux/of.h>
32
#include <linux/of_irq.h>
33 34
#include <linux/of_gpio.h>
#include <linux/of_device.h>
35
#include <linux/omap-dmaengine.h>
36
#include <linux/mmc/host.h>
37
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
38
#include <linux/mmc/mmc.h>
39
#include <linux/io.h>
40
#include <linux/irq.h>
41 42
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
43
#include <linux/pinctrl/consumer.h>
44
#include <linux/pm_runtime.h>
45
#include <linux/platform_data/mmc-omap.h>
46 47

/* OMAP HSMMC Host Controller Registers */
48
#define OMAP_HSMMC_SYSSTATUS	0x0014
49
#define OMAP_HSMMC_CON		0x002C
50
#define OMAP_HSMMC_SDMASA	0x0100
51 52 53 54 55 56 57 58 59 60 61 62 63
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
64
#define OMAP_HSMMC_AC12		0x013C
65 66 67 68
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
69
#define HSS			(1 << 21)
70 71
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
72
#define SDVS33			(0x7 << 9)
73
#define SDVS_MASK		0x00000E00
74 75 76 77 78 79 80 81
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
82
#define CLKD_MAX		0x3FF		/* max clock divisor: 1023 */
83 84 85 86 87
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INIT_STREAM		(1 << 1)
88
#define ACEN_ACMD23		(2 << 2)
89 90
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
91
#define DMAE			0x1
92 93 94
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
95
#define HSPE			(1 << 2)
B
Balaji T K 已提交
96
#define DDR			(1 << 19)
97
#define DW8			(1 << 5)
98 99 100 101 102 103
#define OD			0x1
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
104
#define SOFTRESET		(1 << 1)
105

106 107 108 109 110
/* Interrupt masks for IE and ISE register */
#define CC_EN			(1 << 0)
#define TC_EN			(1 << 1)
#define BWR_EN			(1 << 4)
#define BRR_EN			(1 << 5)
111
#define CIRQ_EN			(1 << 8)
112 113 114 115 116 117 118 119
#define ERR_EN			(1 << 15)
#define CTO_EN			(1 << 16)
#define CCRC_EN			(1 << 17)
#define CEB_EN			(1 << 18)
#define CIE_EN			(1 << 19)
#define DTO_EN			(1 << 20)
#define DCRC_EN			(1 << 21)
#define DEB_EN			(1 << 22)
120
#define ACE_EN			(1 << 24)
121 122 123
#define CERR_EN			(1 << 28)
#define BADA_EN			(1 << 29)

124
#define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
125 126 127
		DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
		BRR_EN | BWR_EN | TC_EN | CC_EN)

128 129 130 131 132 133 134
#define CNI	(1 << 7)
#define ACIE	(1 << 4)
#define ACEB	(1 << 3)
#define ACCE	(1 << 2)
#define ACTO	(1 << 1)
#define ACNE	(1 << 0)

135
#define MMC_AUTOSUSPEND_DELAY	100
136 137
#define MMC_TIMEOUT_MS		20		/* 20 mSec */
#define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
138 139
#define OMAP_MMC_MIN_CLOCK	400000
#define OMAP_MMC_MAX_CLOCK	52000000
140
#define DRIVER_NAME		"omap_hsmmc"
141

142 143 144 145
#define VDD_1V8			1800000		/* 180000 uV */
#define VDD_3V0			3000000		/* 300000 uV */
#define VDD_165_195		(ffs(MMC_VDD_165_195) - 1)

146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
#define mmc_slot(host)		(host->pdata->slots[host->slot_id])

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

162 163 164 165 166
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
167
struct omap_hsmmc_host {
168 169 170 171 172 173 174
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
175 176 177 178 179 180 181 182 183
	/*
	 * vcc == configured supply
	 * vcc_aux == optional
	 *   -	MMC1, supply for DAT4..DAT7
	 *   -	MMC2/MMC2, external level shifter voltage supply, for
	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
	 */
	struct	regulator	*vcc;
	struct	regulator	*vcc_aux;
184 185
	struct	regulator	*pbias;
	bool			pbias_enabled;
186 187
	void	__iomem		*base;
	resource_size_t		mapbase;
188
	spinlock_t		irq_lock; /* Prevent races with irq handler */
189
	unsigned int		dma_len;
190
	unsigned int		dma_sg_idx;
191
	unsigned char		bus_mode;
192
	unsigned char		power_mode;
193
	int			suspended;
194 195 196 197
	u32			con;
	u32			hctl;
	u32			sysctl;
	u32			capa;
198
	int			irq;
199
	int			wake_irq;
200
	int			use_dma, dma_ch;
201 202
	struct dma_chan		*tx_chan;
	struct dma_chan		*rx_chan;
203
	int			slot_id;
204
	int			response_busy;
205
	int			context_loss;
206 207
	int			protect_card;
	int			reqs_blocked;
208
	int			use_reg;
209
	int			req_in_progress;
210
	unsigned long		clk_rate;
211
	unsigned int		flags;
212 213 214
#define AUTO_CMD23		(1 << 0)        /* Auto CMD23 support */
#define HSMMC_SDIO_IRQ_ENABLED	(1 << 1)        /* SDIO irq enabled */
#define HSMMC_WAKE_IRQ_ENABLED	(1 << 2)
215
	struct omap_hsmmc_next	next_data;
216 217 218
	struct	omap_mmc_platform_data	*pdata;
};

219 220 221 222 223
struct omap_mmc_of_data {
	u32 reg_offset;
	u8 controller_flags;
};

B
Balaji T K 已提交
224 225
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);

226 227
static int omap_hsmmc_card_detect(struct device *dev, int slot)
{
228 229
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
230 231 232 233 234 235 236

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

static int omap_hsmmc_get_wp(struct device *dev, int slot)
{
237 238
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
239 240 241 242 243 244 245

	/* NOTE: assumes write protect signal is active-high */
	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
}

static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
{
246 247
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
248 249 250 251 252 253 254 255 256

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

#ifdef CONFIG_PM

static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
{
257 258
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
259 260 261 262 263 264 265

	disable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
{
266 267
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
268 269 270 271 272 273 274 275 276 277 278 279

	enable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

#else

#define omap_hsmmc_suspend_cdirq	NULL
#define omap_hsmmc_resume_cdirq		NULL

#endif

280 281
#ifdef CONFIG_REGULATOR

282
static int omap_hsmmc_set_power(struct device *dev, int slot, int power_on,
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
				   int vdd)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret = 0;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;

	if (mmc_slot(host).before_set_reg)
		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);

299 300 301 302 303 304 305 306 307
	if (host->pbias) {
		if (host->pbias_enabled == 1) {
			ret = regulator_disable(host->pbias);
			if (!ret)
				host->pbias_enabled = 0;
		}
		regulator_set_voltage(host->pbias, VDD_3V0, VDD_3V0);
	}

308 309 310 311 312 313 314 315 316 317 318 319 320 321
	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
322 323
		if (host->vcc)
			ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
324 325 326
		/* Enable interface voltage rail, if needed */
		if (ret == 0 && host->vcc_aux) {
			ret = regulator_enable(host->vcc_aux);
327
			if (ret < 0 && host->vcc)
328 329
				ret = mmc_regulator_set_ocr(host->mmc,
							host->vcc, 0);
330 331
		}
	} else {
332
		/* Shut down the rail */
333 334
		if (host->vcc_aux)
			ret = regulator_disable(host->vcc_aux);
335
		if (host->vcc) {
336 337 338 339
			/* Then proceed to shut down the local regulator */
			ret = mmc_regulator_set_ocr(host->mmc,
						host->vcc, 0);
		}
340 341
	}

342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
	if (host->pbias) {
		if (vdd <= VDD_165_195)
			ret = regulator_set_voltage(host->pbias, VDD_1V8,
								VDD_1V8);
		else
			ret = regulator_set_voltage(host->pbias, VDD_3V0,
								VDD_3V0);
		if (ret < 0)
			goto error_set_power;

		if (host->pbias_enabled == 0) {
			ret = regulator_enable(host->pbias);
			if (!ret)
				host->pbias_enabled = 1;
		}
	}

359 360 361
	if (mmc_slot(host).after_set_reg)
		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);

362
error_set_power:
363 364 365 366 367 368
	return ret;
}

static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	struct regulator *reg;
369
	int ocr_value = 0;
370

371
	reg = devm_regulator_get(host->dev, "vmmc");
372
	if (IS_ERR(reg)) {
373 374
		dev_err(host->dev, "unable to get vmmc regulator %ld\n",
			PTR_ERR(reg));
375
		return PTR_ERR(reg);
376 377
	} else {
		host->vcc = reg;
378 379 380 381 382
		ocr_value = mmc_regulator_get_ocrmask(reg);
		if (!mmc_slot(host).ocr_mask) {
			mmc_slot(host).ocr_mask = ocr_value;
		} else {
			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
383
				dev_err(host->dev, "ocrmask %x is not supported\n",
384
					mmc_slot(host).ocr_mask);
385 386 387 388
				mmc_slot(host).ocr_mask = 0;
				return -EINVAL;
			}
		}
389 390
	}
	mmc_slot(host).set_power = omap_hsmmc_set_power;
391

392 393 394 395
	/* Allow an aux regulator */
	reg = devm_regulator_get_optional(host->dev, "vmmc_aux");
	host->vcc_aux = IS_ERR(reg) ? NULL : reg;

396 397 398
	reg = devm_regulator_get_optional(host->dev, "pbias");
	host->pbias = IS_ERR(reg) ? NULL : reg;

399 400 401 402 403 404 405 406 407 408 409 410 411
	/* For eMMC do not power off when not in sleep state */
	if (mmc_slot(host).no_regulator_off_init)
		return 0;
	/*
	 * To disable boot_on regulator, enable regulator
	 * to increase usecount and then disable it.
	 */
	if ((host->vcc && regulator_is_enabled(host->vcc) > 0) ||
	    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
		int vdd = ffs(mmc_slot(host).ocr_mask) - 1;

		mmc_slot(host).set_power(host->dev, host->slot_id, 1, vdd);
		mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);
412 413 414 415 416 417 418 419 420 421
	}

	return 0;
}

static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
	mmc_slot(host).set_power = NULL;
}

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
static inline int omap_hsmmc_have_reg(void)
{
	return 1;
}

#else

static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	return -EINVAL;
}

static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
}

static inline int omap_hsmmc_have_reg(void)
{
	return 0;
}

#endif

static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
{
	int ret;

	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
		if (pdata->slots[0].cover)
			pdata->slots[0].get_cover_state =
					omap_hsmmc_get_cover_state;
		else
			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
		pdata->slots[0].card_detect_irq =
				gpio_to_irq(pdata->slots[0].switch_pin);
		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
		if (ret)
			return ret;
		ret = gpio_direction_input(pdata->slots[0].switch_pin);
		if (ret)
			goto err_free_sp;
	} else
		pdata->slots[0].switch_pin = -EINVAL;

	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
		if (ret)
			goto err_free_cd;
		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
		if (ret)
			goto err_free_wp;
	} else
		pdata->slots[0].gpio_wp = -EINVAL;

	return 0;

err_free_wp:
	gpio_free(pdata->slots[0].gpio_wp);
err_free_cd:
	if (gpio_is_valid(pdata->slots[0].switch_pin))
err_free_sp:
		gpio_free(pdata->slots[0].switch_pin);
	return ret;
}

static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
{
	if (gpio_is_valid(pdata->slots[0].gpio_wp))
		gpio_free(pdata->slots[0].gpio_wp);
	if (gpio_is_valid(pdata->slots[0].switch_pin))
		gpio_free(pdata->slots[0].switch_pin);
}

496 497 498 499 500 501 502 503 504
/*
 * Start clock to the card
 */
static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
}

505 506 507
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
508
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
509 510 511 512
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
M
Masanari Iida 已提交
513
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
514 515
}

A
Adrian Hunter 已提交
516 517
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
518
{
519 520
	u32 irq_mask = INT_EN_MASK;
	unsigned long flags;
521 522

	if (host->use_dma)
523
		irq_mask &= ~(BRR_EN | BWR_EN);
524

A
Adrian Hunter 已提交
525 526
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
527
		irq_mask &= ~DTO_EN;
A
Adrian Hunter 已提交
528

529
	spin_lock_irqsave(&host->irq_lock, flags);
530 531
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
532 533 534 535

	/* latch pending CIRQ, but don't signal MMC core */
	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
		irq_mask |= CIRQ_EN;
536
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
537
	spin_unlock_irqrestore(&host->irq_lock, flags);
538 539 540 541
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
542 543 544 545 546 547 548 549 550
	u32 irq_mask = 0;
	unsigned long flags;

	spin_lock_irqsave(&host->irq_lock, flags);
	/* no transfer running but need to keep cirq if enabled */
	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
		irq_mask |= CIRQ_EN;
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
551
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
552
	spin_unlock_irqrestore(&host->irq_lock, flags);
553 554
}

555
/* Calculate divisor for the given clock frequency */
556
static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
557 558 559 560
{
	u16 dsor = 0;

	if (ios->clock) {
561
		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
562 563
		if (dsor > CLKD_MAX)
			dsor = CLKD_MAX;
564 565 566 567 568
	}

	return dsor;
}

569 570 571 572 573
static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	unsigned long regval;
	unsigned long timeout;
574
	unsigned long clkdiv;
575

576
	dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
577 578 579 580 581

	omap_hsmmc_stop_clock(host);

	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK | DTO_MASK);
582 583
	clkdiv = calc_divisor(host, ios);
	regval = regval | (clkdiv << 6) | (DTO << 16);
584 585 586 587 588 589 590 591 592 593
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		cpu_relax();

594 595 596 597 598 599 600 601 602 603
	/*
	 * Enable High-Speed Support
	 * Pre-Requisites
	 *	- Controller should support High-Speed-Enable Bit
	 *	- Controller should not be using DDR Mode
	 *	- Controller should advertise that it supports High Speed
	 *	  in capabilities register
	 *	- MMC/SD clock coming out of controller > 25MHz
	 */
	if ((mmc_slot(host).features & HSMMC_HAS_HSPE_SUPPORT) &&
604
	    (ios->timing != MMC_TIMING_MMC_DDR52) &&
605 606 607 608 609 610 611 612 613 614
	    ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
		regval = OMAP_HSMMC_READ(host->base, HCTL);
		if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
			regval |= HSPE;
		else
			regval &= ~HSPE;

		OMAP_HSMMC_WRITE(host->base, HCTL, regval);
	}

615 616 617
	omap_hsmmc_start_clock(host);
}

618 619 620 621 622 623
static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
624
	if (ios->timing == MMC_TIMING_MMC_DDR52)
B
Balaji T K 已提交
625 626 627
		con |= DDR;	/* configure in DDR mode */
	else
		con &= ~DDR;
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}
}

static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
}

657 658 659 660 661 662
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
663
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
664 665
{
	struct mmc_ios *ios = &host->mmc->ios;
666
	u32 hctl, capa;
667 668
	unsigned long timeout;

669 670 671 672 673 674 675 676
	if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
	    host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
	    host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
	    host->capa == OMAP_HSMMC_READ(host->base, CAPA))
		return 0;

	host->context_loss++;

677
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

703 704 705
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
706 707 708 709 710

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

711
	omap_hsmmc_set_bus_width(host);
712

713
	omap_hsmmc_set_clock(host);
714

715 716
	omap_hsmmc_set_bus_mode(host);

717
out:
718 719
	dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
		host->context_loss);
720 721 722 723 724 725
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
726
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
727
{
728 729 730 731
	host->con =  OMAP_HSMMC_READ(host->base, CON);
	host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
	host->sysctl =  OMAP_HSMMC_READ(host->base, SYSCTL);
	host->capa = OMAP_HSMMC_READ(host->base, CAPA);
732 733 734 735
}

#else

D
Denis Karpov 已提交
736
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
737 738 739 740
{
	return 0;
}

D
Denis Karpov 已提交
741
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
742 743 744 745 746
{
}

#endif

747 748 749 750
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
751
static void send_init_stream(struct omap_hsmmc_host *host)
752 753 754 755
{
	int reg = 0;
	unsigned long timeout;

756 757 758
	if (host->protect_card)
		return;

759
	disable_irq(host->irq);
760 761

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
762 763 764 765 766
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
767 768
	while ((reg != CC_EN) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
769 770 771

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
772 773 774 775

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

776 777 778 779
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
780
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
781 782 783
{
	int r = 1;

D
Denis Karpov 已提交
784 785
	if (mmc_slot(host).get_cover_state)
		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
786 787 788 789
	return r;
}

static ssize_t
D
Denis Karpov 已提交
790
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
791 792 793
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
794
	struct omap_hsmmc_host *host = mmc_priv(mmc);
795

D
Denis Karpov 已提交
796 797
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
798 799
}

D
Denis Karpov 已提交
800
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
801 802

static ssize_t
D
Denis Karpov 已提交
803
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
804 805 806
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
807
	struct omap_hsmmc_host *host = mmc_priv(mmc);
808

D
Denis Karpov 已提交
809
	return sprintf(buf, "%s\n", mmc_slot(host).name);
810 811
}

D
Denis Karpov 已提交
812
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
813 814 815 816 817

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
818
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
819 820 821 822
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

823
	dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
824 825 826
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
827
	omap_hsmmc_enable_irq(host, cmd);
828

829
	host->response_busy = 0;
830 831 832
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
833 834 835 836
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
837 838 839 840 841 842 843 844 845 846 847 848 849
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

850 851 852 853 854
	if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
	    host->mrq->sbc) {
		cmdreg |= ACEN_ACMD23;
		OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
	}
855 856 857 858 859 860 861 862 863
	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
864
		cmdreg |= DMAE;
865

866
	host->req_in_progress = 1;
867

868 869 870 871
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

872
static int
D
Denis Karpov 已提交
873
omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
874 875 876 877 878 879 880
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

881 882 883 884 885 886
static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
	struct mmc_data *data)
{
	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
}

887 888 889
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;
890
	unsigned long flags;
891

892
	spin_lock_irqsave(&host->irq_lock, flags);
893 894
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
895
	spin_unlock_irqrestore(&host->irq_lock, flags);
896 897 898 899 900 901 902 903 904

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

905 906 907 908
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
909
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
910
{
911 912 913
	if (!data) {
		struct mmc_request *mrq = host->mrq;

914 915 916 917 918 919 920
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

921
		omap_hsmmc_request_done(host, mrq);
922 923 924
		return;
	}

925 926 927 928 929 930 931
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

B
Balaji T K 已提交
932 933 934
	if (data->stop && (data->error || !host->mrq->sbc))
		omap_hsmmc_start_command(host, data->stop, NULL);
	else
935
		omap_hsmmc_request_done(host, data->mrq);
936 937 938 939 940 941
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
942
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
943
{
B
Balaji T K 已提交
944
	if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
945
	    !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
946
		host->cmd = NULL;
B
Balaji T K 已提交
947 948 949 950 951 952
		omap_hsmmc_start_dma_transfer(host);
		omap_hsmmc_start_command(host, host->mrq->cmd,
						host->mrq->data);
		return;
	}

953 954
	host->cmd = NULL;

955 956 957 958 959 960 961 962 963 964 965 966
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
967
	if ((host->data == NULL && !host->response_busy) || cmd->error)
968
		omap_hsmmc_request_done(host, host->mrq);
969 970 971 972 973
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
974
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
975
{
976
	int dma_ch;
977
	unsigned long flags;
978

979
	host->data->error = errno;
980

981
	spin_lock_irqsave(&host->irq_lock, flags);
982 983
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
984
	spin_unlock_irqrestore(&host->irq_lock, flags);
985 986

	if (host->use_dma && dma_ch != -1) {
987 988 989 990 991
		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);

		dmaengine_terminate_all(chan);
		dma_unmap_sg(chan->device->dev,
			host->data->sg, host->data->sg_len,
D
Denis Karpov 已提交
992
			omap_hsmmc_get_dma_dir(host, host->data));
993

994
		host->data->host_cookie = 0;
995 996 997 998 999 1000 1001 1002
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
1003
static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
1004 1005
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
1006
	static const char *omap_hsmmc_status_bits[] = {
1007 1008 1009 1010
		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
1011 1012 1013 1014 1015 1016 1017 1018
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
1019
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
1020
		if (status & (1 << i)) {
D
Denis Karpov 已提交
1021
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
1022 1023 1024
			buf += len;
		}

1025
	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
1026
}
1027 1028 1029 1030 1031
#else
static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
					     u32 status)
{
}
1032 1033
#endif  /* CONFIG_MMC_DEBUG */

1034 1035 1036 1037 1038 1039 1040
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
1041 1042
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
1043 1044
{
	unsigned long i = 0;
1045
	unsigned long limit = MMC_TIMEOUT_US;
1046 1047 1048 1049

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

1050 1051 1052 1053 1054
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
1055
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
1056
					&& (i++ < limit))
1057
			udelay(1);
1058 1059 1060
	}
	i = 0;

1061 1062
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
1063
		udelay(1);
1064 1065 1066 1067 1068 1069

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
1070

1071 1072
static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
					int err, int end_cmd)
1073
{
1074
	if (end_cmd) {
1075
		omap_hsmmc_reset_controller_fsm(host, SRC);
1076 1077 1078
		if (host->cmd)
			host->cmd->error = err;
	}
1079 1080 1081 1082

	if (host->data) {
		omap_hsmmc_reset_controller_fsm(host, SRD);
		omap_hsmmc_dma_cleanup(host, err);
1083 1084
	} else if (host->mrq && host->mrq->cmd)
		host->mrq->cmd->error = err;
1085 1086
}

1087
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1088 1089
{
	struct mmc_data *data;
1090
	int end_cmd = 0, end_trans = 0;
1091
	int error = 0;
1092

1093
	data = host->data;
1094
	dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
1095

1096
	if (status & ERR_EN) {
1097
		omap_hsmmc_dbg_report_irq(host, status);
1098

1099
		if (status & (CTO_EN | CCRC_EN))
1100
			end_cmd = 1;
1101
		if (status & (CTO_EN | DTO_EN))
1102
			hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
1103
		else if (status & (CCRC_EN | DCRC_EN))
1104
			hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1105

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
		if (status & ACE_EN) {
			u32 ac12;
			ac12 = OMAP_HSMMC_READ(host->base, AC12);
			if (!(ac12 & ACNE) && host->mrq->sbc) {
				end_cmd = 1;
				if (ac12 & ACTO)
					error =  -ETIMEDOUT;
				else if (ac12 & (ACCE | ACEB | ACIE))
					error = -EILSEQ;
				host->mrq->sbc->error = error;
				hsmmc_command_incomplete(host, error, end_cmd);
			}
			dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
		}
1120
		if (host->data || host->response_busy) {
1121
			end_trans = !end_cmd;
1122
			host->response_busy = 0;
1123 1124 1125
		}
	}

1126
	OMAP_HSMMC_WRITE(host->base, STAT, status);
1127
	if (end_cmd || ((status & CC_EN) && host->cmd))
D
Denis Karpov 已提交
1128
		omap_hsmmc_cmd_done(host, host->cmd);
1129
	if ((end_trans || (status & TC_EN)) && host->mrq)
D
Denis Karpov 已提交
1130
		omap_hsmmc_xfer_done(host, data);
1131
}
1132

1133 1134 1135 1136 1137 1138 1139 1140 1141
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
1142 1143 1144 1145 1146 1147
	while (status & (INT_EN_MASK | CIRQ_EN)) {
		if (host->req_in_progress)
			omap_hsmmc_do_irq(host, status);

		if (status & CIRQ_EN)
			mmc_signal_sdio_irq(host->mmc);
1148

1149 1150
		/* Flush posted write */
		status = OMAP_HSMMC_READ(host->base, STAT);
1151
	}
1152

1153 1154 1155
	return IRQ_HANDLED;
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
static irqreturn_t omap_hsmmc_wake_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;

	/* cirq is level triggered, disable to avoid infinite loop */
	spin_lock(&host->irq_lock);
	if (host->flags & HSMMC_WAKE_IRQ_ENABLED) {
		disable_irq_nosync(host->wake_irq);
		host->flags &= ~HSMMC_WAKE_IRQ_ENABLED;
	}
	spin_unlock(&host->irq_lock);
	pm_request_resume(host->dev); /* no use counter */

	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1172
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1185
/*
1186 1187 1188 1189 1190
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1191
 */
D
Denis Karpov 已提交
1192
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1193 1194 1195 1196 1197
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1198
	pm_runtime_put_sync(host->dev);
1199
	if (host->dbclk)
1200
		clk_disable_unprepare(host->dbclk);
1201 1202 1203 1204 1205

	/* Turn the power off */
	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1206 1207 1208
	if (!ret)
		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
					       vdd);
1209
	pm_runtime_get_sync(host->dev);
1210
	if (host->dbclk)
1211
		clk_prepare_enable(host->dbclk);
1212

1213 1214 1215 1216 1217 1218
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1219

1220 1221 1222
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1223
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1224
	 *
1225 1226 1227 1228 1229 1230 1231 1232 1233
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1234
	 */
1235
	if ((1 << vdd) <= MMC_VDD_23_24)
1236
		reg_val |= SDVS18;
1237 1238
	else
		reg_val |= SDVS30;
1239 1240

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1241
	set_sd_bus_power(host);
1242 1243 1244

	return 0;
err:
1245
	dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1246 1247 1248
	return ret;
}

1249 1250 1251 1252 1253 1254 1255 1256 1257
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
	if (!mmc_slot(host).get_cover_state)
		return;

	host->reqs_blocked = 0;
	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
		if (host->protect_card) {
1258
			dev_info(host->dev, "%s: cover is closed, "
1259 1260 1261 1262 1263 1264
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
1265
			dev_info(host->dev, "%s: cover is open, "
1266 1267 1268 1269 1270 1271 1272
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1273
/*
1274
 * irq handler to notify the core about card insertion/removal
1275
 */
1276
static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1277
{
1278
	struct omap_hsmmc_host *host = dev_id;
1279
	struct omap_mmc_slot_data *slot = &mmc_slot(host);
1280 1281 1282
	int carddetect;

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1283

D
Denis Karpov 已提交
1284
	if (slot->card_detect)
1285
		carddetect = slot->card_detect(host->dev, host->slot_id);
1286 1287
	else {
		omap_hsmmc_protect_card(host);
1288
		carddetect = -ENOSYS;
1289
	}
1290

1291
	if (carddetect)
1292
		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1293
	else
1294 1295 1296 1297
		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
	return IRQ_HANDLED;
}

1298
static void omap_hsmmc_dma_callback(void *param)
1299
{
1300 1301
	struct omap_hsmmc_host *host = param;
	struct dma_chan *chan;
1302
	struct mmc_data *data;
1303
	int req_in_progress;
1304

1305
	spin_lock_irq(&host->irq_lock);
1306
	if (host->dma_ch < 0) {
1307
		spin_unlock_irq(&host->irq_lock);
1308
		return;
1309
	}
1310

1311
	data = host->mrq->data;
1312
	chan = omap_hsmmc_get_dma_chan(host, data);
1313
	if (!data->host_cookie)
1314 1315
		dma_unmap_sg(chan->device->dev,
			     data->sg, data->sg_len,
1316
			     omap_hsmmc_get_dma_dir(host, data));
1317 1318

	req_in_progress = host->req_in_progress;
1319
	host->dma_ch = -1;
1320
	spin_unlock_irq(&host->irq_lock);
1321 1322 1323 1324 1325 1326 1327 1328

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
	}
1329 1330
}

1331 1332
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
1333
				       struct omap_hsmmc_next *next,
1334
				       struct dma_chan *chan)
1335 1336 1337 1338 1339
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
1340
		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
1341 1342 1343 1344 1345 1346
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
1347
	if (next || data->host_cookie != host->next_data.cookie) {
1348
		dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
				     omap_hsmmc_get_dma_dir(host, data));

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1369 1370 1371
/*
 * Routine to configure and start DMA for the MMC card
 */
B
Balaji T K 已提交
1372
static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
D
Denis Karpov 已提交
1373
					struct mmc_request *req)
1374
{
1375 1376 1377
	struct dma_slave_config cfg;
	struct dma_async_tx_descriptor *tx;
	int ret = 0, i;
1378
	struct mmc_data *data = req->data;
1379
	struct dma_chan *chan;
1380

1381
	/* Sanity check: all the SG entries must be aligned by block size. */
1382
	for (i = 0; i < data->sg_len; i++) {
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1395
	BUG_ON(host->dma_ch != -1);
1396

1397 1398
	chan = omap_hsmmc_get_dma_chan(host, data);

1399 1400 1401 1402 1403 1404
	cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_maxburst = data->blksz / 4;
	cfg.dst_maxburst = data->blksz / 4;
1405

1406 1407
	ret = dmaengine_slave_config(chan, &cfg);
	if (ret)
1408
		return ret;
1409

1410
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1411 1412
	if (ret)
		return ret;
1413

1414 1415 1416 1417 1418 1419 1420 1421
	tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
		data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx) {
		dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
		/* FIXME: cleanup */
		return -1;
	}
1422

1423 1424
	tx->callback = omap_hsmmc_dma_callback;
	tx->callback_param = host;
1425

1426 1427
	/* Does not fail */
	dmaengine_submit(tx);
1428

1429
	host->dma_ch = 1;
1430

1431 1432 1433
	return 0;
}

D
Denis Karpov 已提交
1434
static void set_data_timeout(struct omap_hsmmc_host *host,
1435 1436
			     unsigned int timeout_ns,
			     unsigned int timeout_clks)
1437 1438 1439 1440 1441 1442 1443 1444 1445
{
	unsigned int timeout, cycle_ns;
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

1446
	cycle_ns = 1000000000 / (host->clk_rate / clkd);
1447 1448
	timeout = timeout_ns / cycle_ns;
	timeout += timeout_clks;
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

B
Balaji T K 已提交
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
{
	struct mmc_request *req = host->mrq;
	struct dma_chan *chan;

	if (!req->data)
		return;
	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
				| (req->data->blocks << 16));
	set_data_timeout(host, req->data->timeout_ns,
				req->data->timeout_clks);
	chan = omap_hsmmc_get_dma_chan(host, req->data);
	dma_async_issue_pending(chan);
}

1486 1487 1488 1489
/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1490
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1491 1492 1493 1494 1495 1496
{
	int ret;
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1497 1498 1499 1500 1501 1502
		/*
		 * Set an arbitrary 100ms data timeout for commands with
		 * busy signal.
		 */
		if (req->cmd->flags & MMC_RSP_BUSY)
			set_data_timeout(host, 100000000U, 0);
1503 1504 1505 1506
		return 0;
	}

	if (host->use_dma) {
B
Balaji T K 已提交
1507
		ret = omap_hsmmc_setup_dma_transfer(host, req);
1508
		if (ret != 0) {
1509
			dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
1510 1511 1512 1513 1514 1515
			return ret;
		}
	}
	return 0;
}

1516 1517 1518 1519 1520 1521
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

1522
	if (host->use_dma && data->host_cookie) {
1523 1524
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);

1525 1526
		dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
		data->host_cookie = 0;
	}
}

static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

1541 1542 1543
	if (host->use_dma) {
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);

1544
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
1545
						&host->next_data, c))
1546
			mrq->data->host_cookie = 0;
1547
	}
1548 1549
}

1550 1551 1552
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1553
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1554
{
D
Denis Karpov 已提交
1555
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1556
	int err;
1557

1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1579 1580
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
1581
	host->clk_rate = clk_get_rate(host->fclk);
D
Denis Karpov 已提交
1582
	err = omap_hsmmc_prepare_data(host, req);
1583 1584 1585 1586 1587 1588 1589 1590
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
		return;
	}
1591
	if (req->sbc && !(host->flags & AUTO_CMD23)) {
B
Balaji T K 已提交
1592 1593 1594
		omap_hsmmc_start_command(host, req->sbc, NULL);
		return;
	}
1595

B
Balaji T K 已提交
1596
	omap_hsmmc_start_dma_transfer(host);
D
Denis Karpov 已提交
1597
	omap_hsmmc_start_command(host, req->cmd, req->data);
1598 1599 1600
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1601
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1602
{
D
Denis Karpov 已提交
1603
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1604
	int do_send_init_stream = 0;
1605

1606
	pm_runtime_get_sync(host->dev);
1607

1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 0, 0);
			break;
		case MMC_POWER_UP:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 1, ios->vdd);
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1623 1624
	}

1625 1626
	/* FIXME: set registers based only on changes to ios */

1627
	omap_hsmmc_set_bus_width(host);
1628

1629
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1630 1631 1632
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1633
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
1634
			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
1635 1636 1637 1638 1639 1640
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1641 1642
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1643 1644 1645 1646
						"Switch operation failed\n");
		}
	}

1647
	omap_hsmmc_set_clock(host);
1648

1649
	if (do_send_init_stream)
1650 1651
		send_init_stream(host);

1652
	omap_hsmmc_set_bus_mode(host);
1653

1654
	pm_runtime_put_autosuspend(host->dev);
1655 1656 1657 1658
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1659
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1660

D
Denis Karpov 已提交
1661
	if (!mmc_slot(host).card_detect)
1662
		return -ENOSYS;
1663
	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1664 1665 1666 1667
}

static int omap_hsmmc_get_ro(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1668
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1669

D
Denis Karpov 已提交
1670
	if (!mmc_slot(host).get_ro)
1671
		return -ENOSYS;
D
Denis Karpov 已提交
1672
	return mmc_slot(host).get_ro(host->dev, 0);
1673 1674
}

1675 1676 1677 1678 1679 1680 1681 1682
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mmc_slot(host).init_card)
		mmc_slot(host).init_card(card);
}

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
static void omap_hsmmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	u32 irq_mask;
	unsigned long flags;

	spin_lock_irqsave(&host->irq_lock, flags);

	irq_mask = OMAP_HSMMC_READ(host->base, ISE);
	if (enable) {
		host->flags |= HSMMC_SDIO_IRQ_ENABLED;
		irq_mask |= CIRQ_EN;
	} else {
		host->flags &= ~HSMMC_SDIO_IRQ_ENABLED;
		irq_mask &= ~CIRQ_EN;
	}
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);

	/*
	 * if enable, piggy back detection on current request
	 * but always disable immediately
	 */
	if (!host->req_in_progress || !enable)
		OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);

	/* flush posted write */
	OMAP_HSMMC_READ(host->base, IE);

	spin_unlock_irqrestore(&host->irq_lock, flags);
}

static int omap_hsmmc_configure_wake_irq(struct omap_hsmmc_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

	/*
	 * For omaps with wake-up path, wakeirq will be irq from pinctrl and
	 * for other omaps, wakeirq will be from GPIO (dat line remuxed to
	 * gpio). wakeirq is needed to detect sdio irq in runtime suspend state
	 * with functional clock disabled.
	 */
	if (!host->dev->of_node || !host->wake_irq)
		return -ENODEV;

	/* Prevent auto-enabling of IRQ */
	irq_set_status_flags(host->wake_irq, IRQ_NOAUTOEN);
	ret = devm_request_irq(host->dev, host->wake_irq, omap_hsmmc_wake_irq,
			       IRQF_TRIGGER_LOW | IRQF_ONESHOT,
			       mmc_hostname(mmc), host);
	if (ret) {
		dev_err(mmc_dev(host->mmc), "Unable to request wake IRQ\n");
		goto err;
	}

	/*
	 * Some omaps don't have wake-up path from deeper idle states
	 * and need to remux SDIO DAT1 to GPIO for wake-up from idle.
	 */
	if (host->pdata->controller_flags & OMAP_HSMMC_SWAKEUP_MISSING) {
		ret = -ENODEV;
		devm_free_irq(host->dev, host->wake_irq, host);
		goto err;
	}

	return 0;

err:
	dev_warn(host->dev, "no SDIO IRQ support, falling back to polling\n");
	host->wake_irq = 0;
	return ret;
}

D
Denis Karpov 已提交
1756
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1757 1758 1759 1760
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1761
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1776
	set_sd_bus_power(host);
1777 1778
}

D
Denis Karpov 已提交
1779
static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1780
{
D
Denis Karpov 已提交
1781
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1782

1783 1784
	pm_runtime_get_sync(host->dev);

1785 1786 1787
	return 0;
}

1788
static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1789
{
D
Denis Karpov 已提交
1790
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1791

1792 1793 1794
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);

1795 1796 1797
	return 0;
}

D
Denis Karpov 已提交
1798 1799 1800
static const struct mmc_host_ops omap_hsmmc_ops = {
	.enable = omap_hsmmc_enable_fclk,
	.disable = omap_hsmmc_disable_fclk,
1801 1802
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1803 1804
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1805 1806
	.get_cd = omap_hsmmc_get_cd,
	.get_ro = omap_hsmmc_get_ro,
1807
	.init_card = omap_hsmmc_init_card,
1808
	.enable_sdio_irq = omap_hsmmc_enable_sdio_irq,
1809 1810
};

1811 1812
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1813
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1814 1815
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1816
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1817

1818 1819
	seq_printf(s, "mmc%d:\n ctx_loss:\t%d\n\nregs:\n",
			mmc->index, host->context_loss);
1820

1821
	pm_runtime_get_sync(host->dev);
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834

	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1835

1836 1837
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1838

1839 1840 1841
	return 0;
}

D
Denis Karpov 已提交
1842
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1843
{
D
Denis Karpov 已提交
1844
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1845 1846 1847
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1848
	.open           = omap_hsmmc_regs_open,
1849 1850 1851 1852 1853
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1854
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1855 1856 1857 1858 1859 1860 1861 1862
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1863
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1864 1865 1866 1867 1868
{
}

#endif

1869
#ifdef CONFIG_OF
1870 1871 1872 1873 1874 1875 1876 1877
static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
	/* See 35xx errata 2.1.1.128 in SPRZ278F */
	.controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
};

static const struct omap_mmc_of_data omap4_mmc_of_data = {
	.reg_offset = 0x100,
};
1878 1879 1880 1881
static const struct omap_mmc_of_data am33xx_mmc_of_data = {
	.reg_offset = 0x100,
	.controller_flags = OMAP_HSMMC_SWAKEUP_MISSING,
};
1882 1883 1884 1885 1886

static const struct of_device_id omap_mmc_of_match[] = {
	{
		.compatible = "ti,omap2-hsmmc",
	},
1887 1888 1889 1890
	{
		.compatible = "ti,omap3-pre-es3-hsmmc",
		.data = &omap3_pre_es3_mmc_of_data,
	},
1891 1892 1893 1894 1895
	{
		.compatible = "ti,omap3-hsmmc",
	},
	{
		.compatible = "ti,omap4-hsmmc",
1896
		.data = &omap4_mmc_of_data,
1897
	},
1898 1899 1900 1901
	{
		.compatible = "ti,am33xx-hsmmc",
		.data = &am33xx_mmc_of_data,
	},
1902
	{},
1903
};
1904 1905 1906 1907 1908 1909
MODULE_DEVICE_TABLE(of, omap_mmc_of_match);

static struct omap_mmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
{
	struct omap_mmc_platform_data *pdata;
	struct device_node *np = dev->of_node;
1910
	u32 bus_width, max_freq;
1911 1912 1913 1914 1915 1916
	int cd_gpio, wp_gpio;

	cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
	wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (cd_gpio == -EPROBE_DEFER || wp_gpio == -EPROBE_DEFER)
		return ERR_PTR(-EPROBE_DEFER);
1917 1918 1919

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
1920
		return ERR_PTR(-ENOMEM); /* out of memory */
1921 1922 1923 1924 1925 1926

	if (of_find_property(np, "ti,dual-volt", NULL))
		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;

	/* This driver only supports 1 slot */
	pdata->nr_slots = 1;
1927 1928
	pdata->slots[0].switch_pin = cd_gpio;
	pdata->slots[0].gpio_wp = wp_gpio;
1929 1930 1931 1932 1933

	if (of_find_property(np, "ti,non-removable", NULL)) {
		pdata->slots[0].nonremovable = true;
		pdata->slots[0].no_regulator_off_init = true;
	}
A
Arnd Bergmann 已提交
1934
	of_property_read_u32(np, "bus-width", &bus_width);
1935 1936 1937 1938 1939 1940 1941 1942
	if (bus_width == 4)
		pdata->slots[0].caps |= MMC_CAP_4_BIT_DATA;
	else if (bus_width == 8)
		pdata->slots[0].caps |= MMC_CAP_8_BIT_DATA;

	if (of_find_property(np, "ti,needs-special-reset", NULL))
		pdata->slots[0].features |= HSMMC_HAS_UPDATED_RESET;

1943 1944 1945
	if (!of_property_read_u32(np, "max-frequency", &max_freq))
		pdata->max_freq = max_freq;

1946 1947 1948
	if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
		pdata->slots[0].features |= HSMMC_HAS_HSPE_SUPPORT;

1949 1950 1951 1952 1953 1954
	if (of_find_property(np, "keep-power-in-suspend", NULL))
		pdata->slots[0].pm_caps |= MMC_PM_KEEP_POWER;

	if (of_find_property(np, "enable-sdio-wakeup", NULL))
		pdata->slots[0].pm_caps |= MMC_PM_WAKE_SDIO_IRQ;

1955 1956 1957 1958 1959 1960
	return pdata;
}
#else
static inline struct omap_mmc_platform_data
			*of_get_hsmmc_pdata(struct device *dev)
{
1961
	return ERR_PTR(-EINVAL);
1962 1963 1964
}
#endif

B
Bill Pemberton 已提交
1965
static int omap_hsmmc_probe(struct platform_device *pdev)
1966 1967 1968
{
	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
	struct mmc_host *mmc;
D
Denis Karpov 已提交
1969
	struct omap_hsmmc_host *host = NULL;
1970
	struct resource *res;
1971
	int ret, irq;
1972
	const struct of_device_id *match;
1973 1974
	dma_cap_mask_t mask;
	unsigned tx_req, rx_req;
1975
	struct pinctrl *pinctrl;
1976
	const struct omap_mmc_of_data *data;
1977
	void __iomem *base;
1978 1979 1980 1981

	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
	if (match) {
		pdata = of_get_hsmmc_pdata(&pdev->dev);
1982 1983 1984 1985

		if (IS_ERR(pdata))
			return PTR_ERR(pdata);

1986
		if (match->data) {
1987 1988 1989
			data = match->data;
			pdata->reg_offset = data->reg_offset;
			pdata->controller_flags |= data->controller_flags;
1990 1991
		}
	}
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	if (pdata->nr_slots == 0) {
		dev_err(&pdev->dev, "No Slots\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

2008 2009 2010
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
2011

2012 2013 2014 2015
	ret = omap_hsmmc_gpio_init(pdata);
	if (ret)
		goto err;

D
Denis Karpov 已提交
2016
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
2017 2018
	if (!mmc) {
		ret = -ENOMEM;
2019
		goto err_alloc;
2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
	}

	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dma_ch	= -1;
	host->irq	= irq;
	host->slot_id	= 0;
2030
	host->mapbase	= res->start + pdata->reg_offset;
2031
	host->base	= base + pdata->reg_offset;
2032
	host->power_mode = MMC_POWER_OFF;
2033
	host->next_data.cookie = 1;
2034
	host->pbias_enabled = 0;
2035 2036 2037

	platform_set_drvdata(pdev, host);

2038 2039 2040
	if (pdev->dev.of_node)
		host->wake_irq = irq_of_parse_and_map(pdev->dev.of_node, 1);

2041
	mmc->ops	= &omap_hsmmc_ops;
2042

2043 2044 2045 2046 2047 2048
	mmc->f_min = OMAP_MMC_MIN_CLOCK;

	if (pdata->max_freq > 0)
		mmc->f_max = pdata->max_freq;
	else
		mmc->f_max = OMAP_MMC_MAX_CLOCK;
2049

2050
	spin_lock_init(&host->irq_lock);
2051

B
Balaji T K 已提交
2052
	host->fclk = devm_clk_get(&pdev->dev, "fck");
2053 2054 2055 2056 2057 2058
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

2059 2060 2061 2062
	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
		mmc->caps2 |= MMC_CAP2_NO_MULTI_READ;
	}
2063

2064 2065 2066 2067
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
2068

2069 2070
	omap_hsmmc_context_save(host);

B
Balaji T K 已提交
2071
	host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
2072 2073 2074 2075 2076
	/*
	 * MMC can still work without debounce clock.
	 */
	if (IS_ERR(host->dbclk)) {
		host->dbclk = NULL;
2077
	} else if (clk_prepare_enable(host->dbclk) != 0) {
2078 2079
		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
		host->dbclk = NULL;
2080
	}
2081

2082 2083
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
2084
	mmc->max_segs = 1024;
2085

2086 2087 2088 2089 2090
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

2091
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
A
Adrian Hunter 已提交
2092
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
2093

2094 2095
	mmc->caps |= mmc_slot(host).caps;
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
2096 2097
		mmc->caps |= MMC_CAP_4_BIT_DATA;

D
Denis Karpov 已提交
2098
	if (mmc_slot(host).nonremovable)
2099 2100
		mmc->caps |= MMC_CAP_NONREMOVABLE;

E
Eliad Peller 已提交
2101 2102
	mmc->pm_caps = mmc_slot(host).pm_caps;

D
Denis Karpov 已提交
2103
	omap_hsmmc_conf_bus_power(host);
2104

2105 2106 2107 2108 2109 2110 2111 2112
	if (!pdev->dev.of_node) {
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		tx_req = res->start;
2113

2114 2115 2116 2117 2118 2119 2120
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		rx_req = res->start;
G
Grazvydas Ignotas 已提交
2121
	}
2122

2123 2124 2125
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

2126 2127 2128 2129
	host->rx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &rx_req, &pdev->dev, "rx");

2130 2131
	if (!host->rx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", rx_req);
2132
		ret = -ENXIO;
2133 2134 2135
		goto err_irq;
	}

2136 2137 2138 2139
	host->tx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &tx_req, &pdev->dev, "tx");

2140 2141
	if (!host->tx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", tx_req);
2142
		ret = -ENXIO;
2143
		goto err_irq;
2144
	}
2145 2146

	/* Request IRQ for MMC operations */
2147
	ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
2148 2149
			mmc_hostname(mmc), host);
	if (ret) {
2150
		dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
2151 2152 2153 2154 2155
		goto err_irq;
	}

	if (pdata->init != NULL) {
		if (pdata->init(&pdev->dev) != 0) {
2156
			dev_err(mmc_dev(host->mmc),
D
Denis Karpov 已提交
2157
				"Unable to configure MMC IRQs\n");
2158
			goto err_irq;
2159 2160
		}
	}
2161

2162
	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
2163 2164 2165 2166 2167 2168
		ret = omap_hsmmc_reg_get(host);
		if (ret)
			goto err_reg;
		host->use_reg = 1;
	}

2169
	mmc->ocr_avail = mmc_slot(host).ocr_mask;
2170 2171

	/* Request IRQ for card detect */
2172
	if ((mmc_slot(host).card_detect_irq)) {
2173 2174 2175
		ret = devm_request_threaded_irq(&pdev->dev,
						mmc_slot(host).card_detect_irq,
						NULL, omap_hsmmc_detect,
2176
					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
2177
					   mmc_hostname(mmc), host);
2178
		if (ret) {
2179
			dev_err(mmc_dev(host->mmc),
2180 2181 2182
				"Unable to grab MMC CD IRQ\n");
			goto err_irq_cd;
		}
2183 2184
		pdata->suspend = omap_hsmmc_suspend_cdirq;
		pdata->resume = omap_hsmmc_resume_cdirq;
2185 2186
	}

2187
	omap_hsmmc_disable_irq(host);
2188

2189 2190 2191 2192 2193
	pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
	if (IS_ERR(pinctrl))
		dev_warn(&pdev->dev,
			"pins are not configured from the driver\n");

2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
	/*
	 * For now, only support SDIO interrupt if we have a separate
	 * wake-up interrupt configured from device tree. This is because
	 * the wake-up interrupt is needed for idle state and some
	 * platforms need special quirks. And we don't want to add new
	 * legacy mux platform init code callbacks any longer as we
	 * are moving to DT based booting anyways.
	 */
	ret = omap_hsmmc_configure_wake_irq(host);
	if (!ret)
		mmc->caps |= MMC_CAP_SDIO_IRQ;

2206 2207
	omap_hsmmc_protect_card(host);

2208 2209
	mmc_add_host(mmc);

D
Denis Karpov 已提交
2210
	if (mmc_slot(host).name != NULL) {
2211 2212 2213 2214
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
D
Denis Karpov 已提交
2215
	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
2216 2217 2218
		ret = device_create_file(&mmc->class_dev,
					&dev_attr_cover_switch);
		if (ret < 0)
2219
			goto err_slot_name;
2220 2221
	}

D
Denis Karpov 已提交
2222
	omap_hsmmc_debugfs(mmc);
2223 2224
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2225

2226 2227 2228 2229
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
2230 2231 2232 2233 2234 2235
err_irq_cd:
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
err_reg:
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
2236
err_irq:
2237 2238 2239 2240
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);
2241
	pm_runtime_put_sync(host->dev);
2242
	pm_runtime_disable(host->dev);
B
Balaji T K 已提交
2243
	if (host->dbclk)
2244
		clk_disable_unprepare(host->dbclk);
2245
err1:
2246 2247 2248
	mmc_free_host(mmc);
err_alloc:
	omap_hsmmc_gpio_free(pdata);
2249 2250 2251 2252
err:
	return ret;
}

B
Bill Pemberton 已提交
2253
static int omap_hsmmc_remove(struct platform_device *pdev)
2254
{
D
Denis Karpov 已提交
2255
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2256

F
Felipe Balbi 已提交
2257 2258 2259 2260 2261 2262
	pm_runtime_get_sync(host->dev);
	mmc_remove_host(host->mmc);
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
2263

2264 2265 2266 2267 2268
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);

F
Felipe Balbi 已提交
2269 2270
	pm_runtime_put_sync(host->dev);
	pm_runtime_disable(host->dev);
B
Balaji T K 已提交
2271
	if (host->dbclk)
2272
		clk_disable_unprepare(host->dbclk);
2273

2274
	omap_hsmmc_gpio_free(host->pdata);
2275
	mmc_free_host(host->mmc);
F
Felipe Balbi 已提交
2276

2277 2278 2279 2280
	return 0;
}

#ifdef CONFIG_PM
2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
static int omap_hsmmc_prepare(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (host->pdata->suspend)
		return host->pdata->suspend(dev, host->slot_id);

	return 0;
}

static void omap_hsmmc_complete(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (host->pdata->resume)
		host->pdata->resume(dev, host->slot_id);

}

2300
static int omap_hsmmc_suspend(struct device *dev)
2301
{
F
Felipe Balbi 已提交
2302
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2303

F
Felipe Balbi 已提交
2304
	if (!host)
2305 2306
		return 0;

F
Felipe Balbi 已提交
2307
	pm_runtime_get_sync(host->dev);
2308

F
Felipe Balbi 已提交
2309
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
2310 2311 2312
		OMAP_HSMMC_WRITE(host->base, ISE, 0);
		OMAP_HSMMC_WRITE(host->base, IE, 0);
		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
F
Felipe Balbi 已提交
2313 2314
		OMAP_HSMMC_WRITE(host->base, HCTL,
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2315
	}
F
Felipe Balbi 已提交
2316

2317 2318 2319 2320 2321
	/* do not wake up due to sdio irq */
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    !(host->mmc->pm_flags & MMC_PM_WAKE_SDIO_IRQ))
		disable_irq(host->wake_irq);

2322
	if (host->dbclk)
2323
		clk_disable_unprepare(host->dbclk);
2324

2325
	pm_runtime_put_sync(host->dev);
2326
	return 0;
2327 2328 2329
}

/* Routine to resume the MMC device */
2330
static int omap_hsmmc_resume(struct device *dev)
2331
{
F
Felipe Balbi 已提交
2332 2333 2334 2335
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (!host)
		return 0;
2336

F
Felipe Balbi 已提交
2337
	pm_runtime_get_sync(host->dev);
2338

2339
	if (host->dbclk)
2340
		clk_prepare_enable(host->dbclk);
2341

F
Felipe Balbi 已提交
2342 2343
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
		omap_hsmmc_conf_bus_power(host);
2344

F
Felipe Balbi 已提交
2345
	omap_hsmmc_protect_card(host);
2346

2347 2348 2349 2350
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    !(host->mmc->pm_flags & MMC_PM_WAKE_SDIO_IRQ))
		enable_irq(host->wake_irq);

F
Felipe Balbi 已提交
2351 2352
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2353
	return 0;
2354 2355 2356
}

#else
2357 2358
#define omap_hsmmc_prepare	NULL
#define omap_hsmmc_complete	NULL
D
Denis Karpov 已提交
2359
#define omap_hsmmc_suspend	NULL
2360
#define omap_hsmmc_resume	NULL
2361 2362
#endif

2363 2364 2365
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;
2366
	unsigned long flags;
2367 2368 2369

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
F
Felipe Balbi 已提交
2370
	dev_dbg(dev, "disabled\n");
2371

2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
	spin_lock_irqsave(&host->irq_lock, flags);
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
		/* disable sdio irq handling to prevent race */
		OMAP_HSMMC_WRITE(host->base, ISE, 0);
		OMAP_HSMMC_WRITE(host->base, IE, 0);
		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);

		WARN_ON(host->flags & HSMMC_WAKE_IRQ_ENABLED);
		enable_irq(host->wake_irq);
		host->flags |= HSMMC_WAKE_IRQ_ENABLED;
	}
	spin_unlock_irqrestore(&host->irq_lock, flags);
2385 2386 2387 2388 2389 2390
	return 0;
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;
2391
	unsigned long flags;
2392 2393 2394

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
F
Felipe Balbi 已提交
2395
	dev_dbg(dev, "enabled\n");
2396

2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
	spin_lock_irqsave(&host->irq_lock, flags);
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
		/* sdio irq flag can't change while in runtime suspend */
		if (host->flags & HSMMC_WAKE_IRQ_ENABLED) {
			disable_irq_nosync(host->wake_irq);
			host->flags &= ~HSMMC_WAKE_IRQ_ENABLED;
		}

		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
		OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
		OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
	}
	spin_unlock_irqrestore(&host->irq_lock, flags);
2411 2412 2413
	return 0;
}

2414
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
D
Denis Karpov 已提交
2415 2416
	.suspend	= omap_hsmmc_suspend,
	.resume		= omap_hsmmc_resume,
2417 2418
	.prepare	= omap_hsmmc_prepare,
	.complete	= omap_hsmmc_complete,
2419 2420
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2421 2422 2423
};

static struct platform_driver omap_hsmmc_driver = {
2424
	.probe		= omap_hsmmc_probe,
B
Bill Pemberton 已提交
2425
	.remove		= omap_hsmmc_remove,
2426 2427 2428
	.driver		= {
		.name = DRIVER_NAME,
		.owner = THIS_MODULE,
2429
		.pm = &omap_hsmmc_dev_pm_ops,
2430
		.of_match_table = of_match_ptr(omap_mmc_of_match),
2431 2432 2433
	},
};

2434
module_platform_driver(omap_hsmmc_driver);
2435 2436 2437 2438
MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");