omap_hsmmc.c 54.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20
#include <linux/kernel.h>
21
#include <linux/debugfs.h>
22
#include <linux/dmaengine.h>
23
#include <linux/seq_file.h>
24
#include <linux/sizes.h>
25 26 27 28 29 30
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/timer.h>
#include <linux/clk.h>
31 32 33
#include <linux/of.h>
#include <linux/of_gpio.h>
#include <linux/of_device.h>
R
Russell King 已提交
34
#include <linux/omap-dma.h>
35
#include <linux/mmc/host.h>
36
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
37
#include <linux/mmc/mmc.h>
38
#include <linux/io.h>
39 40
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
41
#include <linux/pinctrl/consumer.h>
42
#include <linux/pm_runtime.h>
43
#include <linux/platform_data/mmc-omap.h>
44 45

/* OMAP HSMMC Host Controller Registers */
46
#define OMAP_HSMMC_SYSSTATUS	0x0014
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
#define OMAP_HSMMC_CON		0x002C
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
65
#define HSS			(1 << 21)
66 67
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
68
#define SDVS33			(0x7 << 9)
69
#define SDVS_MASK		0x00000E00
70 71 72 73 74 75 76 77
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
78
#define CLKD_MAX		0x3FF		/* max clock divisor: 1023 */
79 80 81 82 83 84 85
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INIT_STREAM		(1 << 1)
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
86
#define DMAE			0x1
87 88 89
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
90
#define HSPE			(1 << 2)
B
Balaji T K 已提交
91
#define DDR			(1 << 19)
92
#define DW8			(1 << 5)
93 94 95 96 97 98
#define OD			0x1
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
99 100
#define SOFTRESET		(1 << 1)
#define RESETDONE		(1 << 0)
101

102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
/* Interrupt masks for IE and ISE register */
#define CC_EN			(1 << 0)
#define TC_EN			(1 << 1)
#define BWR_EN			(1 << 4)
#define BRR_EN			(1 << 5)
#define ERR_EN			(1 << 15)
#define CTO_EN			(1 << 16)
#define CCRC_EN			(1 << 17)
#define CEB_EN			(1 << 18)
#define CIE_EN			(1 << 19)
#define DTO_EN			(1 << 20)
#define DCRC_EN			(1 << 21)
#define DEB_EN			(1 << 22)
#define CERR_EN			(1 << 28)
#define BADA_EN			(1 << 29)

#define INT_EN_MASK		(BADA_EN | CERR_EN | DEB_EN | DCRC_EN |\
		DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
		BRR_EN | BWR_EN | TC_EN | CC_EN)

122
#define MMC_AUTOSUSPEND_DELAY	100
123 124
#define MMC_TIMEOUT_MS		20		/* 20 mSec */
#define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
125 126
#define OMAP_MMC_MIN_CLOCK	400000
#define OMAP_MMC_MAX_CLOCK	52000000
127
#define DRIVER_NAME		"omap_hsmmc"
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144

/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
#define mmc_slot(host)		(host->pdata->slots[host->slot_id])

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

145 146 147 148 149
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
150
struct omap_hsmmc_host {
151 152 153 154 155 156 157
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
158 159 160 161 162 163 164 165 166
	/*
	 * vcc == configured supply
	 * vcc_aux == optional
	 *   -	MMC1, supply for DAT4..DAT7
	 *   -	MMC2/MMC2, external level shifter voltage supply, for
	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
	 */
	struct	regulator	*vcc;
	struct	regulator	*vcc_aux;
167
	int			pbias_disable;
168 169
	void	__iomem		*base;
	resource_size_t		mapbase;
170
	spinlock_t		irq_lock; /* Prevent races with irq handler */
171
	unsigned int		dma_len;
172
	unsigned int		dma_sg_idx;
173
	unsigned char		bus_mode;
174
	unsigned char		power_mode;
175
	int			suspended;
176 177 178 179
	u32			con;
	u32			hctl;
	u32			sysctl;
	u32			capa;
180 181
	int			irq;
	int			use_dma, dma_ch;
182 183
	struct dma_chan		*tx_chan;
	struct dma_chan		*rx_chan;
184
	int			slot_id;
185
	int			response_busy;
186
	int			context_loss;
187 188
	int			protect_card;
	int			reqs_blocked;
189
	int			use_reg;
190
	int			req_in_progress;
191
	struct omap_hsmmc_next	next_data;
192 193 194
	struct	omap_mmc_platform_data	*pdata;
};

195 196
static int omap_hsmmc_card_detect(struct device *dev, int slot)
{
197 198
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
199 200 201 202 203 204 205

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

static int omap_hsmmc_get_wp(struct device *dev, int slot)
{
206 207
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
208 209 210 211 212 213 214

	/* NOTE: assumes write protect signal is active-high */
	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
}

static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
{
215 216
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
217 218 219 220 221 222 223 224 225

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

#ifdef CONFIG_PM

static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
{
226 227
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
228 229 230 231 232 233 234

	disable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
{
235 236
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
237 238 239 240 241 242 243 244 245 246 247 248

	enable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

#else

#define omap_hsmmc_suspend_cdirq	NULL
#define omap_hsmmc_resume_cdirq		NULL

#endif

249 250
#ifdef CONFIG_REGULATOR

251
static int omap_hsmmc_set_power(struct device *dev, int slot, int power_on,
252 253 254 255 256 257 258 259 260 261 262 263
				   int vdd)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret = 0;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;
264
	/*
265
	 * With DT, never turn OFF the regulator for MMC1. This is because
266 267 268
	 * the pbias cell programming support is still missing when
	 * booting with Device tree
	 */
269
	if (host->pbias_disable && !vdd)
270
		return 0;
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288

	if (mmc_slot(host).before_set_reg)
		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);

	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
289
		ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
290 291 292 293
		/* Enable interface voltage rail, if needed */
		if (ret == 0 && host->vcc_aux) {
			ret = regulator_enable(host->vcc_aux);
			if (ret < 0)
294 295
				ret = mmc_regulator_set_ocr(host->mmc,
							host->vcc, 0);
296 297
		}
	} else {
298
		/* Shut down the rail */
299 300
		if (host->vcc_aux)
			ret = regulator_disable(host->vcc_aux);
301 302 303 304 305
		if (!ret) {
			/* Then proceed to shut down the local regulator */
			ret = mmc_regulator_set_ocr(host->mmc,
						host->vcc, 0);
		}
306 307 308 309 310 311 312 313 314 315 316
	}

	if (mmc_slot(host).after_set_reg)
		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);

	return ret;
}

static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	struct regulator *reg;
317
	int ocr_value = 0;
318 319 320

	reg = regulator_get(host->dev, "vmmc");
	if (IS_ERR(reg)) {
321
		dev_err(host->dev, "vmmc regulator missing\n");
322
		return PTR_ERR(reg);
323
	} else {
324
		mmc_slot(host).set_power = omap_hsmmc_set_power;
325
		host->vcc = reg;
326 327 328 329 330
		ocr_value = mmc_regulator_get_ocrmask(reg);
		if (!mmc_slot(host).ocr_mask) {
			mmc_slot(host).ocr_mask = ocr_value;
		} else {
			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
331
				dev_err(host->dev, "ocrmask %x is not supported\n",
332
					mmc_slot(host).ocr_mask);
333 334 335 336
				mmc_slot(host).ocr_mask = 0;
				return -EINVAL;
			}
		}
337 338 339 340 341

		/* Allow an aux regulator */
		reg = regulator_get(host->dev, "vmmc_aux");
		host->vcc_aux = IS_ERR(reg) ? NULL : reg;

342 343 344
		/* For eMMC do not power off when not in sleep state */
		if (mmc_slot(host).no_regulator_off_init)
			return 0;
345 346 347 348 349 350 351 352
		/*
		* UGLY HACK:  workaround regulator framework bugs.
		* When the bootloader leaves a supply active, it's
		* initialized with zero usecount ... and we can't
		* disable it without first enabling it.  Until the
		* framework is fixed, we need a workaround like this
		* (which is safe for MMC, but not in general).
		*/
353 354 355 356 357 358 359 360
		if (regulator_is_enabled(host->vcc) > 0 ||
		    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
			int vdd = ffs(mmc_slot(host).ocr_mask) - 1;

			mmc_slot(host).set_power(host->dev, host->slot_id,
						 1, vdd);
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 0, 0);
361 362 363 364 365 366 367 368 369 370 371 372 373
		}
	}

	return 0;
}

static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
	regulator_put(host->vcc);
	regulator_put(host->vcc_aux);
	mmc_slot(host).set_power = NULL;
}

374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
static inline int omap_hsmmc_have_reg(void)
{
	return 1;
}

#else

static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	return -EINVAL;
}

static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
}

static inline int omap_hsmmc_have_reg(void)
{
	return 0;
}

#endif

static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
{
	int ret;

	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
		if (pdata->slots[0].cover)
			pdata->slots[0].get_cover_state =
					omap_hsmmc_get_cover_state;
		else
			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
		pdata->slots[0].card_detect_irq =
				gpio_to_irq(pdata->slots[0].switch_pin);
		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
		if (ret)
			return ret;
		ret = gpio_direction_input(pdata->slots[0].switch_pin);
		if (ret)
			goto err_free_sp;
	} else
		pdata->slots[0].switch_pin = -EINVAL;

	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
		if (ret)
			goto err_free_cd;
		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
		if (ret)
			goto err_free_wp;
	} else
		pdata->slots[0].gpio_wp = -EINVAL;

	return 0;

err_free_wp:
	gpio_free(pdata->slots[0].gpio_wp);
err_free_cd:
	if (gpio_is_valid(pdata->slots[0].switch_pin))
err_free_sp:
		gpio_free(pdata->slots[0].switch_pin);
	return ret;
}

static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
{
	if (gpio_is_valid(pdata->slots[0].gpio_wp))
		gpio_free(pdata->slots[0].gpio_wp);
	if (gpio_is_valid(pdata->slots[0].switch_pin))
		gpio_free(pdata->slots[0].switch_pin);
}

448 449 450 451 452 453 454 455 456
/*
 * Start clock to the card
 */
static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
}

457 458 459
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
460
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
461 462 463 464
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
M
Masanari Iida 已提交
465
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
466 467
}

A
Adrian Hunter 已提交
468 469
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
470 471 472 473
{
	unsigned int irq_mask;

	if (host->use_dma)
474
		irq_mask = INT_EN_MASK & ~(BRR_EN | BWR_EN);
475 476 477
	else
		irq_mask = INT_EN_MASK;

A
Adrian Hunter 已提交
478 479
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
480
		irq_mask &= ~DTO_EN;
A
Adrian Hunter 已提交
481

482 483 484 485 486 487 488 489 490 491 492 493
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
}

494
/* Calculate divisor for the given clock frequency */
495
static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
496 497 498 499
{
	u16 dsor = 0;

	if (ios->clock) {
500
		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
501 502
		if (dsor > CLKD_MAX)
			dsor = CLKD_MAX;
503 504 505 506 507
	}

	return dsor;
}

508 509 510 511 512
static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	unsigned long regval;
	unsigned long timeout;
513
	unsigned long clkdiv;
514

515
	dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
516 517 518 519 520

	omap_hsmmc_stop_clock(host);

	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK | DTO_MASK);
521 522
	clkdiv = calc_divisor(host, ios);
	regval = regval | (clkdiv << 6) | (DTO << 16);
523 524 525 526 527 528 529 530 531 532
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		cpu_relax();

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
	/*
	 * Enable High-Speed Support
	 * Pre-Requisites
	 *	- Controller should support High-Speed-Enable Bit
	 *	- Controller should not be using DDR Mode
	 *	- Controller should advertise that it supports High Speed
	 *	  in capabilities register
	 *	- MMC/SD clock coming out of controller > 25MHz
	 */
	if ((mmc_slot(host).features & HSMMC_HAS_HSPE_SUPPORT) &&
	    (ios->timing != MMC_TIMING_UHS_DDR50) &&
	    ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
		regval = OMAP_HSMMC_READ(host->base, HCTL);
		if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
			regval |= HSPE;
		else
			regval &= ~HSPE;

		OMAP_HSMMC_WRITE(host->base, HCTL, regval);
	}

554 555 556
	omap_hsmmc_start_clock(host);
}

557 558 559 560 561 562
static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
B
Balaji T K 已提交
563 564 565 566
	if (ios->timing == MMC_TIMING_UHS_DDR50)
		con |= DDR;	/* configure in DDR mode */
	else
		con &= ~DDR;
567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}
}

static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
}

596 597 598 599 600 601
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
602
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
603 604
{
	struct mmc_ios *ios = &host->mmc->ios;
605
	u32 hctl, capa;
606 607
	unsigned long timeout;

608 609
	if (!OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE)
		return 1;
610

611 612 613 614 615 616 617 618
	if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
	    host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
	    host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
	    host->capa == OMAP_HSMMC_READ(host->base, CAPA))
		return 0;

	host->context_loss++;

619
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

645
	omap_hsmmc_disable_irq(host);
646 647 648 649 650

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

651
	omap_hsmmc_set_bus_width(host);
652

653
	omap_hsmmc_set_clock(host);
654

655 656
	omap_hsmmc_set_bus_mode(host);

657
out:
658 659
	dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
		host->context_loss);
660 661 662 663 664 665
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
666
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
667
{
668 669 670 671
	host->con =  OMAP_HSMMC_READ(host->base, CON);
	host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
	host->sysctl =  OMAP_HSMMC_READ(host->base, SYSCTL);
	host->capa = OMAP_HSMMC_READ(host->base, CAPA);
672 673 674 675
}

#else

D
Denis Karpov 已提交
676
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
677 678 679 680
{
	return 0;
}

D
Denis Karpov 已提交
681
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
682 683 684 685 686
{
}

#endif

687 688 689 690
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
691
static void send_init_stream(struct omap_hsmmc_host *host)
692 693 694 695
{
	int reg = 0;
	unsigned long timeout;

696 697 698
	if (host->protect_card)
		return;

699
	disable_irq(host->irq);
700 701

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
702 703 704 705 706
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
707 708
	while ((reg != CC_EN) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
709 710 711

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
712 713 714 715

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

716 717 718 719
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
720
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
721 722 723
{
	int r = 1;

D
Denis Karpov 已提交
724 725
	if (mmc_slot(host).get_cover_state)
		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
726 727 728 729
	return r;
}

static ssize_t
D
Denis Karpov 已提交
730
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
731 732 733
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
734
	struct omap_hsmmc_host *host = mmc_priv(mmc);
735

D
Denis Karpov 已提交
736 737
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
738 739
}

D
Denis Karpov 已提交
740
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
741 742

static ssize_t
D
Denis Karpov 已提交
743
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
744 745 746
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
747
	struct omap_hsmmc_host *host = mmc_priv(mmc);
748

D
Denis Karpov 已提交
749
	return sprintf(buf, "%s\n", mmc_slot(host).name);
750 751
}

D
Denis Karpov 已提交
752
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
753 754 755 756 757

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
758
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
759 760 761 762
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

763
	dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
764 765 766
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
767
	omap_hsmmc_enable_irq(host, cmd);
768

769
	host->response_busy = 0;
770 771 772
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
773 774 775 776
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
799
		cmdreg |= DMAE;
800

801
	host->req_in_progress = 1;
802

803 804 805 806
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

807
static int
D
Denis Karpov 已提交
808
omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
809 810 811 812 813 814 815
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

816 817 818 819 820 821
static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
	struct mmc_data *data)
{
	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
}

822 823 824
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;
825
	unsigned long flags;
826

827
	spin_lock_irqsave(&host->irq_lock, flags);
828 829
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
830
	spin_unlock_irqrestore(&host->irq_lock, flags);
831 832 833 834 835 836 837 838 839

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

840 841 842 843
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
844
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
845
{
846 847 848
	if (!data) {
		struct mmc_request *mrq = host->mrq;

849 850 851 852 853 854 855
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

856
		omap_hsmmc_request_done(host, mrq);
857 858 859
		return;
	}

860 861 862 863 864 865 866
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

867
	if (!data->stop) {
868
		omap_hsmmc_request_done(host, data->mrq);
869
		return;
870
	}
871
	omap_hsmmc_start_command(host, data->stop, NULL);
872 873 874 875 876 877
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
878
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
{
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
894 895
	if ((host->data == NULL && !host->response_busy) || cmd->error)
		omap_hsmmc_request_done(host, cmd->mrq);
896 897 898 899 900
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
901
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
902
{
903
	int dma_ch;
904
	unsigned long flags;
905

906
	host->data->error = errno;
907

908
	spin_lock_irqsave(&host->irq_lock, flags);
909 910
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
911
	spin_unlock_irqrestore(&host->irq_lock, flags);
912 913

	if (host->use_dma && dma_ch != -1) {
914 915 916 917 918
		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);

		dmaengine_terminate_all(chan);
		dma_unmap_sg(chan->device->dev,
			host->data->sg, host->data->sg_len,
D
Denis Karpov 已提交
919
			omap_hsmmc_get_dma_dir(host, host->data));
920

921
		host->data->host_cookie = 0;
922 923 924 925 926 927 928 929
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
930
static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
931 932
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
933
	static const char *omap_hsmmc_status_bits[] = {
934 935 936 937
		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
938 939 940 941 942 943 944 945
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
946
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
947
		if (status & (1 << i)) {
D
Denis Karpov 已提交
948
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
949 950 951
			buf += len;
		}

952
	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
953
}
954 955 956 957 958
#else
static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
					     u32 status)
{
}
959 960
#endif  /* CONFIG_MMC_DEBUG */

961 962 963 964 965 966 967
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
968 969
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
970 971
{
	unsigned long i = 0;
972
	unsigned long limit = MMC_TIMEOUT_US;
973 974 975 976

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

977 978 979 980 981
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
982
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
983
					&& (i++ < limit))
984
			udelay(1);
985 986 987
	}
	i = 0;

988 989
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
990
		udelay(1);
991 992 993 994 995 996

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
997

998 999
static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
					int err, int end_cmd)
1000
{
1001
	if (end_cmd) {
1002
		omap_hsmmc_reset_controller_fsm(host, SRC);
1003 1004 1005
		if (host->cmd)
			host->cmd->error = err;
	}
1006 1007 1008 1009

	if (host->data) {
		omap_hsmmc_reset_controller_fsm(host, SRD);
		omap_hsmmc_dma_cleanup(host, err);
1010 1011
	} else if (host->mrq && host->mrq->cmd)
		host->mrq->cmd->error = err;
1012 1013
}

1014
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1015 1016
{
	struct mmc_data *data;
1017 1018
	int end_cmd = 0, end_trans = 0;

1019
	data = host->data;
1020
	dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
1021

1022
	if (status & ERR_EN) {
1023
		omap_hsmmc_dbg_report_irq(host, status);
1024

1025
		if (status & (CTO_EN | CCRC_EN))
1026
			end_cmd = 1;
1027
		if (status & (CTO_EN | DTO_EN))
1028
			hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
1029
		else if (status & (CCRC_EN | DCRC_EN))
1030
			hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1031 1032

		if (host->data || host->response_busy) {
1033
			end_trans = !end_cmd;
1034
			host->response_busy = 0;
1035 1036 1037
		}
	}

1038
	OMAP_HSMMC_WRITE(host->base, STAT, status);
1039
	if (end_cmd || ((status & CC_EN) && host->cmd))
D
Denis Karpov 已提交
1040
		omap_hsmmc_cmd_done(host, host->cmd);
1041
	if ((end_trans || (status & TC_EN)) && host->mrq)
D
Denis Karpov 已提交
1042
		omap_hsmmc_xfer_done(host, data);
1043
}
1044

1045 1046 1047 1048 1049 1050 1051 1052 1053
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
1054
	while (status & INT_EN_MASK && host->req_in_progress) {
1055
		omap_hsmmc_do_irq(host, status);
1056

1057 1058
		/* Flush posted write */
		status = OMAP_HSMMC_READ(host->base, STAT);
1059
	}
1060

1061 1062 1063
	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1064
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1077
/*
1078 1079 1080 1081 1082
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1083
 */
D
Denis Karpov 已提交
1084
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1085 1086 1087 1088 1089
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1090
	pm_runtime_put_sync(host->dev);
1091
	if (host->dbclk)
1092
		clk_disable_unprepare(host->dbclk);
1093 1094 1095 1096 1097

	/* Turn the power off */
	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1098 1099 1100
	if (!ret)
		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
					       vdd);
1101
	pm_runtime_get_sync(host->dev);
1102
	if (host->dbclk)
1103
		clk_prepare_enable(host->dbclk);
1104

1105 1106 1107 1108 1109 1110
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1111

1112 1113 1114
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1115
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1116
	 *
1117 1118 1119 1120 1121 1122 1123 1124 1125
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1126
	 */
1127
	if ((1 << vdd) <= MMC_VDD_23_24)
1128
		reg_val |= SDVS18;
1129 1130
	else
		reg_val |= SDVS30;
1131 1132

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1133
	set_sd_bus_power(host);
1134 1135 1136

	return 0;
err:
1137
	dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1138 1139 1140
	return ret;
}

1141 1142 1143 1144 1145 1146 1147 1148 1149
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
	if (!mmc_slot(host).get_cover_state)
		return;

	host->reqs_blocked = 0;
	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
		if (host->protect_card) {
1150
			dev_info(host->dev, "%s: cover is closed, "
1151 1152 1153 1154 1155 1156
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
1157
			dev_info(host->dev, "%s: cover is open, "
1158 1159 1160 1161 1162 1163 1164
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1165
/*
1166
 * irq handler to notify the core about card insertion/removal
1167
 */
1168
static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1169
{
1170
	struct omap_hsmmc_host *host = dev_id;
1171
	struct omap_mmc_slot_data *slot = &mmc_slot(host);
1172 1173 1174
	int carddetect;

	if (host->suspended)
1175
		return IRQ_HANDLED;
1176 1177

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1178

D
Denis Karpov 已提交
1179
	if (slot->card_detect)
1180
		carddetect = slot->card_detect(host->dev, host->slot_id);
1181 1182
	else {
		omap_hsmmc_protect_card(host);
1183
		carddetect = -ENOSYS;
1184
	}
1185

1186
	if (carddetect)
1187
		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1188
	else
1189 1190 1191 1192
		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
	return IRQ_HANDLED;
}

1193
static void omap_hsmmc_dma_callback(void *param)
1194
{
1195 1196
	struct omap_hsmmc_host *host = param;
	struct dma_chan *chan;
1197
	struct mmc_data *data;
1198
	int req_in_progress;
1199

1200
	spin_lock_irq(&host->irq_lock);
1201
	if (host->dma_ch < 0) {
1202
		spin_unlock_irq(&host->irq_lock);
1203
		return;
1204
	}
1205

1206
	data = host->mrq->data;
1207
	chan = omap_hsmmc_get_dma_chan(host, data);
1208
	if (!data->host_cookie)
1209 1210
		dma_unmap_sg(chan->device->dev,
			     data->sg, data->sg_len,
1211
			     omap_hsmmc_get_dma_dir(host, data));
1212 1213

	req_in_progress = host->req_in_progress;
1214
	host->dma_ch = -1;
1215
	spin_unlock_irq(&host->irq_lock);
1216 1217 1218 1219 1220 1221 1222 1223

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
	}
1224 1225
}

1226 1227
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
1228
				       struct omap_hsmmc_next *next,
1229
				       struct dma_chan *chan)
1230 1231 1232 1233 1234
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
1235
		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
1236 1237 1238 1239 1240 1241 1242 1243
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
	if (next ||
	    (!next && data->host_cookie != host->next_data.cookie)) {
1244
		dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
				     omap_hsmmc_get_dma_dir(host, data));

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1265 1266 1267
/*
 * Routine to configure and start DMA for the MMC card
 */
D
Denis Karpov 已提交
1268 1269
static int omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host,
					struct mmc_request *req)
1270
{
1271 1272 1273
	struct dma_slave_config cfg;
	struct dma_async_tx_descriptor *tx;
	int ret = 0, i;
1274
	struct mmc_data *data = req->data;
1275
	struct dma_chan *chan;
1276

1277
	/* Sanity check: all the SG entries must be aligned by block size. */
1278
	for (i = 0; i < data->sg_len; i++) {
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1291
	BUG_ON(host->dma_ch != -1);
1292

1293 1294
	chan = omap_hsmmc_get_dma_chan(host, data);

1295 1296 1297 1298 1299 1300
	cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_maxburst = data->blksz / 4;
	cfg.dst_maxburst = data->blksz / 4;
1301

1302 1303
	ret = dmaengine_slave_config(chan, &cfg);
	if (ret)
1304
		return ret;
1305

1306
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1307 1308
	if (ret)
		return ret;
1309

1310 1311 1312 1313 1314 1315 1316 1317
	tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
		data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx) {
		dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
		/* FIXME: cleanup */
		return -1;
	}
1318

1319 1320
	tx->callback = omap_hsmmc_dma_callback;
	tx->callback_param = host;
1321

1322 1323
	/* Does not fail */
	dmaengine_submit(tx);
1324

1325
	host->dma_ch = 1;
1326

1327
	dma_async_issue_pending(chan);
1328 1329 1330 1331

	return 0;
}

D
Denis Karpov 已提交
1332
static void set_data_timeout(struct omap_hsmmc_host *host,
1333 1334
			     unsigned int timeout_ns,
			     unsigned int timeout_clks)
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
{
	unsigned int timeout, cycle_ns;
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

	cycle_ns = 1000000000 / (clk_get_rate(host->fclk) / clkd);
1345 1346
	timeout = timeout_ns / cycle_ns;
	timeout += timeout_clks;
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1373
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1374 1375 1376 1377 1378 1379
{
	int ret;
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1380 1381 1382 1383 1384 1385
		/*
		 * Set an arbitrary 100ms data timeout for commands with
		 * busy signal.
		 */
		if (req->cmd->flags & MMC_RSP_BUSY)
			set_data_timeout(host, 100000000U, 0);
1386 1387 1388 1389 1390
		return 0;
	}

	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
					| (req->data->blocks << 16));
1391
	set_data_timeout(host, req->data->timeout_ns, req->data->timeout_clks);
1392 1393

	if (host->use_dma) {
D
Denis Karpov 已提交
1394
		ret = omap_hsmmc_start_dma_transfer(host, req);
1395
		if (ret != 0) {
1396
			dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
1397 1398 1399 1400 1401 1402
			return ret;
		}
	}
	return 0;
}

1403 1404 1405 1406 1407 1408
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

1409
	if (host->use_dma && data->host_cookie) {
1410 1411
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);

1412 1413
		dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
		data->host_cookie = 0;
	}
}

static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

1428 1429 1430
	if (host->use_dma) {
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);

1431
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
1432
						&host->next_data, c))
1433
			mrq->data->host_cookie = 0;
1434
	}
1435 1436
}

1437 1438 1439
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1440
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1441
{
D
Denis Karpov 已提交
1442
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1443
	int err;
1444

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1466 1467
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
D
Denis Karpov 已提交
1468
	err = omap_hsmmc_prepare_data(host, req);
1469 1470 1471 1472 1473 1474 1475 1476 1477
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
		return;
	}

D
Denis Karpov 已提交
1478
	omap_hsmmc_start_command(host, req->cmd, req->data);
1479 1480 1481
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1482
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1483
{
D
Denis Karpov 已提交
1484
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1485
	int do_send_init_stream = 0;
1486

1487
	pm_runtime_get_sync(host->dev);
1488

1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 0, 0);
			break;
		case MMC_POWER_UP:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 1, ios->vdd);
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1504 1505
	}

1506 1507
	/* FIXME: set registers based only on changes to ios */

1508
	omap_hsmmc_set_bus_width(host);
1509

1510
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1511 1512 1513
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1514
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
1515 1516 1517
			(ios->vdd == DUAL_VOLT_OCR_BIT) &&
			/*
			 * With pbias cell programming missing, this
1518
			 * can't be allowed on MMC1 when booting with device
1519 1520
			 * tree.
			 */
1521
			!host->pbias_disable) {
1522 1523 1524 1525 1526 1527
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1528 1529
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1530 1531 1532 1533
						"Switch operation failed\n");
		}
	}

1534
	omap_hsmmc_set_clock(host);
1535

1536
	if (do_send_init_stream)
1537 1538
		send_init_stream(host);

1539
	omap_hsmmc_set_bus_mode(host);
1540

1541
	pm_runtime_put_autosuspend(host->dev);
1542 1543 1544 1545
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1546
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1547

D
Denis Karpov 已提交
1548
	if (!mmc_slot(host).card_detect)
1549
		return -ENOSYS;
1550
	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1551 1552 1553 1554
}

static int omap_hsmmc_get_ro(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1555
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1556

D
Denis Karpov 已提交
1557
	if (!mmc_slot(host).get_ro)
1558
		return -ENOSYS;
D
Denis Karpov 已提交
1559
	return mmc_slot(host).get_ro(host->dev, 0);
1560 1561
}

1562 1563 1564 1565 1566 1567 1568 1569
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mmc_slot(host).init_card)
		mmc_slot(host).init_card(card);
}

D
Denis Karpov 已提交
1570
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1571 1572 1573 1574
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1575
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1590
	set_sd_bus_power(host);
1591 1592
}

D
Denis Karpov 已提交
1593
static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1594
{
D
Denis Karpov 已提交
1595
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1596

1597 1598
	pm_runtime_get_sync(host->dev);

1599 1600 1601
	return 0;
}

1602
static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1603
{
D
Denis Karpov 已提交
1604
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1605

1606 1607 1608
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);

1609 1610 1611
	return 0;
}

D
Denis Karpov 已提交
1612 1613 1614
static const struct mmc_host_ops omap_hsmmc_ops = {
	.enable = omap_hsmmc_enable_fclk,
	.disable = omap_hsmmc_disable_fclk,
1615 1616
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1617 1618
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1619 1620
	.get_cd = omap_hsmmc_get_cd,
	.get_ro = omap_hsmmc_get_ro,
1621
	.init_card = omap_hsmmc_init_card,
1622 1623 1624
	/* NYET -- enable_sdio_irq */
};

1625 1626
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1627
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1628 1629
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1630
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1631

1632 1633
	seq_printf(s, "mmc%d:\n ctx_loss:\t%d\n\nregs:\n",
			mmc->index, host->context_loss);
1634

1635
	if (host->suspended) {
1636 1637 1638 1639
		seq_printf(s, "host suspended, can't read registers\n");
		return 0;
	}

1640
	pm_runtime_get_sync(host->dev);
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653

	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1654

1655 1656
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1657

1658 1659 1660
	return 0;
}

D
Denis Karpov 已提交
1661
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1662
{
D
Denis Karpov 已提交
1663
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1664 1665 1666
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1667
	.open           = omap_hsmmc_regs_open,
1668 1669 1670 1671 1672
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1673
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1674 1675 1676 1677 1678 1679 1680 1681
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1682
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1683 1684 1685 1686 1687
{
}

#endif

1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
#ifdef CONFIG_OF
static u16 omap4_reg_offset = 0x100;

static const struct of_device_id omap_mmc_of_match[] = {
	{
		.compatible = "ti,omap2-hsmmc",
	},
	{
		.compatible = "ti,omap3-hsmmc",
	},
	{
		.compatible = "ti,omap4-hsmmc",
		.data = &omap4_reg_offset,
	},
	{},
1703
};
1704 1705 1706 1707 1708 1709
MODULE_DEVICE_TABLE(of, omap_mmc_of_match);

static struct omap_mmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
{
	struct omap_mmc_platform_data *pdata;
	struct device_node *np = dev->of_node;
1710
	u32 bus_width, max_freq;
1711 1712 1713 1714 1715 1716
	int cd_gpio, wp_gpio;

	cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
	wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (cd_gpio == -EPROBE_DEFER || wp_gpio == -EPROBE_DEFER)
		return ERR_PTR(-EPROBE_DEFER);
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return NULL; /* out of memory */

	if (of_find_property(np, "ti,dual-volt", NULL))
		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;

	/* This driver only supports 1 slot */
	pdata->nr_slots = 1;
1727 1728
	pdata->slots[0].switch_pin = cd_gpio;
	pdata->slots[0].gpio_wp = wp_gpio;
1729 1730 1731 1732 1733

	if (of_find_property(np, "ti,non-removable", NULL)) {
		pdata->slots[0].nonremovable = true;
		pdata->slots[0].no_regulator_off_init = true;
	}
A
Arnd Bergmann 已提交
1734
	of_property_read_u32(np, "bus-width", &bus_width);
1735 1736 1737 1738 1739 1740 1741 1742
	if (bus_width == 4)
		pdata->slots[0].caps |= MMC_CAP_4_BIT_DATA;
	else if (bus_width == 8)
		pdata->slots[0].caps |= MMC_CAP_8_BIT_DATA;

	if (of_find_property(np, "ti,needs-special-reset", NULL))
		pdata->slots[0].features |= HSMMC_HAS_UPDATED_RESET;

1743 1744 1745
	if (!of_property_read_u32(np, "max-frequency", &max_freq))
		pdata->max_freq = max_freq;

1746 1747 1748
	if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
		pdata->slots[0].features |= HSMMC_HAS_HSPE_SUPPORT;

1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
	return pdata;
}
#else
static inline struct omap_mmc_platform_data
			*of_get_hsmmc_pdata(struct device *dev)
{
	return NULL;
}
#endif

B
Bill Pemberton 已提交
1759
static int omap_hsmmc_probe(struct platform_device *pdev)
1760 1761 1762
{
	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
	struct mmc_host *mmc;
D
Denis Karpov 已提交
1763
	struct omap_hsmmc_host *host = NULL;
1764
	struct resource *res;
1765
	int ret, irq;
1766
	const struct of_device_id *match;
1767 1768
	dma_cap_mask_t mask;
	unsigned tx_req, rx_req;
1769
	struct pinctrl *pinctrl;
1770 1771 1772 1773

	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
	if (match) {
		pdata = of_get_hsmmc_pdata(&pdev->dev);
1774 1775 1776 1777

		if (IS_ERR(pdata))
			return PTR_ERR(pdata);

1778
		if (match->data) {
1779
			const u16 *offsetp = match->data;
1780 1781 1782
			pdata->reg_offset = *offsetp;
		}
	}
1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	if (pdata->nr_slots == 0) {
		dev_err(&pdev->dev, "No Slots\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

1799
	res = request_mem_region(res->start, resource_size(res), pdev->name);
1800 1801 1802
	if (res == NULL)
		return -EBUSY;

1803 1804 1805 1806
	ret = omap_hsmmc_gpio_init(pdata);
	if (ret)
		goto err;

D
Denis Karpov 已提交
1807
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
1808 1809
	if (!mmc) {
		ret = -ENOMEM;
1810
		goto err_alloc;
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
	}

	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dma_ch	= -1;
	host->irq	= irq;
	host->slot_id	= 0;
1821
	host->mapbase	= res->start + pdata->reg_offset;
1822
	host->base	= ioremap(host->mapbase, SZ_4K);
1823
	host->power_mode = MMC_POWER_OFF;
1824
	host->next_data.cookie = 1;
1825 1826 1827

	platform_set_drvdata(pdev, host);

1828
	mmc->ops	= &omap_hsmmc_ops;
1829

1830 1831 1832 1833 1834 1835
	mmc->f_min = OMAP_MMC_MIN_CLOCK;

	if (pdata->max_freq > 0)
		mmc->f_max = pdata->max_freq;
	else
		mmc->f_max = OMAP_MMC_MAX_CLOCK;
1836

1837
	spin_lock_init(&host->irq_lock);
1838

1839
	host->fclk = clk_get(&pdev->dev, "fck");
1840 1841 1842 1843 1844 1845
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

1846 1847 1848 1849
	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
		mmc->caps2 |= MMC_CAP2_NO_MULTI_READ;
	}
1850

1851 1852 1853 1854
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
1855

1856 1857
	omap_hsmmc_context_save(host);

1858
	/* This can be removed once we support PBIAS with DT */
1859
	if (host->dev->of_node && res->start == 0x4809c000)
1860 1861
		host->pbias_disable = 1;

1862 1863 1864 1865 1866 1867
	host->dbclk = clk_get(&pdev->dev, "mmchsdb_fck");
	/*
	 * MMC can still work without debounce clock.
	 */
	if (IS_ERR(host->dbclk)) {
		host->dbclk = NULL;
1868
	} else if (clk_prepare_enable(host->dbclk) != 0) {
1869 1870 1871
		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
		clk_put(host->dbclk);
		host->dbclk = NULL;
1872
	}
1873

1874 1875
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
1876
	mmc->max_segs = 1024;
1877

1878 1879 1880 1881 1882
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

1883
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
A
Adrian Hunter 已提交
1884
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
1885

1886 1887
	mmc->caps |= mmc_slot(host).caps;
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
1888 1889
		mmc->caps |= MMC_CAP_4_BIT_DATA;

D
Denis Karpov 已提交
1890
	if (mmc_slot(host).nonremovable)
1891 1892
		mmc->caps |= MMC_CAP_NONREMOVABLE;

E
Eliad Peller 已提交
1893 1894
	mmc->pm_caps = mmc_slot(host).pm_caps;

D
Denis Karpov 已提交
1895
	omap_hsmmc_conf_bus_power(host);
1896

1897 1898 1899 1900 1901 1902 1903 1904
	if (!pdev->dev.of_node) {
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		tx_req = res->start;
1905

1906 1907 1908 1909 1910 1911 1912
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		rx_req = res->start;
G
Grazvydas Ignotas 已提交
1913
	}
1914

1915 1916 1917
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

1918 1919 1920 1921
	host->rx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &rx_req, &pdev->dev, "rx");

1922 1923
	if (!host->rx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", rx_req);
1924
		ret = -ENXIO;
1925 1926 1927
		goto err_irq;
	}

1928 1929 1930 1931
	host->tx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &tx_req, &pdev->dev, "tx");

1932 1933
	if (!host->tx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", tx_req);
1934
		ret = -ENXIO;
1935
		goto err_irq;
1936
	}
1937 1938

	/* Request IRQ for MMC operations */
Y
Yong Zhang 已提交
1939
	ret = request_irq(host->irq, omap_hsmmc_irq, 0,
1940 1941
			mmc_hostname(mmc), host);
	if (ret) {
1942
		dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
1943 1944 1945 1946 1947
		goto err_irq;
	}

	if (pdata->init != NULL) {
		if (pdata->init(&pdev->dev) != 0) {
1948
			dev_err(mmc_dev(host->mmc),
D
Denis Karpov 已提交
1949
				"Unable to configure MMC IRQs\n");
1950 1951 1952
			goto err_irq_cd_init;
		}
	}
1953

1954
	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
1955 1956 1957 1958 1959 1960
		ret = omap_hsmmc_reg_get(host);
		if (ret)
			goto err_reg;
		host->use_reg = 1;
	}

1961
	mmc->ocr_avail = mmc_slot(host).ocr_mask;
1962 1963

	/* Request IRQ for card detect */
1964
	if ((mmc_slot(host).card_detect_irq)) {
1965 1966 1967
		ret = request_threaded_irq(mmc_slot(host).card_detect_irq,
					   NULL,
					   omap_hsmmc_detect,
1968
					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
1969
					   mmc_hostname(mmc), host);
1970
		if (ret) {
1971
			dev_err(mmc_dev(host->mmc),
1972 1973 1974
				"Unable to grab MMC CD IRQ\n");
			goto err_irq_cd;
		}
1975 1976
		pdata->suspend = omap_hsmmc_suspend_cdirq;
		pdata->resume = omap_hsmmc_resume_cdirq;
1977 1978
	}

1979
	omap_hsmmc_disable_irq(host);
1980

1981 1982 1983 1984 1985
	pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
	if (IS_ERR(pinctrl))
		dev_warn(&pdev->dev,
			"pins are not configured from the driver\n");

1986 1987
	omap_hsmmc_protect_card(host);

1988 1989
	mmc_add_host(mmc);

D
Denis Karpov 已提交
1990
	if (mmc_slot(host).name != NULL) {
1991 1992 1993 1994
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
D
Denis Karpov 已提交
1995
	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
1996 1997 1998
		ret = device_create_file(&mmc->class_dev,
					&dev_attr_cover_switch);
		if (ret < 0)
1999
			goto err_slot_name;
2000 2001
	}

D
Denis Karpov 已提交
2002
	omap_hsmmc_debugfs(mmc);
2003 2004
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2005

2006 2007 2008 2009 2010
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
	free_irq(mmc_slot(host).card_detect_irq, host);
2011 2012 2013 2014 2015 2016
err_irq_cd:
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
err_reg:
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
2017 2018 2019
err_irq_cd_init:
	free_irq(host->irq, host);
err_irq:
2020 2021 2022 2023
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);
2024
	pm_runtime_put_sync(host->dev);
2025
	pm_runtime_disable(host->dev);
2026
	clk_put(host->fclk);
2027
	if (host->dbclk) {
2028
		clk_disable_unprepare(host->dbclk);
2029 2030 2031 2032
		clk_put(host->dbclk);
	}
err1:
	iounmap(host->base);
2033 2034 2035
	mmc_free_host(mmc);
err_alloc:
	omap_hsmmc_gpio_free(pdata);
2036
err:
2037 2038 2039
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res)
		release_mem_region(res->start, resource_size(res));
2040 2041 2042
	return ret;
}

B
Bill Pemberton 已提交
2043
static int omap_hsmmc_remove(struct platform_device *pdev)
2044
{
D
Denis Karpov 已提交
2045
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2046 2047
	struct resource *res;

F
Felipe Balbi 已提交
2048 2049 2050 2051 2052 2053 2054 2055 2056
	pm_runtime_get_sync(host->dev);
	mmc_remove_host(host->mmc);
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
	free_irq(host->irq, host);
	if (mmc_slot(host).card_detect_irq)
		free_irq(mmc_slot(host).card_detect_irq, host);
2057

2058 2059 2060 2061 2062
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);

F
Felipe Balbi 已提交
2063 2064 2065
	pm_runtime_put_sync(host->dev);
	pm_runtime_disable(host->dev);
	clk_put(host->fclk);
2066
	if (host->dbclk) {
2067
		clk_disable_unprepare(host->dbclk);
F
Felipe Balbi 已提交
2068
		clk_put(host->dbclk);
2069 2070
	}

2071
	omap_hsmmc_gpio_free(host->pdata);
F
Felipe Balbi 已提交
2072
	iounmap(host->base);
2073
	mmc_free_host(host->mmc);
F
Felipe Balbi 已提交
2074

2075 2076
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res)
2077
		release_mem_region(res->start, resource_size(res));
2078 2079 2080 2081 2082

	return 0;
}

#ifdef CONFIG_PM
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
static int omap_hsmmc_prepare(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (host->pdata->suspend)
		return host->pdata->suspend(dev, host->slot_id);

	return 0;
}

static void omap_hsmmc_complete(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (host->pdata->resume)
		host->pdata->resume(dev, host->slot_id);

}

2102
static int omap_hsmmc_suspend(struct device *dev)
2103 2104
{
	int ret = 0;
F
Felipe Balbi 已提交
2105
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2106

F
Felipe Balbi 已提交
2107
	if (!host)
2108 2109
		return 0;

F
Felipe Balbi 已提交
2110 2111
	if (host && host->suspended)
		return 0;
2112

F
Felipe Balbi 已提交
2113 2114 2115
	pm_runtime_get_sync(host->dev);
	host->suspended = 1;
	ret = mmc_suspend_host(host->mmc);
2116

F
Felipe Balbi 已提交
2117 2118 2119 2120
	if (ret) {
		host->suspended = 0;
		goto err;
	}
2121

F
Felipe Balbi 已提交
2122 2123 2124 2125
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
		omap_hsmmc_disable_irq(host);
		OMAP_HSMMC_WRITE(host->base, HCTL,
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2126
	}
F
Felipe Balbi 已提交
2127

2128
	if (host->dbclk)
2129
		clk_disable_unprepare(host->dbclk);
2130 2131
err:
	pm_runtime_put_sync(host->dev);
2132 2133 2134 2135
	return ret;
}

/* Routine to resume the MMC device */
2136
static int omap_hsmmc_resume(struct device *dev)
2137 2138
{
	int ret = 0;
F
Felipe Balbi 已提交
2139 2140 2141 2142
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (!host)
		return 0;
2143 2144 2145 2146

	if (host && !host->suspended)
		return 0;

F
Felipe Balbi 已提交
2147
	pm_runtime_get_sync(host->dev);
2148

2149
	if (host->dbclk)
2150
		clk_prepare_enable(host->dbclk);
2151

F
Felipe Balbi 已提交
2152 2153
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
		omap_hsmmc_conf_bus_power(host);
2154

F
Felipe Balbi 已提交
2155
	omap_hsmmc_protect_card(host);
2156

F
Felipe Balbi 已提交
2157 2158 2159 2160
	/* Notify the core to resume the host */
	ret = mmc_resume_host(host->mmc);
	if (ret == 0)
		host->suspended = 0;
2161

F
Felipe Balbi 已提交
2162 2163
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2164 2165 2166 2167 2168 2169

	return ret;

}

#else
2170 2171
#define omap_hsmmc_prepare	NULL
#define omap_hsmmc_complete	NULL
D
Denis Karpov 已提交
2172
#define omap_hsmmc_suspend	NULL
2173
#define omap_hsmmc_resume	NULL
2174 2175
#endif

2176 2177 2178 2179 2180 2181
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
F
Felipe Balbi 已提交
2182
	dev_dbg(dev, "disabled\n");
2183 2184 2185 2186 2187 2188 2189 2190 2191 2192

	return 0;
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
F
Felipe Balbi 已提交
2193
	dev_dbg(dev, "enabled\n");
2194 2195 2196 2197

	return 0;
}

2198
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
D
Denis Karpov 已提交
2199 2200
	.suspend	= omap_hsmmc_suspend,
	.resume		= omap_hsmmc_resume,
2201 2202
	.prepare	= omap_hsmmc_prepare,
	.complete	= omap_hsmmc_complete,
2203 2204
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2205 2206 2207
};

static struct platform_driver omap_hsmmc_driver = {
2208
	.probe		= omap_hsmmc_probe,
B
Bill Pemberton 已提交
2209
	.remove		= omap_hsmmc_remove,
2210 2211 2212
	.driver		= {
		.name = DRIVER_NAME,
		.owner = THIS_MODULE,
2213
		.pm = &omap_hsmmc_dev_pm_ops,
2214
		.of_match_table = of_match_ptr(omap_mmc_of_match),
2215 2216 2217
	},
};

2218
module_platform_driver(omap_hsmmc_driver);
2219 2220 2221 2222
MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");