omap_hsmmc.c 62.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20
#include <linux/kernel.h>
21
#include <linux/debugfs.h>
22
#include <linux/dmaengine.h>
23
#include <linux/seq_file.h>
24
#include <linux/sizes.h>
25 26 27 28 29 30
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/timer.h>
#include <linux/clk.h>
31
#include <linux/of.h>
32
#include <linux/of_irq.h>
33 34
#include <linux/of_gpio.h>
#include <linux/of_device.h>
35
#include <linux/omap-dmaengine.h>
36
#include <linux/mmc/host.h>
37
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
38
#include <linux/mmc/mmc.h>
39
#include <linux/io.h>
40
#include <linux/irq.h>
41 42
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
43
#include <linux/pinctrl/consumer.h>
44
#include <linux/pm_runtime.h>
45
#include <linux/platform_data/hsmmc-omap.h>
46 47

/* OMAP HSMMC Host Controller Registers */
48
#define OMAP_HSMMC_SYSSTATUS	0x0014
49
#define OMAP_HSMMC_CON		0x002C
50
#define OMAP_HSMMC_SDMASA	0x0100
51 52 53 54 55 56 57 58
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
59
#define OMAP_HSMMC_PSTATE	0x0124
60 61 62 63 64
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
65
#define OMAP_HSMMC_AC12		0x013C
66 67 68 69
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
70
#define HSS			(1 << 21)
71 72
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
73
#define SDVS33			(0x7 << 9)
74
#define SDVS_MASK		0x00000E00
75 76 77 78 79 80 81 82
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
83
#define CLKD_MAX		0x3FF		/* max clock divisor: 1023 */
84 85 86 87 88
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INIT_STREAM		(1 << 1)
89
#define ACEN_ACMD23		(2 << 2)
90 91
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
92
#define DMAE			0x1
93 94 95
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
96
#define HSPE			(1 << 2)
97
#define IWE			(1 << 24)
B
Balaji T K 已提交
98
#define DDR			(1 << 19)
99 100
#define CLKEXTFREE		(1 << 16)
#define CTPL			(1 << 11)
101
#define DW8			(1 << 5)
102 103 104 105 106 107
#define OD			0x1
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
108
#define SOFTRESET		(1 << 1)
109

110 111 112
/* PSTATE */
#define DLEV_DAT(x)		(1 << (20 + (x)))

113 114 115 116 117
/* Interrupt masks for IE and ISE register */
#define CC_EN			(1 << 0)
#define TC_EN			(1 << 1)
#define BWR_EN			(1 << 4)
#define BRR_EN			(1 << 5)
118
#define CIRQ_EN			(1 << 8)
119 120 121 122 123 124 125 126
#define ERR_EN			(1 << 15)
#define CTO_EN			(1 << 16)
#define CCRC_EN			(1 << 17)
#define CEB_EN			(1 << 18)
#define CIE_EN			(1 << 19)
#define DTO_EN			(1 << 20)
#define DCRC_EN			(1 << 21)
#define DEB_EN			(1 << 22)
127
#define ACE_EN			(1 << 24)
128 129 130
#define CERR_EN			(1 << 28)
#define BADA_EN			(1 << 29)

131
#define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
132 133 134
		DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
		BRR_EN | BWR_EN | TC_EN | CC_EN)

135 136 137 138 139 140 141
#define CNI	(1 << 7)
#define ACIE	(1 << 4)
#define ACEB	(1 << 3)
#define ACCE	(1 << 2)
#define ACTO	(1 << 1)
#define ACNE	(1 << 0)

142
#define MMC_AUTOSUSPEND_DELAY	100
143 144
#define MMC_TIMEOUT_MS		20		/* 20 mSec */
#define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
145 146
#define OMAP_MMC_MIN_CLOCK	400000
#define OMAP_MMC_MAX_CLOCK	52000000
147
#define DRIVER_NAME		"omap_hsmmc"
148

149 150 151 152
#define VDD_1V8			1800000		/* 180000 uV */
#define VDD_3V0			3000000		/* 300000 uV */
#define VDD_165_195		(ffs(MMC_VDD_165_195) - 1)

153 154 155 156 157
/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
158
#define mmc_pdata(host)		host->pdata
159 160 161 162 163 164 165 166 167 168

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

169 170 171 172 173
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
174
struct omap_hsmmc_host {
175 176 177 178 179 180 181
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
182 183 184 185 186 187 188 189 190
	/*
	 * vcc == configured supply
	 * vcc_aux == optional
	 *   -	MMC1, supply for DAT4..DAT7
	 *   -	MMC2/MMC2, external level shifter voltage supply, for
	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
	 */
	struct	regulator	*vcc;
	struct	regulator	*vcc_aux;
191 192
	struct	regulator	*pbias;
	bool			pbias_enabled;
193 194
	void	__iomem		*base;
	resource_size_t		mapbase;
195
	spinlock_t		irq_lock; /* Prevent races with irq handler */
196
	unsigned int		dma_len;
197
	unsigned int		dma_sg_idx;
198
	unsigned char		bus_mode;
199
	unsigned char		power_mode;
200
	int			suspended;
201 202 203 204
	u32			con;
	u32			hctl;
	u32			sysctl;
	u32			capa;
205
	int			irq;
206
	int			wake_irq;
207
	int			use_dma, dma_ch;
208 209
	struct dma_chan		*tx_chan;
	struct dma_chan		*rx_chan;
210
	int			response_busy;
211
	int			context_loss;
212 213
	int			protect_card;
	int			reqs_blocked;
214
	int			use_reg;
215
	int			req_in_progress;
216
	unsigned long		clk_rate;
217
	unsigned int		flags;
218 219 220
#define AUTO_CMD23		(1 << 0)        /* Auto CMD23 support */
#define HSMMC_SDIO_IRQ_ENABLED	(1 << 1)        /* SDIO irq enabled */
#define HSMMC_WAKE_IRQ_ENABLED	(1 << 2)
221
	struct omap_hsmmc_next	next_data;
222
	struct	omap_hsmmc_platform_data	*pdata;
223 224

	/* To handle board related suspend/resume functionality for MMC */
225 226
	int (*suspend)(struct device *dev);
	int (*resume)(struct device *dev);
227 228 229 230 231 232 233

	/* return MMC cover switch state, can be NULL if not supported.
	 *
	 * possible return values:
	 *   0 - closed
	 *   1 - open
	 */
234
	int (*get_cover_state)(struct device *dev);
235 236 237 238

	/* Card detection IRQs */
	int card_detect_irq;

239 240
	int (*card_detect)(struct device *dev);
	int (*get_ro)(struct device *dev);
241

242 243
};

244 245 246 247 248
struct omap_mmc_of_data {
	u32 reg_offset;
	u8 controller_flags;
};

B
Balaji T K 已提交
249 250
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);

251
static int omap_hsmmc_card_detect(struct device *dev)
252
{
253
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
254
	struct omap_hsmmc_platform_data *mmc = host->pdata;
255 256

	/* NOTE: assumes card detect signal is active-low */
257
	return !gpio_get_value_cansleep(mmc->switch_pin);
258 259
}

260
static int omap_hsmmc_get_wp(struct device *dev)
261
{
262
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
263
	struct omap_hsmmc_platform_data *mmc = host->pdata;
264 265

	/* NOTE: assumes write protect signal is active-high */
266
	return gpio_get_value_cansleep(mmc->gpio_wp);
267 268
}

269
static int omap_hsmmc_get_cover_state(struct device *dev)
270
{
271
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
272
	struct omap_hsmmc_platform_data *mmc = host->pdata;
273 274

	/* NOTE: assumes card detect signal is active-low */
275
	return !gpio_get_value_cansleep(mmc->switch_pin);
276 277 278 279
}

#ifdef CONFIG_PM

280
static int omap_hsmmc_suspend_cdirq(struct device *dev)
281
{
282
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
283

284
	disable_irq(host->card_detect_irq);
285 286 287
	return 0;
}

288
static int omap_hsmmc_resume_cdirq(struct device *dev)
289
{
290
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
291

292
	enable_irq(host->card_detect_irq);
293 294 295 296 297 298 299 300 301 302
	return 0;
}

#else

#define omap_hsmmc_suspend_cdirq	NULL
#define omap_hsmmc_resume_cdirq		NULL

#endif

303 304
#ifdef CONFIG_REGULATOR

305
static int omap_hsmmc_set_power(struct device *dev, int power_on, int vdd)
306 307 308 309 310 311 312 313 314 315 316 317
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret = 0;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;

318
	if (mmc_pdata(host)->before_set_reg)
319
		mmc_pdata(host)->before_set_reg(dev, power_on, vdd);
320

321 322 323 324 325 326 327 328 329
	if (host->pbias) {
		if (host->pbias_enabled == 1) {
			ret = regulator_disable(host->pbias);
			if (!ret)
				host->pbias_enabled = 0;
		}
		regulator_set_voltage(host->pbias, VDD_3V0, VDD_3V0);
	}

330 331 332 333 334 335 336 337 338 339 340 341 342 343
	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
344 345
		if (host->vcc)
			ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
346 347 348
		/* Enable interface voltage rail, if needed */
		if (ret == 0 && host->vcc_aux) {
			ret = regulator_enable(host->vcc_aux);
349
			if (ret < 0 && host->vcc)
350 351
				ret = mmc_regulator_set_ocr(host->mmc,
							host->vcc, 0);
352 353
		}
	} else {
354
		/* Shut down the rail */
355 356
		if (host->vcc_aux)
			ret = regulator_disable(host->vcc_aux);
357
		if (host->vcc) {
358 359 360 361
			/* Then proceed to shut down the local regulator */
			ret = mmc_regulator_set_ocr(host->mmc,
						host->vcc, 0);
		}
362 363
	}

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
	if (host->pbias) {
		if (vdd <= VDD_165_195)
			ret = regulator_set_voltage(host->pbias, VDD_1V8,
								VDD_1V8);
		else
			ret = regulator_set_voltage(host->pbias, VDD_3V0,
								VDD_3V0);
		if (ret < 0)
			goto error_set_power;

		if (host->pbias_enabled == 0) {
			ret = regulator_enable(host->pbias);
			if (!ret)
				host->pbias_enabled = 1;
		}
	}

381
	if (mmc_pdata(host)->after_set_reg)
382
		mmc_pdata(host)->after_set_reg(dev, power_on, vdd);
383

384
error_set_power:
385 386 387 388 389 390
	return ret;
}

static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	struct regulator *reg;
391
	int ocr_value = 0;
392

393
	reg = devm_regulator_get(host->dev, "vmmc");
394
	if (IS_ERR(reg)) {
395 396
		dev_err(host->dev, "unable to get vmmc regulator %ld\n",
			PTR_ERR(reg));
397
		return PTR_ERR(reg);
398 399
	} else {
		host->vcc = reg;
400
		ocr_value = mmc_regulator_get_ocrmask(reg);
401 402
		if (!mmc_pdata(host)->ocr_mask) {
			mmc_pdata(host)->ocr_mask = ocr_value;
403
		} else {
404
			if (!(mmc_pdata(host)->ocr_mask & ocr_value)) {
405
				dev_err(host->dev, "ocrmask %x is not supported\n",
406 407
					mmc_pdata(host)->ocr_mask);
				mmc_pdata(host)->ocr_mask = 0;
408 409 410
				return -EINVAL;
			}
		}
411
	}
412
	mmc_pdata(host)->set_power = omap_hsmmc_set_power;
413

414 415 416 417
	/* Allow an aux regulator */
	reg = devm_regulator_get_optional(host->dev, "vmmc_aux");
	host->vcc_aux = IS_ERR(reg) ? NULL : reg;

418 419 420
	reg = devm_regulator_get_optional(host->dev, "pbias");
	host->pbias = IS_ERR(reg) ? NULL : reg;

421
	/* For eMMC do not power off when not in sleep state */
422
	if (mmc_pdata(host)->no_regulator_off_init)
423 424 425 426 427 428 429
		return 0;
	/*
	 * To disable boot_on regulator, enable regulator
	 * to increase usecount and then disable it.
	 */
	if ((host->vcc && regulator_is_enabled(host->vcc) > 0) ||
	    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
430
		int vdd = ffs(mmc_pdata(host)->ocr_mask) - 1;
431

432 433
		mmc_pdata(host)->set_power(host->dev, 1, vdd);
		mmc_pdata(host)->set_power(host->dev, 0, 0);
434 435 436 437 438 439 440
	}

	return 0;
}

static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
441
	mmc_pdata(host)->set_power = NULL;
442 443
}

444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
static inline int omap_hsmmc_have_reg(void)
{
	return 1;
}

#else

static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	return -EINVAL;
}

static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
}

static inline int omap_hsmmc_have_reg(void)
{
	return 0;
}

#endif

467 468
static int omap_hsmmc_gpio_init(struct omap_hsmmc_host *host,
				struct omap_hsmmc_platform_data *pdata)
469 470 471
{
	int ret;

472 473
	if (gpio_is_valid(pdata->switch_pin)) {
		if (pdata->cover)
474 475
			host->get_cover_state =
				omap_hsmmc_get_cover_state;
476
		else
477 478
			host->card_detect = omap_hsmmc_card_detect;
		host->card_detect_irq =
479 480
				gpio_to_irq(pdata->switch_pin);
		ret = gpio_request(pdata->switch_pin, "mmc_cd");
481 482
		if (ret)
			return ret;
483
		ret = gpio_direction_input(pdata->switch_pin);
484 485
		if (ret)
			goto err_free_sp;
486 487 488
	} else {
		pdata->switch_pin = -EINVAL;
	}
489

490
	if (gpio_is_valid(pdata->gpio_wp)) {
491
		host->get_ro = omap_hsmmc_get_wp;
492
		ret = gpio_request(pdata->gpio_wp, "mmc_wp");
493 494
		if (ret)
			goto err_free_cd;
495
		ret = gpio_direction_input(pdata->gpio_wp);
496 497
		if (ret)
			goto err_free_wp;
498 499 500
	} else {
		pdata->gpio_wp = -EINVAL;
	}
501 502 503 504

	return 0;

err_free_wp:
505
	gpio_free(pdata->gpio_wp);
506
err_free_cd:
507
	if (gpio_is_valid(pdata->switch_pin))
508
err_free_sp:
509
		gpio_free(pdata->switch_pin);
510 511 512
	return ret;
}

513 514
static void omap_hsmmc_gpio_free(struct omap_hsmmc_host *host,
				 struct omap_hsmmc_platform_data *pdata)
515
{
516 517 518 519
	if (gpio_is_valid(pdata->gpio_wp))
		gpio_free(pdata->gpio_wp);
	if (gpio_is_valid(pdata->switch_pin))
		gpio_free(pdata->switch_pin);
520 521
}

522 523 524 525 526 527 528 529 530
/*
 * Start clock to the card
 */
static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
}

531 532 533
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
534
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
535 536 537 538
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
M
Masanari Iida 已提交
539
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
540 541
}

A
Adrian Hunter 已提交
542 543
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
544
{
545 546
	u32 irq_mask = INT_EN_MASK;
	unsigned long flags;
547 548

	if (host->use_dma)
549
		irq_mask &= ~(BRR_EN | BWR_EN);
550

A
Adrian Hunter 已提交
551 552
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
553
		irq_mask &= ~DTO_EN;
A
Adrian Hunter 已提交
554

555
	spin_lock_irqsave(&host->irq_lock, flags);
556 557
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
558 559 560 561

	/* latch pending CIRQ, but don't signal MMC core */
	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
		irq_mask |= CIRQ_EN;
562
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
563
	spin_unlock_irqrestore(&host->irq_lock, flags);
564 565 566 567
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
568 569 570 571 572 573 574 575 576
	u32 irq_mask = 0;
	unsigned long flags;

	spin_lock_irqsave(&host->irq_lock, flags);
	/* no transfer running but need to keep cirq if enabled */
	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
		irq_mask |= CIRQ_EN;
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
577
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
578
	spin_unlock_irqrestore(&host->irq_lock, flags);
579 580
}

581
/* Calculate divisor for the given clock frequency */
582
static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
583 584 585 586
{
	u16 dsor = 0;

	if (ios->clock) {
587
		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
588 589
		if (dsor > CLKD_MAX)
			dsor = CLKD_MAX;
590 591 592 593 594
	}

	return dsor;
}

595 596 597 598 599
static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	unsigned long regval;
	unsigned long timeout;
600
	unsigned long clkdiv;
601

602
	dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
603 604 605 606 607

	omap_hsmmc_stop_clock(host);

	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK | DTO_MASK);
608 609
	clkdiv = calc_divisor(host, ios);
	regval = regval | (clkdiv << 6) | (DTO << 16);
610 611 612 613 614 615 616 617 618 619
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		cpu_relax();

620 621 622 623 624 625 626 627 628
	/*
	 * Enable High-Speed Support
	 * Pre-Requisites
	 *	- Controller should support High-Speed-Enable Bit
	 *	- Controller should not be using DDR Mode
	 *	- Controller should advertise that it supports High Speed
	 *	  in capabilities register
	 *	- MMC/SD clock coming out of controller > 25MHz
	 */
629
	if ((mmc_pdata(host)->features & HSMMC_HAS_HSPE_SUPPORT) &&
630
	    (ios->timing != MMC_TIMING_MMC_DDR52) &&
631 632 633 634 635 636 637 638 639 640
	    ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
		regval = OMAP_HSMMC_READ(host->base, HCTL);
		if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
			regval |= HSPE;
		else
			regval &= ~HSPE;

		OMAP_HSMMC_WRITE(host->base, HCTL, regval);
	}

641 642 643
	omap_hsmmc_start_clock(host);
}

644 645 646 647 648 649
static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
650
	if (ios->timing == MMC_TIMING_MMC_DDR52)
B
Balaji T K 已提交
651 652 653
		con |= DDR;	/* configure in DDR mode */
	else
		con &= ~DDR;
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}
}

static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
}

683 684 685 686 687 688
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
689
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
690 691
{
	struct mmc_ios *ios = &host->mmc->ios;
692
	u32 hctl, capa;
693 694
	unsigned long timeout;

695 696 697 698 699 700 701 702
	if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
	    host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
	    host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
	    host->capa == OMAP_HSMMC_READ(host->base, CAPA))
		return 0;

	host->context_loss++;

703
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
704 705 706 707 708 709 710 711 712 713 714
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

715 716 717
	if (host->mmc->caps & MMC_CAP_SDIO_IRQ)
		hctl |= IWE;

718 719 720 721 722 723 724 725 726 727 728 729 730 731
	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

732 733 734
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
735 736 737 738 739

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

740
	omap_hsmmc_set_bus_width(host);
741

742
	omap_hsmmc_set_clock(host);
743

744 745
	omap_hsmmc_set_bus_mode(host);

746
out:
747 748
	dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
		host->context_loss);
749 750 751 752 753 754
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
755
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
756
{
757 758 759 760
	host->con =  OMAP_HSMMC_READ(host->base, CON);
	host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
	host->sysctl =  OMAP_HSMMC_READ(host->base, SYSCTL);
	host->capa = OMAP_HSMMC_READ(host->base, CAPA);
761 762 763 764
}

#else

D
Denis Karpov 已提交
765
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
766 767 768 769
{
	return 0;
}

D
Denis Karpov 已提交
770
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
771 772 773 774 775
{
}

#endif

776 777 778 779
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
780
static void send_init_stream(struct omap_hsmmc_host *host)
781 782 783 784
{
	int reg = 0;
	unsigned long timeout;

785 786 787
	if (host->protect_card)
		return;

788
	disable_irq(host->irq);
789 790

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
791 792 793 794 795
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
796 797
	while ((reg != CC_EN) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
798 799 800

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
801 802 803 804

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

805 806 807 808
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
809
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
810 811 812
{
	int r = 1;

813
	if (host->get_cover_state)
814
		r = host->get_cover_state(host->dev);
815 816 817 818
	return r;
}

static ssize_t
D
Denis Karpov 已提交
819
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
820 821 822
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
823
	struct omap_hsmmc_host *host = mmc_priv(mmc);
824

D
Denis Karpov 已提交
825 826
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
827 828
}

D
Denis Karpov 已提交
829
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
830 831

static ssize_t
D
Denis Karpov 已提交
832
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
833 834 835
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
836
	struct omap_hsmmc_host *host = mmc_priv(mmc);
837

838
	return sprintf(buf, "%s\n", mmc_pdata(host)->name);
839 840
}

D
Denis Karpov 已提交
841
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
842 843 844 845 846

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
847
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
848 849 850 851
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

852
	dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
853 854 855
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
856
	omap_hsmmc_enable_irq(host, cmd);
857

858
	host->response_busy = 0;
859 860 861
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
862 863 864 865
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
866 867 868 869 870 871 872 873 874 875 876 877 878
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

879 880 881 882 883
	if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
	    host->mrq->sbc) {
		cmdreg |= ACEN_ACMD23;
		OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
	}
884 885 886 887 888 889 890 891 892
	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
893
		cmdreg |= DMAE;
894

895
	host->req_in_progress = 1;
896

897 898 899 900
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

901
static int
D
Denis Karpov 已提交
902
omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
903 904 905 906 907 908 909
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

910 911 912 913 914 915
static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
	struct mmc_data *data)
{
	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
}

916 917 918
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;
919
	unsigned long flags;
920

921
	spin_lock_irqsave(&host->irq_lock, flags);
922 923
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
924
	spin_unlock_irqrestore(&host->irq_lock, flags);
925 926 927 928 929 930 931 932 933

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

934 935 936 937
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
938
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
939
{
940 941 942
	if (!data) {
		struct mmc_request *mrq = host->mrq;

943 944 945 946 947 948 949
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

950
		omap_hsmmc_request_done(host, mrq);
951 952 953
		return;
	}

954 955 956 957 958 959 960
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

B
Balaji T K 已提交
961 962 963
	if (data->stop && (data->error || !host->mrq->sbc))
		omap_hsmmc_start_command(host, data->stop, NULL);
	else
964
		omap_hsmmc_request_done(host, data->mrq);
965 966 967 968 969 970
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
971
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
972
{
B
Balaji T K 已提交
973
	if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
974
	    !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
975
		host->cmd = NULL;
B
Balaji T K 已提交
976 977 978 979 980 981
		omap_hsmmc_start_dma_transfer(host);
		omap_hsmmc_start_command(host, host->mrq->cmd,
						host->mrq->data);
		return;
	}

982 983
	host->cmd = NULL;

984 985 986 987 988 989 990 991 992 993 994 995
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
996
	if ((host->data == NULL && !host->response_busy) || cmd->error)
997
		omap_hsmmc_request_done(host, host->mrq);
998 999 1000 1001 1002
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
1003
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
1004
{
1005
	int dma_ch;
1006
	unsigned long flags;
1007

1008
	host->data->error = errno;
1009

1010
	spin_lock_irqsave(&host->irq_lock, flags);
1011 1012
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
1013
	spin_unlock_irqrestore(&host->irq_lock, flags);
1014 1015

	if (host->use_dma && dma_ch != -1) {
1016 1017 1018 1019 1020
		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);

		dmaengine_terminate_all(chan);
		dma_unmap_sg(chan->device->dev,
			host->data->sg, host->data->sg_len,
D
Denis Karpov 已提交
1021
			omap_hsmmc_get_dma_dir(host, host->data));
1022

1023
		host->data->host_cookie = 0;
1024 1025 1026 1027 1028 1029 1030 1031
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
1032
static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
1033 1034
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
1035
	static const char *omap_hsmmc_status_bits[] = {
1036 1037 1038 1039
		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
1040 1041 1042 1043 1044 1045 1046 1047
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
1048
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
1049
		if (status & (1 << i)) {
D
Denis Karpov 已提交
1050
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
1051 1052 1053
			buf += len;
		}

1054
	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
1055
}
1056 1057 1058 1059 1060
#else
static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
					     u32 status)
{
}
1061 1062
#endif  /* CONFIG_MMC_DEBUG */

1063 1064 1065 1066 1067 1068 1069
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
1070 1071
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
1072 1073
{
	unsigned long i = 0;
1074
	unsigned long limit = MMC_TIMEOUT_US;
1075 1076 1077 1078

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

1079 1080 1081 1082
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
1083
	if (mmc_pdata(host)->features & HSMMC_HAS_UPDATED_RESET) {
1084
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
1085
					&& (i++ < limit))
1086
			udelay(1);
1087 1088 1089
	}
	i = 0;

1090 1091
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
1092
		udelay(1);
1093 1094 1095 1096 1097 1098

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
1099

1100 1101
static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
					int err, int end_cmd)
1102
{
1103
	if (end_cmd) {
1104
		omap_hsmmc_reset_controller_fsm(host, SRC);
1105 1106 1107
		if (host->cmd)
			host->cmd->error = err;
	}
1108 1109 1110 1111

	if (host->data) {
		omap_hsmmc_reset_controller_fsm(host, SRD);
		omap_hsmmc_dma_cleanup(host, err);
1112 1113
	} else if (host->mrq && host->mrq->cmd)
		host->mrq->cmd->error = err;
1114 1115
}

1116
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1117 1118
{
	struct mmc_data *data;
1119
	int end_cmd = 0, end_trans = 0;
1120
	int error = 0;
1121

1122
	data = host->data;
1123
	dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
1124

1125
	if (status & ERR_EN) {
1126
		omap_hsmmc_dbg_report_irq(host, status);
1127

1128
		if (status & (CTO_EN | CCRC_EN))
1129
			end_cmd = 1;
1130
		if (status & (CTO_EN | DTO_EN))
1131
			hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
1132
		else if (status & (CCRC_EN | DCRC_EN))
1133
			hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1134

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
		if (status & ACE_EN) {
			u32 ac12;
			ac12 = OMAP_HSMMC_READ(host->base, AC12);
			if (!(ac12 & ACNE) && host->mrq->sbc) {
				end_cmd = 1;
				if (ac12 & ACTO)
					error =  -ETIMEDOUT;
				else if (ac12 & (ACCE | ACEB | ACIE))
					error = -EILSEQ;
				host->mrq->sbc->error = error;
				hsmmc_command_incomplete(host, error, end_cmd);
			}
			dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
		}
1149
		if (host->data || host->response_busy) {
1150
			end_trans = !end_cmd;
1151
			host->response_busy = 0;
1152 1153 1154
		}
	}

1155
	OMAP_HSMMC_WRITE(host->base, STAT, status);
1156
	if (end_cmd || ((status & CC_EN) && host->cmd))
D
Denis Karpov 已提交
1157
		omap_hsmmc_cmd_done(host, host->cmd);
1158
	if ((end_trans || (status & TC_EN)) && host->mrq)
D
Denis Karpov 已提交
1159
		omap_hsmmc_xfer_done(host, data);
1160
}
1161

1162 1163 1164 1165 1166 1167 1168 1169 1170
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
1171 1172 1173 1174 1175 1176
	while (status & (INT_EN_MASK | CIRQ_EN)) {
		if (host->req_in_progress)
			omap_hsmmc_do_irq(host, status);

		if (status & CIRQ_EN)
			mmc_signal_sdio_irq(host->mmc);
1177

1178 1179
		/* Flush posted write */
		status = OMAP_HSMMC_READ(host->base, STAT);
1180
	}
1181

1182 1183 1184
	return IRQ_HANDLED;
}

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
static irqreturn_t omap_hsmmc_wake_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;

	/* cirq is level triggered, disable to avoid infinite loop */
	spin_lock(&host->irq_lock);
	if (host->flags & HSMMC_WAKE_IRQ_ENABLED) {
		disable_irq_nosync(host->wake_irq);
		host->flags &= ~HSMMC_WAKE_IRQ_ENABLED;
	}
	spin_unlock(&host->irq_lock);
	pm_request_resume(host->dev); /* no use counter */

	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1201
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1214
/*
1215 1216 1217 1218 1219
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1220
 */
D
Denis Karpov 已提交
1221
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1222 1223 1224 1225 1226
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1227
	pm_runtime_put_sync(host->dev);
1228
	if (host->dbclk)
1229
		clk_disable_unprepare(host->dbclk);
1230 1231

	/* Turn the power off */
1232
	ret = mmc_pdata(host)->set_power(host->dev, 0, 0);
1233 1234

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1235
	if (!ret)
1236
		ret = mmc_pdata(host)->set_power(host->dev, 1, vdd);
1237
	pm_runtime_get_sync(host->dev);
1238
	if (host->dbclk)
1239
		clk_prepare_enable(host->dbclk);
1240

1241 1242 1243 1244 1245 1246
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1247

1248 1249 1250
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1251
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1252
	 *
1253 1254 1255 1256 1257 1258 1259 1260 1261
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1262
	 */
1263
	if ((1 << vdd) <= MMC_VDD_23_24)
1264
		reg_val |= SDVS18;
1265 1266
	else
		reg_val |= SDVS30;
1267 1268

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1269
	set_sd_bus_power(host);
1270 1271 1272

	return 0;
err:
1273
	dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1274 1275 1276
	return ret;
}

1277 1278 1279
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
1280
	if (!host->get_cover_state)
1281 1282 1283
		return;

	host->reqs_blocked = 0;
1284
	if (host->get_cover_state(host->dev)) {
1285
		if (host->protect_card) {
1286
			dev_info(host->dev, "%s: cover is closed, "
1287 1288 1289 1290 1291 1292
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
1293
			dev_info(host->dev, "%s: cover is open, "
1294 1295 1296 1297 1298 1299 1300
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1301
/*
1302
 * irq handler to notify the core about card insertion/removal
1303
 */
1304
static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1305
{
1306
	struct omap_hsmmc_host *host = dev_id;
1307 1308 1309
	int carddetect;

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1310

1311
	if (host->card_detect)
1312
		carddetect = host->card_detect(host->dev);
1313 1314
	else {
		omap_hsmmc_protect_card(host);
1315
		carddetect = -ENOSYS;
1316
	}
1317

1318
	if (carddetect)
1319
		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1320
	else
1321 1322 1323 1324
		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
	return IRQ_HANDLED;
}

1325
static void omap_hsmmc_dma_callback(void *param)
1326
{
1327 1328
	struct omap_hsmmc_host *host = param;
	struct dma_chan *chan;
1329
	struct mmc_data *data;
1330
	int req_in_progress;
1331

1332
	spin_lock_irq(&host->irq_lock);
1333
	if (host->dma_ch < 0) {
1334
		spin_unlock_irq(&host->irq_lock);
1335
		return;
1336
	}
1337

1338
	data = host->mrq->data;
1339
	chan = omap_hsmmc_get_dma_chan(host, data);
1340
	if (!data->host_cookie)
1341 1342
		dma_unmap_sg(chan->device->dev,
			     data->sg, data->sg_len,
1343
			     omap_hsmmc_get_dma_dir(host, data));
1344 1345

	req_in_progress = host->req_in_progress;
1346
	host->dma_ch = -1;
1347
	spin_unlock_irq(&host->irq_lock);
1348 1349 1350 1351 1352 1353 1354 1355

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
	}
1356 1357
}

1358 1359
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
1360
				       struct omap_hsmmc_next *next,
1361
				       struct dma_chan *chan)
1362 1363 1364 1365 1366
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
1367
		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
1368 1369 1370 1371 1372 1373
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
1374
	if (next || data->host_cookie != host->next_data.cookie) {
1375
		dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
				     omap_hsmmc_get_dma_dir(host, data));

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1396 1397 1398
/*
 * Routine to configure and start DMA for the MMC card
 */
B
Balaji T K 已提交
1399
static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
D
Denis Karpov 已提交
1400
					struct mmc_request *req)
1401
{
1402 1403 1404
	struct dma_slave_config cfg;
	struct dma_async_tx_descriptor *tx;
	int ret = 0, i;
1405
	struct mmc_data *data = req->data;
1406
	struct dma_chan *chan;
1407

1408
	/* Sanity check: all the SG entries must be aligned by block size. */
1409
	for (i = 0; i < data->sg_len; i++) {
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1422
	BUG_ON(host->dma_ch != -1);
1423

1424 1425
	chan = omap_hsmmc_get_dma_chan(host, data);

1426 1427 1428 1429 1430 1431
	cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_maxburst = data->blksz / 4;
	cfg.dst_maxburst = data->blksz / 4;
1432

1433 1434
	ret = dmaengine_slave_config(chan, &cfg);
	if (ret)
1435
		return ret;
1436

1437
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1438 1439
	if (ret)
		return ret;
1440

1441 1442 1443 1444 1445 1446 1447 1448
	tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
		data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx) {
		dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
		/* FIXME: cleanup */
		return -1;
	}
1449

1450 1451
	tx->callback = omap_hsmmc_dma_callback;
	tx->callback_param = host;
1452

1453 1454
	/* Does not fail */
	dmaengine_submit(tx);
1455

1456
	host->dma_ch = 1;
1457

1458 1459 1460
	return 0;
}

D
Denis Karpov 已提交
1461
static void set_data_timeout(struct omap_hsmmc_host *host,
1462 1463
			     unsigned int timeout_ns,
			     unsigned int timeout_clks)
1464 1465 1466 1467 1468 1469 1470 1471 1472
{
	unsigned int timeout, cycle_ns;
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

1473
	cycle_ns = 1000000000 / (host->clk_rate / clkd);
1474 1475
	timeout = timeout_ns / cycle_ns;
	timeout += timeout_clks;
1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

B
Balaji T K 已提交
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
{
	struct mmc_request *req = host->mrq;
	struct dma_chan *chan;

	if (!req->data)
		return;
	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
				| (req->data->blocks << 16));
	set_data_timeout(host, req->data->timeout_ns,
				req->data->timeout_clks);
	chan = omap_hsmmc_get_dma_chan(host, req->data);
	dma_async_issue_pending(chan);
}

1513 1514 1515 1516
/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1517
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1518 1519 1520 1521 1522 1523
{
	int ret;
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1524 1525 1526 1527 1528 1529
		/*
		 * Set an arbitrary 100ms data timeout for commands with
		 * busy signal.
		 */
		if (req->cmd->flags & MMC_RSP_BUSY)
			set_data_timeout(host, 100000000U, 0);
1530 1531 1532 1533
		return 0;
	}

	if (host->use_dma) {
B
Balaji T K 已提交
1534
		ret = omap_hsmmc_setup_dma_transfer(host, req);
1535
		if (ret != 0) {
1536
			dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
1537 1538 1539 1540 1541 1542
			return ret;
		}
	}
	return 0;
}

1543 1544 1545 1546 1547 1548
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

1549
	if (host->use_dma && data->host_cookie) {
1550 1551
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);

1552 1553
		dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
		data->host_cookie = 0;
	}
}

static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

1568 1569 1570
	if (host->use_dma) {
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);

1571
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
1572
						&host->next_data, c))
1573
			mrq->data->host_cookie = 0;
1574
	}
1575 1576
}

1577 1578 1579
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1580
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1581
{
D
Denis Karpov 已提交
1582
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1583
	int err;
1584

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1606 1607
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
1608
	host->clk_rate = clk_get_rate(host->fclk);
D
Denis Karpov 已提交
1609
	err = omap_hsmmc_prepare_data(host, req);
1610 1611 1612 1613 1614 1615 1616 1617
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
		return;
	}
1618
	if (req->sbc && !(host->flags & AUTO_CMD23)) {
B
Balaji T K 已提交
1619 1620 1621
		omap_hsmmc_start_command(host, req->sbc, NULL);
		return;
	}
1622

B
Balaji T K 已提交
1623
	omap_hsmmc_start_dma_transfer(host);
D
Denis Karpov 已提交
1624
	omap_hsmmc_start_command(host, req->cmd, req->data);
1625 1626 1627
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1628
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1629
{
D
Denis Karpov 已提交
1630
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1631
	int do_send_init_stream = 0;
1632

1633
	pm_runtime_get_sync(host->dev);
1634

1635 1636 1637
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
1638
			mmc_pdata(host)->set_power(host->dev, 0, 0);
1639 1640
			break;
		case MMC_POWER_UP:
1641
			mmc_pdata(host)->set_power(host->dev, 1, ios->vdd);
1642 1643 1644 1645 1646 1647
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1648 1649
	}

1650 1651
	/* FIXME: set registers based only on changes to ios */

1652
	omap_hsmmc_set_bus_width(host);
1653

1654
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1655 1656 1657
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1658
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
1659
			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
1660 1661 1662 1663 1664 1665
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1666 1667
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1668 1669 1670 1671
						"Switch operation failed\n");
		}
	}

1672
	omap_hsmmc_set_clock(host);
1673

1674
	if (do_send_init_stream)
1675 1676
		send_init_stream(host);

1677
	omap_hsmmc_set_bus_mode(host);
1678

1679
	pm_runtime_put_autosuspend(host->dev);
1680 1681 1682 1683
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1684
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1685

1686
	if (!host->card_detect)
1687
		return -ENOSYS;
1688
	return host->card_detect(host->dev);
1689 1690 1691 1692
}

static int omap_hsmmc_get_ro(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1693
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1694

1695
	if (!host->get_ro)
1696
		return -ENOSYS;
1697
	return host->get_ro(host->dev);
1698 1699
}

1700 1701 1702 1703
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

1704 1705
	if (mmc_pdata(host)->init_card)
		mmc_pdata(host)->init_card(card);
1706 1707
}

1708 1709 1710
static void omap_hsmmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1711
	u32 irq_mask, con;
1712 1713 1714 1715
	unsigned long flags;

	spin_lock_irqsave(&host->irq_lock, flags);

1716
	con = OMAP_HSMMC_READ(host->base, CON);
1717 1718 1719 1720
	irq_mask = OMAP_HSMMC_READ(host->base, ISE);
	if (enable) {
		host->flags |= HSMMC_SDIO_IRQ_ENABLED;
		irq_mask |= CIRQ_EN;
1721
		con |= CTPL | CLKEXTFREE;
1722 1723 1724
	} else {
		host->flags &= ~HSMMC_SDIO_IRQ_ENABLED;
		irq_mask &= ~CIRQ_EN;
1725
		con &= ~(CTPL | CLKEXTFREE);
1726
	}
1727
	OMAP_HSMMC_WRITE(host->base, CON, con);
1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);

	/*
	 * if enable, piggy back detection on current request
	 * but always disable immediately
	 */
	if (!host->req_in_progress || !enable)
		OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);

	/* flush posted write */
	OMAP_HSMMC_READ(host->base, IE);

	spin_unlock_irqrestore(&host->irq_lock, flags);
}

static int omap_hsmmc_configure_wake_irq(struct omap_hsmmc_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

	/*
	 * For omaps with wake-up path, wakeirq will be irq from pinctrl and
	 * for other omaps, wakeirq will be from GPIO (dat line remuxed to
	 * gpio). wakeirq is needed to detect sdio irq in runtime suspend state
	 * with functional clock disabled.
	 */
	if (!host->dev->of_node || !host->wake_irq)
		return -ENODEV;

	/* Prevent auto-enabling of IRQ */
	irq_set_status_flags(host->wake_irq, IRQ_NOAUTOEN);
	ret = devm_request_irq(host->dev, host->wake_irq, omap_hsmmc_wake_irq,
			       IRQF_TRIGGER_LOW | IRQF_ONESHOT,
			       mmc_hostname(mmc), host);
	if (ret) {
		dev_err(mmc_dev(host->mmc), "Unable to request wake IRQ\n");
		goto err;
	}

	/*
	 * Some omaps don't have wake-up path from deeper idle states
	 * and need to remux SDIO DAT1 to GPIO for wake-up from idle.
	 */
	if (host->pdata->controller_flags & OMAP_HSMMC_SWAKEUP_MISSING) {
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
		struct pinctrl *p = devm_pinctrl_get(host->dev);
		if (!p) {
			ret = -ENODEV;
			goto err_free_irq;
		}
		if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_DEFAULT))) {
			dev_info(host->dev, "missing default pinctrl state\n");
			devm_pinctrl_put(p);
			ret = -EINVAL;
			goto err_free_irq;
		}

		if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_IDLE))) {
			dev_info(host->dev, "missing idle pinctrl state\n");
			devm_pinctrl_put(p);
			ret = -EINVAL;
			goto err_free_irq;
		}
		devm_pinctrl_put(p);
1791 1792
	}

1793 1794
	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | IWE);
1795 1796
	return 0;

1797 1798
err_free_irq:
	devm_free_irq(host->dev, host->wake_irq, host);
1799 1800 1801 1802 1803 1804
err:
	dev_warn(host->dev, "no SDIO IRQ support, falling back to polling\n");
	host->wake_irq = 0;
	return ret;
}

D
Denis Karpov 已提交
1805
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1806 1807 1808 1809
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1810
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1825
	set_sd_bus_power(host);
1826 1827
}

D
Denis Karpov 已提交
1828
static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1829
{
D
Denis Karpov 已提交
1830
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1831

1832 1833
	pm_runtime_get_sync(host->dev);

1834 1835 1836
	return 0;
}

1837
static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1838
{
D
Denis Karpov 已提交
1839
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1840

1841 1842 1843
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);

1844 1845 1846
	return 0;
}

1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
static int omap_hsmmc_multi_io_quirk(struct mmc_card *card,
				     unsigned int direction, int blk_size)
{
	/* This controller can't do multiblock reads due to hw bugs */
	if (direction == MMC_DATA_READ)
		return 1;

	return blk_size;
}

static struct mmc_host_ops omap_hsmmc_ops = {
D
Denis Karpov 已提交
1858 1859
	.enable = omap_hsmmc_enable_fclk,
	.disable = omap_hsmmc_disable_fclk,
1860 1861
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1862 1863
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1864 1865
	.get_cd = omap_hsmmc_get_cd,
	.get_ro = omap_hsmmc_get_ro,
1866
	.init_card = omap_hsmmc_init_card,
1867
	.enable_sdio_irq = omap_hsmmc_enable_sdio_irq,
1868 1869
};

1870 1871
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1872
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1873 1874
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1875
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1876

1877 1878 1879
	seq_printf(s, "mmc%d:\n", mmc->index);
	seq_printf(s, "sdio irq mode\t%s\n",
		   (mmc->caps & MMC_CAP_SDIO_IRQ) ? "interrupt" : "polling");
1880

1881 1882 1883 1884 1885 1886
	if (mmc->caps & MMC_CAP_SDIO_IRQ) {
		seq_printf(s, "sdio irq \t%s\n",
			   (host->flags & HSMMC_SDIO_IRQ_ENABLED) ?  "enabled"
			   : "disabled");
	}
	seq_printf(s, "ctx_loss:\t%d\n", host->context_loss);
1887

1888 1889
	pm_runtime_get_sync(host->dev);
	seq_puts(s, "\nregs:\n");
1890 1891
	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
1892 1893
	seq_printf(s, "PSTATE:\t\t0x%08x\n",
		   OMAP_HSMMC_READ(host->base, PSTATE));
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1904

1905 1906
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1907

1908 1909 1910
	return 0;
}

D
Denis Karpov 已提交
1911
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1912
{
D
Denis Karpov 已提交
1913
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1914 1915 1916
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1917
	.open           = omap_hsmmc_regs_open,
1918 1919 1920 1921 1922
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1923
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1924 1925 1926 1927 1928 1929 1930 1931
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1932
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1933 1934 1935 1936 1937
{
}

#endif

1938
#ifdef CONFIG_OF
1939 1940 1941 1942 1943 1944 1945 1946
static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
	/* See 35xx errata 2.1.1.128 in SPRZ278F */
	.controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
};

static const struct omap_mmc_of_data omap4_mmc_of_data = {
	.reg_offset = 0x100,
};
1947 1948 1949 1950
static const struct omap_mmc_of_data am33xx_mmc_of_data = {
	.reg_offset = 0x100,
	.controller_flags = OMAP_HSMMC_SWAKEUP_MISSING,
};
1951 1952 1953 1954 1955

static const struct of_device_id omap_mmc_of_match[] = {
	{
		.compatible = "ti,omap2-hsmmc",
	},
1956 1957 1958 1959
	{
		.compatible = "ti,omap3-pre-es3-hsmmc",
		.data = &omap3_pre_es3_mmc_of_data,
	},
1960 1961 1962 1963 1964
	{
		.compatible = "ti,omap3-hsmmc",
	},
	{
		.compatible = "ti,omap4-hsmmc",
1965
		.data = &omap4_mmc_of_data,
1966
	},
1967 1968 1969 1970
	{
		.compatible = "ti,am33xx-hsmmc",
		.data = &am33xx_mmc_of_data,
	},
1971
	{},
1972
};
1973 1974
MODULE_DEVICE_TABLE(of, omap_mmc_of_match);

1975
static struct omap_hsmmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
1976
{
1977
	struct omap_hsmmc_platform_data *pdata;
1978
	struct device_node *np = dev->of_node;
1979
	u32 bus_width, max_freq;
1980 1981 1982 1983 1984 1985
	int cd_gpio, wp_gpio;

	cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
	wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (cd_gpio == -EPROBE_DEFER || wp_gpio == -EPROBE_DEFER)
		return ERR_PTR(-EPROBE_DEFER);
1986 1987 1988

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
1989
		return ERR_PTR(-ENOMEM); /* out of memory */
1990 1991 1992 1993

	if (of_find_property(np, "ti,dual-volt", NULL))
		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;

1994 1995
	pdata->switch_pin = cd_gpio;
	pdata->gpio_wp = wp_gpio;
1996 1997

	if (of_find_property(np, "ti,non-removable", NULL)) {
1998 1999
		pdata->nonremovable = true;
		pdata->no_regulator_off_init = true;
2000
	}
A
Arnd Bergmann 已提交
2001
	of_property_read_u32(np, "bus-width", &bus_width);
2002
	if (bus_width == 4)
2003
		pdata->caps |= MMC_CAP_4_BIT_DATA;
2004
	else if (bus_width == 8)
2005
		pdata->caps |= MMC_CAP_8_BIT_DATA;
2006 2007

	if (of_find_property(np, "ti,needs-special-reset", NULL))
2008
		pdata->features |= HSMMC_HAS_UPDATED_RESET;
2009

2010 2011 2012
	if (!of_property_read_u32(np, "max-frequency", &max_freq))
		pdata->max_freq = max_freq;

2013
	if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
2014
		pdata->features |= HSMMC_HAS_HSPE_SUPPORT;
2015

2016
	if (of_find_property(np, "keep-power-in-suspend", NULL))
2017
		pdata->pm_caps |= MMC_PM_KEEP_POWER;
2018 2019

	if (of_find_property(np, "enable-sdio-wakeup", NULL))
2020
		pdata->pm_caps |= MMC_PM_WAKE_SDIO_IRQ;
2021

2022 2023 2024
	return pdata;
}
#else
2025
static inline struct omap_hsmmc_platform_data
2026 2027
			*of_get_hsmmc_pdata(struct device *dev)
{
2028
	return ERR_PTR(-EINVAL);
2029 2030 2031
}
#endif

B
Bill Pemberton 已提交
2032
static int omap_hsmmc_probe(struct platform_device *pdev)
2033
{
2034
	struct omap_hsmmc_platform_data *pdata = pdev->dev.platform_data;
2035
	struct mmc_host *mmc;
D
Denis Karpov 已提交
2036
	struct omap_hsmmc_host *host = NULL;
2037
	struct resource *res;
2038
	int ret, irq;
2039
	const struct of_device_id *match;
2040 2041
	dma_cap_mask_t mask;
	unsigned tx_req, rx_req;
2042
	const struct omap_mmc_of_data *data;
2043
	void __iomem *base;
2044 2045 2046 2047

	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
	if (match) {
		pdata = of_get_hsmmc_pdata(&pdev->dev);
2048 2049 2050 2051

		if (IS_ERR(pdata))
			return PTR_ERR(pdata);

2052
		if (match->data) {
2053 2054 2055
			data = match->data;
			pdata->reg_offset = data->reg_offset;
			pdata->controller_flags |= data->controller_flags;
2056 2057
		}
	}
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

2069 2070 2071
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
2072

D
Denis Karpov 已提交
2073
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
2074 2075
	if (!mmc) {
		ret = -ENOMEM;
2076
		goto err;
2077 2078 2079 2080 2081 2082 2083 2084 2085
	}

	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dma_ch	= -1;
	host->irq	= irq;
2086
	host->mapbase	= res->start + pdata->reg_offset;
2087
	host->base	= base + pdata->reg_offset;
2088
	host->power_mode = MMC_POWER_OFF;
2089
	host->next_data.cookie = 1;
2090
	host->pbias_enabled = 0;
2091

2092 2093 2094 2095
	ret = omap_hsmmc_gpio_init(host, pdata);
	if (ret)
		goto err_gpio;

2096 2097
	platform_set_drvdata(pdev, host);

2098 2099 2100
	if (pdev->dev.of_node)
		host->wake_irq = irq_of_parse_and_map(pdev->dev.of_node, 1);

2101
	mmc->ops	= &omap_hsmmc_ops;
2102

2103 2104 2105 2106 2107 2108
	mmc->f_min = OMAP_MMC_MIN_CLOCK;

	if (pdata->max_freq > 0)
		mmc->f_max = pdata->max_freq;
	else
		mmc->f_max = OMAP_MMC_MAX_CLOCK;
2109

2110
	spin_lock_init(&host->irq_lock);
2111

B
Balaji T K 已提交
2112
	host->fclk = devm_clk_get(&pdev->dev, "fck");
2113 2114 2115 2116 2117 2118
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

2119 2120
	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
2121
		omap_hsmmc_ops.multi_io_quirk = omap_hsmmc_multi_io_quirk;
2122
	}
2123

2124 2125 2126 2127
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
2128

2129 2130
	omap_hsmmc_context_save(host);

B
Balaji T K 已提交
2131
	host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
2132 2133 2134 2135 2136
	/*
	 * MMC can still work without debounce clock.
	 */
	if (IS_ERR(host->dbclk)) {
		host->dbclk = NULL;
2137
	} else if (clk_prepare_enable(host->dbclk) != 0) {
2138 2139
		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
		host->dbclk = NULL;
2140
	}
2141

2142 2143
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
2144
	mmc->max_segs = 1024;
2145

2146 2147 2148 2149 2150
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

2151
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
A
Adrian Hunter 已提交
2152
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
2153

2154
	mmc->caps |= mmc_pdata(host)->caps;
2155
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
2156 2157
		mmc->caps |= MMC_CAP_4_BIT_DATA;

2158
	if (mmc_pdata(host)->nonremovable)
2159 2160
		mmc->caps |= MMC_CAP_NONREMOVABLE;

2161
	mmc->pm_caps = mmc_pdata(host)->pm_caps;
E
Eliad Peller 已提交
2162

D
Denis Karpov 已提交
2163
	omap_hsmmc_conf_bus_power(host);
2164

2165 2166 2167 2168 2169 2170 2171 2172
	if (!pdev->dev.of_node) {
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		tx_req = res->start;
2173

2174 2175 2176 2177 2178 2179 2180
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		rx_req = res->start;
G
Grazvydas Ignotas 已提交
2181
	}
2182

2183 2184 2185
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

2186 2187 2188 2189
	host->rx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &rx_req, &pdev->dev, "rx");

2190 2191
	if (!host->rx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", rx_req);
2192
		ret = -ENXIO;
2193 2194 2195
		goto err_irq;
	}

2196 2197 2198 2199
	host->tx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &tx_req, &pdev->dev, "tx");

2200 2201
	if (!host->tx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", tx_req);
2202
		ret = -ENXIO;
2203
		goto err_irq;
2204
	}
2205 2206

	/* Request IRQ for MMC operations */
2207
	ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
2208 2209
			mmc_hostname(mmc), host);
	if (ret) {
2210
		dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
2211 2212 2213
		goto err_irq;
	}

2214
	if (omap_hsmmc_have_reg() && !mmc_pdata(host)->set_power) {
2215 2216
		ret = omap_hsmmc_reg_get(host);
		if (ret)
2217
			goto err_irq;
2218 2219 2220
		host->use_reg = 1;
	}

2221
	mmc->ocr_avail = mmc_pdata(host)->ocr_mask;
2222 2223

	/* Request IRQ for card detect */
2224
	if (host->card_detect_irq) {
2225
		ret = devm_request_threaded_irq(&pdev->dev,
2226
						host->card_detect_irq,
2227
						NULL, omap_hsmmc_detect,
2228
					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
2229
					   mmc_hostname(mmc), host);
2230
		if (ret) {
2231
			dev_err(mmc_dev(host->mmc),
2232 2233 2234
				"Unable to grab MMC CD IRQ\n");
			goto err_irq_cd;
		}
2235 2236
		host->suspend = omap_hsmmc_suspend_cdirq;
		host->resume = omap_hsmmc_resume_cdirq;
2237 2238
	}

2239
	omap_hsmmc_disable_irq(host);
2240

2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
	/*
	 * For now, only support SDIO interrupt if we have a separate
	 * wake-up interrupt configured from device tree. This is because
	 * the wake-up interrupt is needed for idle state and some
	 * platforms need special quirks. And we don't want to add new
	 * legacy mux platform init code callbacks any longer as we
	 * are moving to DT based booting anyways.
	 */
	ret = omap_hsmmc_configure_wake_irq(host);
	if (!ret)
		mmc->caps |= MMC_CAP_SDIO_IRQ;

2253 2254
	omap_hsmmc_protect_card(host);

2255 2256
	mmc_add_host(mmc);

2257
	if (mmc_pdata(host)->name != NULL) {
2258 2259 2260 2261
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
2262
	if (host->card_detect_irq && host->get_cover_state) {
2263 2264 2265
		ret = device_create_file(&mmc->class_dev,
					&dev_attr_cover_switch);
		if (ret < 0)
2266
			goto err_slot_name;
2267 2268
	}

D
Denis Karpov 已提交
2269
	omap_hsmmc_debugfs(mmc);
2270 2271
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2272

2273 2274 2275 2276
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
2277 2278 2279
err_irq_cd:
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
2280
err_irq:
2281 2282 2283 2284
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);
2285
	pm_runtime_put_sync(host->dev);
2286
	pm_runtime_disable(host->dev);
B
Balaji T K 已提交
2287
	if (host->dbclk)
2288
		clk_disable_unprepare(host->dbclk);
2289
err1:
2290 2291
	omap_hsmmc_gpio_free(host, pdata);
err_gpio:
2292
	mmc_free_host(mmc);
2293 2294 2295 2296
err:
	return ret;
}

B
Bill Pemberton 已提交
2297
static int omap_hsmmc_remove(struct platform_device *pdev)
2298
{
D
Denis Karpov 已提交
2299
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2300

F
Felipe Balbi 已提交
2301 2302 2303 2304
	pm_runtime_get_sync(host->dev);
	mmc_remove_host(host->mmc);
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
2305

2306 2307 2308 2309 2310
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);

F
Felipe Balbi 已提交
2311 2312
	pm_runtime_put_sync(host->dev);
	pm_runtime_disable(host->dev);
B
Balaji T K 已提交
2313
	if (host->dbclk)
2314
		clk_disable_unprepare(host->dbclk);
2315

2316
	omap_hsmmc_gpio_free(host, host->pdata);
2317
	mmc_free_host(host->mmc);
F
Felipe Balbi 已提交
2318

2319 2320 2321 2322
	return 0;
}

#ifdef CONFIG_PM
2323 2324 2325 2326
static int omap_hsmmc_prepare(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

2327
	if (host->suspend)
2328
		return host->suspend(dev);
2329 2330 2331 2332 2333 2334 2335 2336

	return 0;
}

static void omap_hsmmc_complete(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

2337
	if (host->resume)
2338
		host->resume(dev);
2339 2340 2341

}

2342
static int omap_hsmmc_suspend(struct device *dev)
2343
{
F
Felipe Balbi 已提交
2344
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2345

F
Felipe Balbi 已提交
2346
	if (!host)
2347 2348
		return 0;

F
Felipe Balbi 已提交
2349
	pm_runtime_get_sync(host->dev);
2350

F
Felipe Balbi 已提交
2351
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
2352 2353 2354
		OMAP_HSMMC_WRITE(host->base, ISE, 0);
		OMAP_HSMMC_WRITE(host->base, IE, 0);
		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
F
Felipe Balbi 已提交
2355 2356
		OMAP_HSMMC_WRITE(host->base, HCTL,
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2357
	}
F
Felipe Balbi 已提交
2358

2359 2360 2361 2362 2363
	/* do not wake up due to sdio irq */
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    !(host->mmc->pm_flags & MMC_PM_WAKE_SDIO_IRQ))
		disable_irq(host->wake_irq);

2364
	if (host->dbclk)
2365
		clk_disable_unprepare(host->dbclk);
2366

2367
	pm_runtime_put_sync(host->dev);
2368
	return 0;
2369 2370 2371
}

/* Routine to resume the MMC device */
2372
static int omap_hsmmc_resume(struct device *dev)
2373
{
F
Felipe Balbi 已提交
2374 2375 2376 2377
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (!host)
		return 0;
2378

F
Felipe Balbi 已提交
2379
	pm_runtime_get_sync(host->dev);
2380

2381
	if (host->dbclk)
2382
		clk_prepare_enable(host->dbclk);
2383

F
Felipe Balbi 已提交
2384 2385
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
		omap_hsmmc_conf_bus_power(host);
2386

F
Felipe Balbi 已提交
2387
	omap_hsmmc_protect_card(host);
2388

2389 2390 2391 2392
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    !(host->mmc->pm_flags & MMC_PM_WAKE_SDIO_IRQ))
		enable_irq(host->wake_irq);

F
Felipe Balbi 已提交
2393 2394
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2395
	return 0;
2396 2397 2398
}

#else
2399 2400
#define omap_hsmmc_prepare	NULL
#define omap_hsmmc_complete	NULL
D
Denis Karpov 已提交
2401
#define omap_hsmmc_suspend	NULL
2402
#define omap_hsmmc_resume	NULL
2403 2404
#endif

2405 2406 2407
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;
2408
	unsigned long flags;
2409
	int ret = 0;
2410 2411 2412

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
F
Felipe Balbi 已提交
2413
	dev_dbg(dev, "disabled\n");
2414

2415 2416 2417 2418 2419 2420
	spin_lock_irqsave(&host->irq_lock, flags);
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
		/* disable sdio irq handling to prevent race */
		OMAP_HSMMC_WRITE(host->base, ISE, 0);
		OMAP_HSMMC_WRITE(host->base, IE, 0);
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435

		if (!(OMAP_HSMMC_READ(host->base, PSTATE) & DLEV_DAT(1))) {
			/*
			 * dat1 line low, pending sdio irq
			 * race condition: possible irq handler running on
			 * multi-core, abort
			 */
			dev_dbg(dev, "pending sdio irq, abort suspend\n");
			OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
			OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
			OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
			pm_runtime_mark_last_busy(dev);
			ret = -EBUSY;
			goto abort;
		}
2436

2437 2438
		pinctrl_pm_select_idle_state(dev);

2439 2440 2441
		WARN_ON(host->flags & HSMMC_WAKE_IRQ_ENABLED);
		enable_irq(host->wake_irq);
		host->flags |= HSMMC_WAKE_IRQ_ENABLED;
2442 2443
	} else {
		pinctrl_pm_select_idle_state(dev);
2444
	}
2445

2446
abort:
2447
	spin_unlock_irqrestore(&host->irq_lock, flags);
2448
	return ret;
2449 2450 2451 2452 2453
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;
2454
	unsigned long flags;
2455 2456 2457

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
F
Felipe Balbi 已提交
2458
	dev_dbg(dev, "enabled\n");
2459

2460 2461 2462 2463 2464 2465 2466 2467 2468
	spin_lock_irqsave(&host->irq_lock, flags);
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
		/* sdio irq flag can't change while in runtime suspend */
		if (host->flags & HSMMC_WAKE_IRQ_ENABLED) {
			disable_irq_nosync(host->wake_irq);
			host->flags &= ~HSMMC_WAKE_IRQ_ENABLED;
		}

2469 2470 2471
		pinctrl_pm_select_default_state(host->dev);

		/* irq lost, if pinmux incorrect */
2472 2473 2474
		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
		OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
		OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
2475 2476
	} else {
		pinctrl_pm_select_default_state(host->dev);
2477 2478
	}
	spin_unlock_irqrestore(&host->irq_lock, flags);
2479 2480 2481
	return 0;
}

2482
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
D
Denis Karpov 已提交
2483 2484
	.suspend	= omap_hsmmc_suspend,
	.resume		= omap_hsmmc_resume,
2485 2486
	.prepare	= omap_hsmmc_prepare,
	.complete	= omap_hsmmc_complete,
2487 2488
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2489 2490 2491
};

static struct platform_driver omap_hsmmc_driver = {
2492
	.probe		= omap_hsmmc_probe,
B
Bill Pemberton 已提交
2493
	.remove		= omap_hsmmc_remove,
2494 2495
	.driver		= {
		.name = DRIVER_NAME,
2496
		.pm = &omap_hsmmc_dev_pm_ops,
2497
		.of_match_table = of_match_ptr(omap_mmc_of_match),
2498 2499 2500
	},
};

2501
module_platform_driver(omap_hsmmc_driver);
2502 2503 2504 2505
MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");