omap_hsmmc.c 56.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20
#include <linux/kernel.h>
21
#include <linux/debugfs.h>
22
#include <linux/dmaengine.h>
23
#include <linux/seq_file.h>
24
#include <linux/sizes.h>
25 26 27 28 29 30
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/timer.h>
#include <linux/clk.h>
31 32 33
#include <linux/of.h>
#include <linux/of_gpio.h>
#include <linux/of_device.h>
R
Russell King 已提交
34
#include <linux/omap-dma.h>
35
#include <linux/mmc/host.h>
36
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
37
#include <linux/mmc/mmc.h>
38
#include <linux/io.h>
39 40
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
41
#include <linux/pinctrl/consumer.h>
42
#include <linux/pm_runtime.h>
43
#include <linux/platform_data/mmc-omap.h>
44 45

/* OMAP HSMMC Host Controller Registers */
46
#define OMAP_HSMMC_SYSSTATUS	0x0014
47
#define OMAP_HSMMC_CON		0x002C
48
#define OMAP_HSMMC_SDMASA	0x0100
49 50 51 52 53 54 55 56 57 58 59 60 61
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
62
#define OMAP_HSMMC_AC12		0x013C
63 64 65 66
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
67
#define HSS			(1 << 21)
68 69
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
70
#define SDVS33			(0x7 << 9)
71
#define SDVS_MASK		0x00000E00
72 73 74 75 76 77 78 79
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
80
#define CLKD_MAX		0x3FF		/* max clock divisor: 1023 */
81 82 83 84 85
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INIT_STREAM		(1 << 1)
86
#define ACEN_ACMD23		(2 << 2)
87 88
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
89
#define DMAE			0x1
90 91 92
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
93
#define HSPE			(1 << 2)
B
Balaji T K 已提交
94
#define DDR			(1 << 19)
95
#define DW8			(1 << 5)
96 97 98 99 100 101
#define OD			0x1
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
102
#define SOFTRESET		(1 << 1)
103

104 105 106 107 108 109 110 111 112 113 114 115 116
/* Interrupt masks for IE and ISE register */
#define CC_EN			(1 << 0)
#define TC_EN			(1 << 1)
#define BWR_EN			(1 << 4)
#define BRR_EN			(1 << 5)
#define ERR_EN			(1 << 15)
#define CTO_EN			(1 << 16)
#define CCRC_EN			(1 << 17)
#define CEB_EN			(1 << 18)
#define CIE_EN			(1 << 19)
#define DTO_EN			(1 << 20)
#define DCRC_EN			(1 << 21)
#define DEB_EN			(1 << 22)
117
#define ACE_EN			(1 << 24)
118 119 120
#define CERR_EN			(1 << 28)
#define BADA_EN			(1 << 29)

121
#define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
122 123 124
		DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
		BRR_EN | BWR_EN | TC_EN | CC_EN)

125 126 127 128 129 130 131
#define CNI	(1 << 7)
#define ACIE	(1 << 4)
#define ACEB	(1 << 3)
#define ACCE	(1 << 2)
#define ACTO	(1 << 1)
#define ACNE	(1 << 0)

132
#define MMC_AUTOSUSPEND_DELAY	100
133 134
#define MMC_TIMEOUT_MS		20		/* 20 mSec */
#define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
135 136
#define OMAP_MMC_MIN_CLOCK	400000
#define OMAP_MMC_MAX_CLOCK	52000000
137
#define DRIVER_NAME		"omap_hsmmc"
138

139 140 141 142
#define VDD_1V8			1800000		/* 180000 uV */
#define VDD_3V0			3000000		/* 300000 uV */
#define VDD_165_195		(ffs(MMC_VDD_165_195) - 1)

143
#define AUTO_CMD23		(1 << 1)	/* Auto CMD23 support */
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
#define mmc_slot(host)		(host->pdata->slots[host->slot_id])

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

160 161 162 163 164
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
165
struct omap_hsmmc_host {
166 167 168 169 170 171 172
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
173 174 175 176 177 178 179 180 181
	/*
	 * vcc == configured supply
	 * vcc_aux == optional
	 *   -	MMC1, supply for DAT4..DAT7
	 *   -	MMC2/MMC2, external level shifter voltage supply, for
	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
	 */
	struct	regulator	*vcc;
	struct	regulator	*vcc_aux;
182 183
	struct	regulator	*pbias;
	bool			pbias_enabled;
184 185
	void	__iomem		*base;
	resource_size_t		mapbase;
186
	spinlock_t		irq_lock; /* Prevent races with irq handler */
187
	unsigned int		dma_len;
188
	unsigned int		dma_sg_idx;
189
	unsigned char		bus_mode;
190
	unsigned char		power_mode;
191
	int			suspended;
192 193 194 195
	u32			con;
	u32			hctl;
	u32			sysctl;
	u32			capa;
196 197
	int			irq;
	int			use_dma, dma_ch;
198 199
	struct dma_chan		*tx_chan;
	struct dma_chan		*rx_chan;
200
	int			slot_id;
201
	int			response_busy;
202
	int			context_loss;
203 204
	int			protect_card;
	int			reqs_blocked;
205
	int			use_reg;
206
	int			req_in_progress;
207
	unsigned long		clk_rate;
208
	unsigned int		flags;
209
	struct omap_hsmmc_next	next_data;
210 211 212
	struct	omap_mmc_platform_data	*pdata;
};

213 214 215 216 217
struct omap_mmc_of_data {
	u32 reg_offset;
	u8 controller_flags;
};

B
Balaji T K 已提交
218 219
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);

220 221
static int omap_hsmmc_card_detect(struct device *dev, int slot)
{
222 223
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
224 225 226 227 228 229 230

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

static int omap_hsmmc_get_wp(struct device *dev, int slot)
{
231 232
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
233 234 235 236 237 238 239

	/* NOTE: assumes write protect signal is active-high */
	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
}

static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
{
240 241
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
242 243 244 245 246 247 248 249 250

	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
}

#ifdef CONFIG_PM

static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
{
251 252
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
253 254 255 256 257 258 259

	disable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
{
260 261
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
	struct omap_mmc_platform_data *mmc = host->pdata;
262 263 264 265 266 267 268 269 270 271 272 273

	enable_irq(mmc->slots[0].card_detect_irq);
	return 0;
}

#else

#define omap_hsmmc_suspend_cdirq	NULL
#define omap_hsmmc_resume_cdirq		NULL

#endif

274 275
#ifdef CONFIG_REGULATOR

276
static int omap_hsmmc_set_power(struct device *dev, int slot, int power_on,
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
				   int vdd)
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
	int ret = 0;

	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
	if (!host->vcc)
		return 0;

	if (mmc_slot(host).before_set_reg)
		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);

293 294 295 296 297 298 299 300 301
	if (host->pbias) {
		if (host->pbias_enabled == 1) {
			ret = regulator_disable(host->pbias);
			if (!ret)
				host->pbias_enabled = 0;
		}
		regulator_set_voltage(host->pbias, VDD_3V0, VDD_3V0);
	}

302 303 304 305 306 307 308 309 310 311 312 313 314 315
	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
316 317
		if (host->vcc)
			ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
318 319 320
		/* Enable interface voltage rail, if needed */
		if (ret == 0 && host->vcc_aux) {
			ret = regulator_enable(host->vcc_aux);
321
			if (ret < 0 && host->vcc)
322 323
				ret = mmc_regulator_set_ocr(host->mmc,
							host->vcc, 0);
324 325
		}
	} else {
326
		/* Shut down the rail */
327 328
		if (host->vcc_aux)
			ret = regulator_disable(host->vcc_aux);
329
		if (host->vcc) {
330 331 332 333
			/* Then proceed to shut down the local regulator */
			ret = mmc_regulator_set_ocr(host->mmc,
						host->vcc, 0);
		}
334 335
	}

336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
	if (host->pbias) {
		if (vdd <= VDD_165_195)
			ret = regulator_set_voltage(host->pbias, VDD_1V8,
								VDD_1V8);
		else
			ret = regulator_set_voltage(host->pbias, VDD_3V0,
								VDD_3V0);
		if (ret < 0)
			goto error_set_power;

		if (host->pbias_enabled == 0) {
			ret = regulator_enable(host->pbias);
			if (!ret)
				host->pbias_enabled = 1;
		}
	}

353 354 355
	if (mmc_slot(host).after_set_reg)
		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);

356
error_set_power:
357 358 359 360 361 362
	return ret;
}

static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	struct regulator *reg;
363
	int ocr_value = 0;
364

365
	reg = devm_regulator_get(host->dev, "vmmc");
366
	if (IS_ERR(reg)) {
367 368
		dev_err(host->dev, "unable to get vmmc regulator %ld\n",
			PTR_ERR(reg));
369
		return PTR_ERR(reg);
370 371
	} else {
		host->vcc = reg;
372 373 374 375 376
		ocr_value = mmc_regulator_get_ocrmask(reg);
		if (!mmc_slot(host).ocr_mask) {
			mmc_slot(host).ocr_mask = ocr_value;
		} else {
			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
377
				dev_err(host->dev, "ocrmask %x is not supported\n",
378
					mmc_slot(host).ocr_mask);
379 380 381 382
				mmc_slot(host).ocr_mask = 0;
				return -EINVAL;
			}
		}
383 384
	}
	mmc_slot(host).set_power = omap_hsmmc_set_power;
385

386 387 388 389
	/* Allow an aux regulator */
	reg = devm_regulator_get_optional(host->dev, "vmmc_aux");
	host->vcc_aux = IS_ERR(reg) ? NULL : reg;

390 391 392
	reg = devm_regulator_get_optional(host->dev, "pbias");
	host->pbias = IS_ERR(reg) ? NULL : reg;

393 394 395 396 397 398 399 400 401 402 403 404 405
	/* For eMMC do not power off when not in sleep state */
	if (mmc_slot(host).no_regulator_off_init)
		return 0;
	/*
	 * To disable boot_on regulator, enable regulator
	 * to increase usecount and then disable it.
	 */
	if ((host->vcc && regulator_is_enabled(host->vcc) > 0) ||
	    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
		int vdd = ffs(mmc_slot(host).ocr_mask) - 1;

		mmc_slot(host).set_power(host->dev, host->slot_id, 1, vdd);
		mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);
406 407 408 409 410 411 412 413 414 415
	}

	return 0;
}

static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
	mmc_slot(host).set_power = NULL;
}

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
static inline int omap_hsmmc_have_reg(void)
{
	return 1;
}

#else

static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
	return -EINVAL;
}

static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
{
}

static inline int omap_hsmmc_have_reg(void)
{
	return 0;
}

#endif

static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
{
	int ret;

	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
		if (pdata->slots[0].cover)
			pdata->slots[0].get_cover_state =
					omap_hsmmc_get_cover_state;
		else
			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
		pdata->slots[0].card_detect_irq =
				gpio_to_irq(pdata->slots[0].switch_pin);
		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
		if (ret)
			return ret;
		ret = gpio_direction_input(pdata->slots[0].switch_pin);
		if (ret)
			goto err_free_sp;
	} else
		pdata->slots[0].switch_pin = -EINVAL;

	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
		if (ret)
			goto err_free_cd;
		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
		if (ret)
			goto err_free_wp;
	} else
		pdata->slots[0].gpio_wp = -EINVAL;

	return 0;

err_free_wp:
	gpio_free(pdata->slots[0].gpio_wp);
err_free_cd:
	if (gpio_is_valid(pdata->slots[0].switch_pin))
err_free_sp:
		gpio_free(pdata->slots[0].switch_pin);
	return ret;
}

static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
{
	if (gpio_is_valid(pdata->slots[0].gpio_wp))
		gpio_free(pdata->slots[0].gpio_wp);
	if (gpio_is_valid(pdata->slots[0].switch_pin))
		gpio_free(pdata->slots[0].switch_pin);
}

490 491 492 493 494 495 496 497 498
/*
 * Start clock to the card
 */
static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
}

499 500 501
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
502
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
503 504 505 506
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
M
Masanari Iida 已提交
507
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
508 509
}

A
Adrian Hunter 已提交
510 511
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
512 513 514 515
{
	unsigned int irq_mask;

	if (host->use_dma)
516
		irq_mask = INT_EN_MASK & ~(BRR_EN | BWR_EN);
517 518 519
	else
		irq_mask = INT_EN_MASK;

A
Adrian Hunter 已提交
520 521
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
522
		irq_mask &= ~DTO_EN;
A
Adrian Hunter 已提交
523

524 525 526 527 528 529 530 531 532 533 534 535
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
}

536
/* Calculate divisor for the given clock frequency */
537
static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
538 539 540 541
{
	u16 dsor = 0;

	if (ios->clock) {
542
		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
543 544
		if (dsor > CLKD_MAX)
			dsor = CLKD_MAX;
545 546 547 548 549
	}

	return dsor;
}

550 551 552 553 554
static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	unsigned long regval;
	unsigned long timeout;
555
	unsigned long clkdiv;
556

557
	dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
558 559 560 561 562

	omap_hsmmc_stop_clock(host);

	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK | DTO_MASK);
563 564
	clkdiv = calc_divisor(host, ios);
	regval = regval | (clkdiv << 6) | (DTO << 16);
565 566 567 568 569 570 571 572 573 574
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		cpu_relax();

575 576 577 578 579 580 581 582 583 584
	/*
	 * Enable High-Speed Support
	 * Pre-Requisites
	 *	- Controller should support High-Speed-Enable Bit
	 *	- Controller should not be using DDR Mode
	 *	- Controller should advertise that it supports High Speed
	 *	  in capabilities register
	 *	- MMC/SD clock coming out of controller > 25MHz
	 */
	if ((mmc_slot(host).features & HSMMC_HAS_HSPE_SUPPORT) &&
585
	    (ios->timing != MMC_TIMING_MMC_DDR52) &&
586 587 588 589 590 591 592 593 594 595
	    ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
		regval = OMAP_HSMMC_READ(host->base, HCTL);
		if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
			regval |= HSPE;
		else
			regval &= ~HSPE;

		OMAP_HSMMC_WRITE(host->base, HCTL, regval);
	}

596 597 598
	omap_hsmmc_start_clock(host);
}

599 600 601 602 603 604
static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
605
	if (ios->timing == MMC_TIMING_MMC_DDR52)
B
Balaji T K 已提交
606 607 608
		con |= DDR;	/* configure in DDR mode */
	else
		con &= ~DDR;
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}
}

static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
}

638 639 640 641 642 643
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
644
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
645 646
{
	struct mmc_ios *ios = &host->mmc->ios;
647
	u32 hctl, capa;
648 649
	unsigned long timeout;

650 651 652 653 654 655 656 657
	if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
	    host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
	    host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
	    host->capa == OMAP_HSMMC_READ(host->base, CAPA))
		return 0;

	host->context_loss++;

658
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

684
	omap_hsmmc_disable_irq(host);
685 686 687 688 689

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

690
	omap_hsmmc_set_bus_width(host);
691

692
	omap_hsmmc_set_clock(host);
693

694 695
	omap_hsmmc_set_bus_mode(host);

696
out:
697 698
	dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
		host->context_loss);
699 700 701 702 703 704
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
705
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
706
{
707 708 709 710
	host->con =  OMAP_HSMMC_READ(host->base, CON);
	host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
	host->sysctl =  OMAP_HSMMC_READ(host->base, SYSCTL);
	host->capa = OMAP_HSMMC_READ(host->base, CAPA);
711 712 713 714
}

#else

D
Denis Karpov 已提交
715
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
716 717 718 719
{
	return 0;
}

D
Denis Karpov 已提交
720
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
721 722 723 724 725
{
}

#endif

726 727 728 729
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
730
static void send_init_stream(struct omap_hsmmc_host *host)
731 732 733 734
{
	int reg = 0;
	unsigned long timeout;

735 736 737
	if (host->protect_card)
		return;

738
	disable_irq(host->irq);
739 740

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
741 742 743 744 745
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
746 747
	while ((reg != CC_EN) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
748 749 750

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
751 752 753 754

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

755 756 757 758
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
759
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
760 761 762
{
	int r = 1;

D
Denis Karpov 已提交
763 764
	if (mmc_slot(host).get_cover_state)
		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
765 766 767 768
	return r;
}

static ssize_t
D
Denis Karpov 已提交
769
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
770 771 772
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
773
	struct omap_hsmmc_host *host = mmc_priv(mmc);
774

D
Denis Karpov 已提交
775 776
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
777 778
}

D
Denis Karpov 已提交
779
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
780 781

static ssize_t
D
Denis Karpov 已提交
782
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
783 784 785
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
786
	struct omap_hsmmc_host *host = mmc_priv(mmc);
787

D
Denis Karpov 已提交
788
	return sprintf(buf, "%s\n", mmc_slot(host).name);
789 790
}

D
Denis Karpov 已提交
791
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
792 793 794 795 796

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
797
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
798 799 800 801
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

802
	dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
803 804 805
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
806
	omap_hsmmc_enable_irq(host, cmd);
807

808
	host->response_busy = 0;
809 810 811
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
812 813 814 815
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
816 817 818 819 820 821 822 823 824 825 826 827 828
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

829 830 831 832 833
	if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
	    host->mrq->sbc) {
		cmdreg |= ACEN_ACMD23;
		OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
	}
834 835 836 837 838 839 840 841 842
	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
843
		cmdreg |= DMAE;
844

845
	host->req_in_progress = 1;
846

847 848 849 850
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

851
static int
D
Denis Karpov 已提交
852
omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
853 854 855 856 857 858 859
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

860 861 862 863 864 865
static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
	struct mmc_data *data)
{
	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
}

866 867 868
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;
869
	unsigned long flags;
870

871
	spin_lock_irqsave(&host->irq_lock, flags);
872 873
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
874
	spin_unlock_irqrestore(&host->irq_lock, flags);
875 876 877 878 879 880 881 882 883

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

884 885 886 887
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
888
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
889
{
890 891 892
	if (!data) {
		struct mmc_request *mrq = host->mrq;

893 894 895 896 897 898 899
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

900
		omap_hsmmc_request_done(host, mrq);
901 902 903
		return;
	}

904 905 906 907 908 909 910
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

B
Balaji T K 已提交
911 912 913
	if (data->stop && (data->error || !host->mrq->sbc))
		omap_hsmmc_start_command(host, data->stop, NULL);
	else
914
		omap_hsmmc_request_done(host, data->mrq);
915 916 917 918 919 920
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
921
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
922 923 924
{
	host->cmd = NULL;

B
Balaji T K 已提交
925
	if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
926
	    !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
B
Balaji T K 已提交
927 928 929 930 931 932
		omap_hsmmc_start_dma_transfer(host);
		omap_hsmmc_start_command(host, host->mrq->cmd,
						host->mrq->data);
		return;
	}

933 934 935 936 937 938 939 940 941 942 943 944
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
945
	if ((host->data == NULL && !host->response_busy) || cmd->error)
946
		omap_hsmmc_request_done(host, host->mrq);
947 948 949 950 951
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
952
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
953
{
954
	int dma_ch;
955
	unsigned long flags;
956

957
	host->data->error = errno;
958

959
	spin_lock_irqsave(&host->irq_lock, flags);
960 961
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
962
	spin_unlock_irqrestore(&host->irq_lock, flags);
963 964

	if (host->use_dma && dma_ch != -1) {
965 966 967 968 969
		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);

		dmaengine_terminate_all(chan);
		dma_unmap_sg(chan->device->dev,
			host->data->sg, host->data->sg_len,
D
Denis Karpov 已提交
970
			omap_hsmmc_get_dma_dir(host, host->data));
971

972
		host->data->host_cookie = 0;
973 974 975 976 977 978 979 980
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
981
static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
982 983
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
984
	static const char *omap_hsmmc_status_bits[] = {
985 986 987 988
		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
989 990 991 992 993 994 995 996
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
997
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
998
		if (status & (1 << i)) {
D
Denis Karpov 已提交
999
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
1000 1001 1002
			buf += len;
		}

1003
	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
1004
}
1005 1006 1007 1008 1009
#else
static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
					     u32 status)
{
}
1010 1011
#endif  /* CONFIG_MMC_DEBUG */

1012 1013 1014 1015 1016 1017 1018
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
1019 1020
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
1021 1022
{
	unsigned long i = 0;
1023
	unsigned long limit = MMC_TIMEOUT_US;
1024 1025 1026 1027

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

1028 1029 1030 1031 1032
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
1033
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
1034
					&& (i++ < limit))
1035
			udelay(1);
1036 1037 1038
	}
	i = 0;

1039 1040
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
1041
		udelay(1);
1042 1043 1044 1045 1046 1047

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
1048

1049 1050
static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
					int err, int end_cmd)
1051
{
1052
	if (end_cmd) {
1053
		omap_hsmmc_reset_controller_fsm(host, SRC);
1054 1055 1056
		if (host->cmd)
			host->cmd->error = err;
	}
1057 1058 1059 1060

	if (host->data) {
		omap_hsmmc_reset_controller_fsm(host, SRD);
		omap_hsmmc_dma_cleanup(host, err);
1061 1062
	} else if (host->mrq && host->mrq->cmd)
		host->mrq->cmd->error = err;
1063 1064
}

1065
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1066 1067
{
	struct mmc_data *data;
1068
	int end_cmd = 0, end_trans = 0;
1069
	int error = 0;
1070

1071
	data = host->data;
1072
	dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
1073

1074
	if (status & ERR_EN) {
1075
		omap_hsmmc_dbg_report_irq(host, status);
1076

1077
		if (status & (CTO_EN | CCRC_EN))
1078
			end_cmd = 1;
1079
		if (status & (CTO_EN | DTO_EN))
1080
			hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
1081
		else if (status & (CCRC_EN | DCRC_EN))
1082
			hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1083

1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
		if (status & ACE_EN) {
			u32 ac12;
			ac12 = OMAP_HSMMC_READ(host->base, AC12);
			if (!(ac12 & ACNE) && host->mrq->sbc) {
				end_cmd = 1;
				if (ac12 & ACTO)
					error =  -ETIMEDOUT;
				else if (ac12 & (ACCE | ACEB | ACIE))
					error = -EILSEQ;
				host->mrq->sbc->error = error;
				hsmmc_command_incomplete(host, error, end_cmd);
			}
			dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
		}
1098
		if (host->data || host->response_busy) {
1099
			end_trans = !end_cmd;
1100
			host->response_busy = 0;
1101 1102 1103
		}
	}

1104
	OMAP_HSMMC_WRITE(host->base, STAT, status);
1105
	if (end_cmd || ((status & CC_EN) && host->cmd))
D
Denis Karpov 已提交
1106
		omap_hsmmc_cmd_done(host, host->cmd);
1107
	if ((end_trans || (status & TC_EN)) && host->mrq)
D
Denis Karpov 已提交
1108
		omap_hsmmc_xfer_done(host, data);
1109
}
1110

1111 1112 1113 1114 1115 1116 1117 1118 1119
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
1120
	while (status & INT_EN_MASK && host->req_in_progress) {
1121
		omap_hsmmc_do_irq(host, status);
1122

1123 1124
		/* Flush posted write */
		status = OMAP_HSMMC_READ(host->base, STAT);
1125
	}
1126

1127 1128 1129
	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1130
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1143
/*
1144 1145 1146 1147 1148
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1149
 */
D
Denis Karpov 已提交
1150
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1151 1152 1153 1154 1155
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1156
	pm_runtime_put_sync(host->dev);
1157
	if (host->dbclk)
1158
		clk_disable_unprepare(host->dbclk);
1159 1160 1161 1162 1163

	/* Turn the power off */
	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1164 1165 1166
	if (!ret)
		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
					       vdd);
1167
	pm_runtime_get_sync(host->dev);
1168
	if (host->dbclk)
1169
		clk_prepare_enable(host->dbclk);
1170

1171 1172 1173 1174 1175 1176
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1177

1178 1179 1180
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1181
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1182
	 *
1183 1184 1185 1186 1187 1188 1189 1190 1191
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1192
	 */
1193
	if ((1 << vdd) <= MMC_VDD_23_24)
1194
		reg_val |= SDVS18;
1195 1196
	else
		reg_val |= SDVS30;
1197 1198

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1199
	set_sd_bus_power(host);
1200 1201 1202

	return 0;
err:
1203
	dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1204 1205 1206
	return ret;
}

1207 1208 1209 1210 1211 1212 1213 1214 1215
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
	if (!mmc_slot(host).get_cover_state)
		return;

	host->reqs_blocked = 0;
	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
		if (host->protect_card) {
1216
			dev_info(host->dev, "%s: cover is closed, "
1217 1218 1219 1220 1221 1222
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
1223
			dev_info(host->dev, "%s: cover is open, "
1224 1225 1226 1227 1228 1229 1230
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1231
/*
1232
 * irq handler to notify the core about card insertion/removal
1233
 */
1234
static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1235
{
1236
	struct omap_hsmmc_host *host = dev_id;
1237
	struct omap_mmc_slot_data *slot = &mmc_slot(host);
1238 1239 1240
	int carddetect;

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1241

D
Denis Karpov 已提交
1242
	if (slot->card_detect)
1243
		carddetect = slot->card_detect(host->dev, host->slot_id);
1244 1245
	else {
		omap_hsmmc_protect_card(host);
1246
		carddetect = -ENOSYS;
1247
	}
1248

1249
	if (carddetect)
1250
		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1251
	else
1252 1253 1254 1255
		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
	return IRQ_HANDLED;
}

1256
static void omap_hsmmc_dma_callback(void *param)
1257
{
1258 1259
	struct omap_hsmmc_host *host = param;
	struct dma_chan *chan;
1260
	struct mmc_data *data;
1261
	int req_in_progress;
1262

1263
	spin_lock_irq(&host->irq_lock);
1264
	if (host->dma_ch < 0) {
1265
		spin_unlock_irq(&host->irq_lock);
1266
		return;
1267
	}
1268

1269
	data = host->mrq->data;
1270
	chan = omap_hsmmc_get_dma_chan(host, data);
1271
	if (!data->host_cookie)
1272 1273
		dma_unmap_sg(chan->device->dev,
			     data->sg, data->sg_len,
1274
			     omap_hsmmc_get_dma_dir(host, data));
1275 1276

	req_in_progress = host->req_in_progress;
1277
	host->dma_ch = -1;
1278
	spin_unlock_irq(&host->irq_lock);
1279 1280 1281 1282 1283 1284 1285 1286

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
	}
1287 1288
}

1289 1290
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
1291
				       struct omap_hsmmc_next *next,
1292
				       struct dma_chan *chan)
1293 1294 1295 1296 1297
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
1298
		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
1299 1300 1301 1302 1303 1304
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
1305
	if (next || data->host_cookie != host->next_data.cookie) {
1306
		dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
				     omap_hsmmc_get_dma_dir(host, data));

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1327 1328 1329
/*
 * Routine to configure and start DMA for the MMC card
 */
B
Balaji T K 已提交
1330
static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
D
Denis Karpov 已提交
1331
					struct mmc_request *req)
1332
{
1333 1334 1335
	struct dma_slave_config cfg;
	struct dma_async_tx_descriptor *tx;
	int ret = 0, i;
1336
	struct mmc_data *data = req->data;
1337
	struct dma_chan *chan;
1338

1339
	/* Sanity check: all the SG entries must be aligned by block size. */
1340
	for (i = 0; i < data->sg_len; i++) {
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1353
	BUG_ON(host->dma_ch != -1);
1354

1355 1356
	chan = omap_hsmmc_get_dma_chan(host, data);

1357 1358 1359 1360 1361 1362
	cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_maxburst = data->blksz / 4;
	cfg.dst_maxburst = data->blksz / 4;
1363

1364 1365
	ret = dmaengine_slave_config(chan, &cfg);
	if (ret)
1366
		return ret;
1367

1368
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1369 1370
	if (ret)
		return ret;
1371

1372 1373 1374 1375 1376 1377 1378 1379
	tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
		data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx) {
		dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
		/* FIXME: cleanup */
		return -1;
	}
1380

1381 1382
	tx->callback = omap_hsmmc_dma_callback;
	tx->callback_param = host;
1383

1384 1385
	/* Does not fail */
	dmaengine_submit(tx);
1386

1387
	host->dma_ch = 1;
1388

1389 1390 1391
	return 0;
}

D
Denis Karpov 已提交
1392
static void set_data_timeout(struct omap_hsmmc_host *host,
1393 1394
			     unsigned int timeout_ns,
			     unsigned int timeout_clks)
1395 1396 1397 1398 1399 1400 1401 1402 1403
{
	unsigned int timeout, cycle_ns;
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

1404
	cycle_ns = 1000000000 / (host->clk_rate / clkd);
1405 1406
	timeout = timeout_ns / cycle_ns;
	timeout += timeout_clks;
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

B
Balaji T K 已提交
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
{
	struct mmc_request *req = host->mrq;
	struct dma_chan *chan;

	if (!req->data)
		return;
	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
				| (req->data->blocks << 16));
	set_data_timeout(host, req->data->timeout_ns,
				req->data->timeout_clks);
	chan = omap_hsmmc_get_dma_chan(host, req->data);
	dma_async_issue_pending(chan);
}

1444 1445 1446 1447
/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1448
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1449 1450 1451 1452 1453 1454
{
	int ret;
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1455 1456 1457 1458 1459 1460
		/*
		 * Set an arbitrary 100ms data timeout for commands with
		 * busy signal.
		 */
		if (req->cmd->flags & MMC_RSP_BUSY)
			set_data_timeout(host, 100000000U, 0);
1461 1462 1463 1464
		return 0;
	}

	if (host->use_dma) {
B
Balaji T K 已提交
1465
		ret = omap_hsmmc_setup_dma_transfer(host, req);
1466
		if (ret != 0) {
1467
			dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
1468 1469 1470 1471 1472 1473
			return ret;
		}
	}
	return 0;
}

1474 1475 1476 1477 1478 1479
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

1480
	if (host->use_dma && data->host_cookie) {
1481 1482
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);

1483 1484
		dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
		data->host_cookie = 0;
	}
}

static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

1499 1500 1501
	if (host->use_dma) {
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);

1502
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
1503
						&host->next_data, c))
1504
			mrq->data->host_cookie = 0;
1505
	}
1506 1507
}

1508 1509 1510
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1511
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1512
{
D
Denis Karpov 已提交
1513
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1514
	int err;
1515

1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1537 1538
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
1539
	host->clk_rate = clk_get_rate(host->fclk);
D
Denis Karpov 已提交
1540
	err = omap_hsmmc_prepare_data(host, req);
1541 1542 1543 1544 1545 1546 1547 1548
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
		return;
	}
1549
	if (req->sbc && !(host->flags & AUTO_CMD23)) {
B
Balaji T K 已提交
1550 1551 1552
		omap_hsmmc_start_command(host, req->sbc, NULL);
		return;
	}
1553

B
Balaji T K 已提交
1554
	omap_hsmmc_start_dma_transfer(host);
D
Denis Karpov 已提交
1555
	omap_hsmmc_start_command(host, req->cmd, req->data);
1556 1557 1558
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1559
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1560
{
D
Denis Karpov 已提交
1561
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1562
	int do_send_init_stream = 0;
1563

1564
	pm_runtime_get_sync(host->dev);
1565

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 0, 0);
			break;
		case MMC_POWER_UP:
			mmc_slot(host).set_power(host->dev, host->slot_id,
						 1, ios->vdd);
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1581 1582
	}

1583 1584
	/* FIXME: set registers based only on changes to ios */

1585
	omap_hsmmc_set_bus_width(host);
1586

1587
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1588 1589 1590
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1591
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
1592
			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
1593 1594 1595 1596 1597 1598
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1599 1600
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1601 1602 1603 1604
						"Switch operation failed\n");
		}
	}

1605
	omap_hsmmc_set_clock(host);
1606

1607
	if (do_send_init_stream)
1608 1609
		send_init_stream(host);

1610
	omap_hsmmc_set_bus_mode(host);
1611

1612
	pm_runtime_put_autosuspend(host->dev);
1613 1614 1615 1616
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1617
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1618

D
Denis Karpov 已提交
1619
	if (!mmc_slot(host).card_detect)
1620
		return -ENOSYS;
1621
	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1622 1623 1624 1625
}

static int omap_hsmmc_get_ro(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1626
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1627

D
Denis Karpov 已提交
1628
	if (!mmc_slot(host).get_ro)
1629
		return -ENOSYS;
D
Denis Karpov 已提交
1630
	return mmc_slot(host).get_ro(host->dev, 0);
1631 1632
}

1633 1634 1635 1636 1637 1638 1639 1640
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mmc_slot(host).init_card)
		mmc_slot(host).init_card(card);
}

D
Denis Karpov 已提交
1641
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1642 1643 1644 1645
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1646
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1661
	set_sd_bus_power(host);
1662 1663
}

D
Denis Karpov 已提交
1664
static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1665
{
D
Denis Karpov 已提交
1666
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1667

1668 1669
	pm_runtime_get_sync(host->dev);

1670 1671 1672
	return 0;
}

1673
static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1674
{
D
Denis Karpov 已提交
1675
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1676

1677 1678 1679
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);

1680 1681 1682
	return 0;
}

D
Denis Karpov 已提交
1683 1684 1685
static const struct mmc_host_ops omap_hsmmc_ops = {
	.enable = omap_hsmmc_enable_fclk,
	.disable = omap_hsmmc_disable_fclk,
1686 1687
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1688 1689
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1690 1691
	.get_cd = omap_hsmmc_get_cd,
	.get_ro = omap_hsmmc_get_ro,
1692
	.init_card = omap_hsmmc_init_card,
1693 1694 1695
	/* NYET -- enable_sdio_irq */
};

1696 1697
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1698
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1699 1700
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1701
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1702

1703 1704
	seq_printf(s, "mmc%d:\n ctx_loss:\t%d\n\nregs:\n",
			mmc->index, host->context_loss);
1705

1706
	pm_runtime_get_sync(host->dev);
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719

	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1720

1721 1722
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1723

1724 1725 1726
	return 0;
}

D
Denis Karpov 已提交
1727
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1728
{
D
Denis Karpov 已提交
1729
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1730 1731 1732
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1733
	.open           = omap_hsmmc_regs_open,
1734 1735 1736 1737 1738
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1739
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1740 1741 1742 1743 1744 1745 1746 1747
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1748
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1749 1750 1751 1752 1753
{
}

#endif

1754
#ifdef CONFIG_OF
1755 1756 1757 1758 1759 1760 1761 1762
static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
	/* See 35xx errata 2.1.1.128 in SPRZ278F */
	.controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
};

static const struct omap_mmc_of_data omap4_mmc_of_data = {
	.reg_offset = 0x100,
};
1763 1764 1765 1766 1767

static const struct of_device_id omap_mmc_of_match[] = {
	{
		.compatible = "ti,omap2-hsmmc",
	},
1768 1769 1770 1771
	{
		.compatible = "ti,omap3-pre-es3-hsmmc",
		.data = &omap3_pre_es3_mmc_of_data,
	},
1772 1773 1774 1775 1776
	{
		.compatible = "ti,omap3-hsmmc",
	},
	{
		.compatible = "ti,omap4-hsmmc",
1777
		.data = &omap4_mmc_of_data,
1778 1779
	},
	{},
1780
};
1781 1782 1783 1784 1785 1786
MODULE_DEVICE_TABLE(of, omap_mmc_of_match);

static struct omap_mmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
{
	struct omap_mmc_platform_data *pdata;
	struct device_node *np = dev->of_node;
1787
	u32 bus_width, max_freq;
1788 1789 1790 1791 1792 1793
	int cd_gpio, wp_gpio;

	cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
	wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (cd_gpio == -EPROBE_DEFER || wp_gpio == -EPROBE_DEFER)
		return ERR_PTR(-EPROBE_DEFER);
1794 1795 1796

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
1797
		return ERR_PTR(-ENOMEM); /* out of memory */
1798 1799 1800 1801 1802 1803

	if (of_find_property(np, "ti,dual-volt", NULL))
		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;

	/* This driver only supports 1 slot */
	pdata->nr_slots = 1;
1804 1805
	pdata->slots[0].switch_pin = cd_gpio;
	pdata->slots[0].gpio_wp = wp_gpio;
1806 1807 1808 1809 1810

	if (of_find_property(np, "ti,non-removable", NULL)) {
		pdata->slots[0].nonremovable = true;
		pdata->slots[0].no_regulator_off_init = true;
	}
A
Arnd Bergmann 已提交
1811
	of_property_read_u32(np, "bus-width", &bus_width);
1812 1813 1814 1815 1816 1817 1818 1819
	if (bus_width == 4)
		pdata->slots[0].caps |= MMC_CAP_4_BIT_DATA;
	else if (bus_width == 8)
		pdata->slots[0].caps |= MMC_CAP_8_BIT_DATA;

	if (of_find_property(np, "ti,needs-special-reset", NULL))
		pdata->slots[0].features |= HSMMC_HAS_UPDATED_RESET;

1820 1821 1822
	if (!of_property_read_u32(np, "max-frequency", &max_freq))
		pdata->max_freq = max_freq;

1823 1824 1825
	if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
		pdata->slots[0].features |= HSMMC_HAS_HSPE_SUPPORT;

1826 1827 1828 1829 1830 1831
	if (of_find_property(np, "keep-power-in-suspend", NULL))
		pdata->slots[0].pm_caps |= MMC_PM_KEEP_POWER;

	if (of_find_property(np, "enable-sdio-wakeup", NULL))
		pdata->slots[0].pm_caps |= MMC_PM_WAKE_SDIO_IRQ;

1832 1833 1834 1835 1836 1837
	return pdata;
}
#else
static inline struct omap_mmc_platform_data
			*of_get_hsmmc_pdata(struct device *dev)
{
1838
	return ERR_PTR(-EINVAL);
1839 1840 1841
}
#endif

B
Bill Pemberton 已提交
1842
static int omap_hsmmc_probe(struct platform_device *pdev)
1843 1844 1845
{
	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
	struct mmc_host *mmc;
D
Denis Karpov 已提交
1846
	struct omap_hsmmc_host *host = NULL;
1847
	struct resource *res;
1848
	int ret, irq;
1849
	const struct of_device_id *match;
1850 1851
	dma_cap_mask_t mask;
	unsigned tx_req, rx_req;
1852
	struct pinctrl *pinctrl;
1853
	const struct omap_mmc_of_data *data;
1854 1855 1856 1857

	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
	if (match) {
		pdata = of_get_hsmmc_pdata(&pdev->dev);
1858 1859 1860 1861

		if (IS_ERR(pdata))
			return PTR_ERR(pdata);

1862
		if (match->data) {
1863 1864 1865
			data = match->data;
			pdata->reg_offset = data->reg_offset;
			pdata->controller_flags |= data->controller_flags;
1866 1867
		}
	}
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	if (pdata->nr_slots == 0) {
		dev_err(&pdev->dev, "No Slots\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

1884
	res = request_mem_region(res->start, resource_size(res), pdev->name);
1885 1886 1887
	if (res == NULL)
		return -EBUSY;

1888 1889 1890 1891
	ret = omap_hsmmc_gpio_init(pdata);
	if (ret)
		goto err;

D
Denis Karpov 已提交
1892
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
1893 1894
	if (!mmc) {
		ret = -ENOMEM;
1895
		goto err_alloc;
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
	}

	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dma_ch	= -1;
	host->irq	= irq;
	host->slot_id	= 0;
1906
	host->mapbase	= res->start + pdata->reg_offset;
1907
	host->base	= ioremap(host->mapbase, SZ_4K);
1908
	host->power_mode = MMC_POWER_OFF;
1909
	host->next_data.cookie = 1;
1910
	host->pbias_enabled = 0;
1911 1912 1913

	platform_set_drvdata(pdev, host);

1914
	mmc->ops	= &omap_hsmmc_ops;
1915

1916 1917 1918 1919 1920 1921
	mmc->f_min = OMAP_MMC_MIN_CLOCK;

	if (pdata->max_freq > 0)
		mmc->f_max = pdata->max_freq;
	else
		mmc->f_max = OMAP_MMC_MAX_CLOCK;
1922

1923
	spin_lock_init(&host->irq_lock);
1924

1925
	host->fclk = clk_get(&pdev->dev, "fck");
1926 1927 1928 1929 1930 1931
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

1932 1933 1934 1935
	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
		mmc->caps2 |= MMC_CAP2_NO_MULTI_READ;
	}
1936

1937 1938 1939 1940
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
1941

1942 1943
	omap_hsmmc_context_save(host);

1944 1945 1946 1947 1948 1949
	host->dbclk = clk_get(&pdev->dev, "mmchsdb_fck");
	/*
	 * MMC can still work without debounce clock.
	 */
	if (IS_ERR(host->dbclk)) {
		host->dbclk = NULL;
1950
	} else if (clk_prepare_enable(host->dbclk) != 0) {
1951 1952 1953
		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
		clk_put(host->dbclk);
		host->dbclk = NULL;
1954
	}
1955

1956 1957
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
1958
	mmc->max_segs = 1024;
1959

1960 1961 1962 1963 1964
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

1965
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
A
Adrian Hunter 已提交
1966
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
1967

1968 1969
	mmc->caps |= mmc_slot(host).caps;
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
1970 1971
		mmc->caps |= MMC_CAP_4_BIT_DATA;

D
Denis Karpov 已提交
1972
	if (mmc_slot(host).nonremovable)
1973 1974
		mmc->caps |= MMC_CAP_NONREMOVABLE;

E
Eliad Peller 已提交
1975 1976
	mmc->pm_caps = mmc_slot(host).pm_caps;

D
Denis Karpov 已提交
1977
	omap_hsmmc_conf_bus_power(host);
1978

1979 1980 1981 1982 1983 1984 1985 1986
	if (!pdev->dev.of_node) {
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		tx_req = res->start;
1987

1988 1989 1990 1991 1992 1993 1994
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		rx_req = res->start;
G
Grazvydas Ignotas 已提交
1995
	}
1996

1997 1998 1999
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

2000 2001 2002 2003
	host->rx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &rx_req, &pdev->dev, "rx");

2004 2005
	if (!host->rx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", rx_req);
2006
		ret = -ENXIO;
2007 2008 2009
		goto err_irq;
	}

2010 2011 2012 2013
	host->tx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &tx_req, &pdev->dev, "tx");

2014 2015
	if (!host->tx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", tx_req);
2016
		ret = -ENXIO;
2017
		goto err_irq;
2018
	}
2019 2020

	/* Request IRQ for MMC operations */
Y
Yong Zhang 已提交
2021
	ret = request_irq(host->irq, omap_hsmmc_irq, 0,
2022 2023
			mmc_hostname(mmc), host);
	if (ret) {
2024
		dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
2025 2026 2027 2028 2029
		goto err_irq;
	}

	if (pdata->init != NULL) {
		if (pdata->init(&pdev->dev) != 0) {
2030
			dev_err(mmc_dev(host->mmc),
D
Denis Karpov 已提交
2031
				"Unable to configure MMC IRQs\n");
2032 2033 2034
			goto err_irq_cd_init;
		}
	}
2035

2036
	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
2037 2038 2039 2040 2041 2042
		ret = omap_hsmmc_reg_get(host);
		if (ret)
			goto err_reg;
		host->use_reg = 1;
	}

2043
	mmc->ocr_avail = mmc_slot(host).ocr_mask;
2044 2045

	/* Request IRQ for card detect */
2046
	if ((mmc_slot(host).card_detect_irq)) {
2047 2048 2049
		ret = request_threaded_irq(mmc_slot(host).card_detect_irq,
					   NULL,
					   omap_hsmmc_detect,
2050
					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
2051
					   mmc_hostname(mmc), host);
2052
		if (ret) {
2053
			dev_err(mmc_dev(host->mmc),
2054 2055 2056
				"Unable to grab MMC CD IRQ\n");
			goto err_irq_cd;
		}
2057 2058
		pdata->suspend = omap_hsmmc_suspend_cdirq;
		pdata->resume = omap_hsmmc_resume_cdirq;
2059 2060
	}

2061
	omap_hsmmc_disable_irq(host);
2062

2063 2064 2065 2066 2067
	pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
	if (IS_ERR(pinctrl))
		dev_warn(&pdev->dev,
			"pins are not configured from the driver\n");

2068 2069
	omap_hsmmc_protect_card(host);

2070 2071
	mmc_add_host(mmc);

D
Denis Karpov 已提交
2072
	if (mmc_slot(host).name != NULL) {
2073 2074 2075 2076
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
D
Denis Karpov 已提交
2077
	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
2078 2079 2080
		ret = device_create_file(&mmc->class_dev,
					&dev_attr_cover_switch);
		if (ret < 0)
2081
			goto err_slot_name;
2082 2083
	}

D
Denis Karpov 已提交
2084
	omap_hsmmc_debugfs(mmc);
2085 2086
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2087

2088 2089 2090 2091 2092
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
	free_irq(mmc_slot(host).card_detect_irq, host);
2093 2094 2095 2096 2097 2098
err_irq_cd:
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
err_reg:
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
2099 2100 2101
err_irq_cd_init:
	free_irq(host->irq, host);
err_irq:
2102 2103 2104 2105
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);
2106
	pm_runtime_put_sync(host->dev);
2107
	pm_runtime_disable(host->dev);
2108
	clk_put(host->fclk);
2109
	if (host->dbclk) {
2110
		clk_disable_unprepare(host->dbclk);
2111 2112 2113 2114
		clk_put(host->dbclk);
	}
err1:
	iounmap(host->base);
2115 2116 2117
	mmc_free_host(mmc);
err_alloc:
	omap_hsmmc_gpio_free(pdata);
2118
err:
2119 2120 2121
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res)
		release_mem_region(res->start, resource_size(res));
2122 2123 2124
	return ret;
}

B
Bill Pemberton 已提交
2125
static int omap_hsmmc_remove(struct platform_device *pdev)
2126
{
D
Denis Karpov 已提交
2127
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2128 2129
	struct resource *res;

F
Felipe Balbi 已提交
2130 2131 2132 2133 2134 2135 2136 2137 2138
	pm_runtime_get_sync(host->dev);
	mmc_remove_host(host->mmc);
	if (host->use_reg)
		omap_hsmmc_reg_put(host);
	if (host->pdata->cleanup)
		host->pdata->cleanup(&pdev->dev);
	free_irq(host->irq, host);
	if (mmc_slot(host).card_detect_irq)
		free_irq(mmc_slot(host).card_detect_irq, host);
2139

2140 2141 2142 2143 2144
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);

F
Felipe Balbi 已提交
2145 2146 2147
	pm_runtime_put_sync(host->dev);
	pm_runtime_disable(host->dev);
	clk_put(host->fclk);
2148
	if (host->dbclk) {
2149
		clk_disable_unprepare(host->dbclk);
F
Felipe Balbi 已提交
2150
		clk_put(host->dbclk);
2151 2152
	}

2153
	omap_hsmmc_gpio_free(host->pdata);
F
Felipe Balbi 已提交
2154
	iounmap(host->base);
2155
	mmc_free_host(host->mmc);
F
Felipe Balbi 已提交
2156

2157 2158
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res)
2159
		release_mem_region(res->start, resource_size(res));
2160 2161 2162 2163 2164

	return 0;
}

#ifdef CONFIG_PM
2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
static int omap_hsmmc_prepare(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (host->pdata->suspend)
		return host->pdata->suspend(dev, host->slot_id);

	return 0;
}

static void omap_hsmmc_complete(struct device *dev)
{
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (host->pdata->resume)
		host->pdata->resume(dev, host->slot_id);

}

2184
static int omap_hsmmc_suspend(struct device *dev)
2185
{
F
Felipe Balbi 已提交
2186
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2187

F
Felipe Balbi 已提交
2188
	if (!host)
2189 2190
		return 0;

F
Felipe Balbi 已提交
2191
	pm_runtime_get_sync(host->dev);
2192

F
Felipe Balbi 已提交
2193 2194 2195 2196
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
		omap_hsmmc_disable_irq(host);
		OMAP_HSMMC_WRITE(host->base, HCTL,
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2197
	}
F
Felipe Balbi 已提交
2198

2199
	if (host->dbclk)
2200
		clk_disable_unprepare(host->dbclk);
2201

2202
	pm_runtime_put_sync(host->dev);
2203
	return 0;
2204 2205 2206
}

/* Routine to resume the MMC device */
2207
static int omap_hsmmc_resume(struct device *dev)
2208
{
F
Felipe Balbi 已提交
2209 2210 2211 2212
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (!host)
		return 0;
2213

F
Felipe Balbi 已提交
2214
	pm_runtime_get_sync(host->dev);
2215

2216
	if (host->dbclk)
2217
		clk_prepare_enable(host->dbclk);
2218

F
Felipe Balbi 已提交
2219 2220
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
		omap_hsmmc_conf_bus_power(host);
2221

F
Felipe Balbi 已提交
2222
	omap_hsmmc_protect_card(host);
2223

F
Felipe Balbi 已提交
2224 2225
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2226
	return 0;
2227 2228 2229
}

#else
2230 2231
#define omap_hsmmc_prepare	NULL
#define omap_hsmmc_complete	NULL
D
Denis Karpov 已提交
2232
#define omap_hsmmc_suspend	NULL
2233
#define omap_hsmmc_resume	NULL
2234 2235
#endif

2236 2237 2238 2239 2240 2241
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
F
Felipe Balbi 已提交
2242
	dev_dbg(dev, "disabled\n");
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252

	return 0;
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
F
Felipe Balbi 已提交
2253
	dev_dbg(dev, "enabled\n");
2254 2255 2256 2257

	return 0;
}

2258
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
D
Denis Karpov 已提交
2259 2260
	.suspend	= omap_hsmmc_suspend,
	.resume		= omap_hsmmc_resume,
2261 2262
	.prepare	= omap_hsmmc_prepare,
	.complete	= omap_hsmmc_complete,
2263 2264
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2265 2266 2267
};

static struct platform_driver omap_hsmmc_driver = {
2268
	.probe		= omap_hsmmc_probe,
B
Bill Pemberton 已提交
2269
	.remove		= omap_hsmmc_remove,
2270 2271 2272
	.driver		= {
		.name = DRIVER_NAME,
		.owner = THIS_MODULE,
2273
		.pm = &omap_hsmmc_dev_pm_ops,
2274
		.of_match_table = of_match_ptr(omap_mmc_of_match),
2275 2276 2277
	},
};

2278
module_platform_driver(omap_hsmmc_driver);
2279 2280 2281 2282
MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");