i915_drv.h 81.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include "i915_gem_gtt.h"
39
#include <linux/io-mapping.h>
40
#include <linux/i2c.h>
41
#include <linux/i2c-algo-bit.h>
42
#include <drm/intel-gtt.h>
43
#include <linux/backlight.h>
44
#include <linux/intel-iommu.h>
45
#include <linux/kref.h>
46
#include <linux/pm_qos.h>
47

L
Linus Torvalds 已提交
48 49 50 51 52 53 54
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
55
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
56

57
enum pipe {
58
	INVALID_PIPE = -1,
59 60
	PIPE_A = 0,
	PIPE_B,
61
	PIPE_C,
62 63
	_PIPE_EDP,
	I915_MAX_PIPES = _PIPE_EDP
64
};
65
#define pipe_name(p) ((p) + 'A')
66

P
Paulo Zanoni 已提交
67 68 69 70
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
71 72
	TRANSCODER_EDP,
	I915_MAX_TRANSCODERS
P
Paulo Zanoni 已提交
73 74 75
};
#define transcoder_name(t) ((t) + 'A')

76 77 78
enum plane {
	PLANE_A = 0,
	PLANE_B,
79
	PLANE_C,
80
};
81
#define plane_name(p) ((p) + 'A')
82

83
#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
84

85 86 87 88 89 90 91 92 93 94
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

95
#define I915_NUM_PHYS_VLV 2
96 97 98 99 100 101 102 103 104 105 106

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
	DPIO_PHY1
};

107 108 109 110 111 112 113 114 115 116
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
117
	POWER_DOMAIN_TRANSCODER_EDP,
I
Imre Deak 已提交
118 119 120 121 122 123 124 125 126 127 128
	POWER_DOMAIN_PORT_DDI_A_2_LANES,
	POWER_DOMAIN_PORT_DDI_A_4_LANES,
	POWER_DOMAIN_PORT_DDI_B_2_LANES,
	POWER_DOMAIN_PORT_DDI_B_4_LANES,
	POWER_DOMAIN_PORT_DDI_C_2_LANES,
	POWER_DOMAIN_PORT_DDI_C_4_LANES,
	POWER_DOMAIN_PORT_DDI_D_2_LANES,
	POWER_DOMAIN_PORT_DDI_D_4_LANES,
	POWER_DOMAIN_PORT_DSI,
	POWER_DOMAIN_PORT_CRT,
	POWER_DOMAIN_PORT_OTHER,
V
Ville Syrjälä 已提交
129
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
130
	POWER_DOMAIN_AUDIO,
131
	POWER_DOMAIN_INIT,
132 133

	POWER_DOMAIN_NUM,
134 135 136 137 138
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
139 140 141
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
142

143 144 145 146 147 148 149 150 151 152 153 154 155
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

156 157 158 159 160 161
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
162

163
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
164
#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
165

166 167 168
#define for_each_crtc(dev, crtc) \
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)

169 170 171
#define for_each_intel_crtc(dev, intel_crtc) \
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)

172 173 174 175
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

176 177 178 179
#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
		if ((intel_connector)->base.encoder == (__encoder))

180 181
struct drm_i915_private;

182 183 184 185 186 187 188 189
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
	DPLL_ID_PCH_PLL_A,
	DPLL_ID_PCH_PLL_B,
};
#define I915_NUM_PLLS 2

190
struct intel_dpll_hw_state {
191
	uint32_t dpll;
192
	uint32_t dpll_md;
193 194
	uint32_t fp0;
	uint32_t fp1;
195 196
};

D
Daniel Vetter 已提交
197
struct intel_shared_dpll {
198 199 200
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
201 202 203
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
204
	struct intel_dpll_hw_state hw_state;
205 206
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
207 208 209 210
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
211 212 213
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
214 215
};

216 217 218 219 220 221 222 223 224 225 226 227 228
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

229 230 231 232 233 234
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
235 236 237
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
238 239
 * 1.2: Add Power Management
 * 1.3: Add vblank support
240
 * 1.4: Fix cmdbuffer path, add heap destroy
241
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
242 243
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
244 245
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
246
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
247 248
#define DRIVER_PATCHLEVEL	0

249
#define WATCH_LISTS	0
250
#define WATCH_GTT	0
251

252 253 254 255 256 257 258 259 260
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
261
	struct drm_i915_gem_object *cur_obj;
262 263
};

264 265 266 267 268
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

269
struct intel_opregion {
270 271 272
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
J
Jani Nikula 已提交
273 274
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
275 276
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
277
	u32 __iomem *lid_state;
278
	struct work_struct asle_work;
279
};
280
#define OPREGION_SIZE            (8*1024)
281

282 283 284
struct intel_overlay;
struct intel_overlay_error_state;

285 286 287 288
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
289
#define I915_FENCE_REG_NONE -1
290 291 292
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
293 294

struct drm_i915_fence_reg {
295
	struct list_head lru_list;
296
	struct drm_i915_gem_object *obj;
297
	int pin_count;
298
};
299

300
struct sdvo_device_mapping {
C
Chris Wilson 已提交
301
	u8 initialized;
302 303 304
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
305
	u8 i2c_pin;
306
	u8 ddc_pin;
307 308
};

309 310
struct intel_display_error_state;

311
struct drm_i915_error_state {
312
	struct kref ref;
B
Ben Widawsky 已提交
313 314
	struct timeval time;

315
	char error_msg[128];
316
	u32 reset_count;
317
	u32 suspend_count;
318

B
Ben Widawsky 已提交
319
	/* Generic register state */
320 321
	u32 eir;
	u32 pgtbl_er;
322
	u32 ier;
B
Ben Widawsky 已提交
323
	u32 ccid;
324 325
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
326 327 328
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
	u32 done_reg;
329 330 331 332
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
B
Ben Widawsky 已提交
333 334 335 336 337
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;

338
	struct drm_i915_error_ring {
339
		bool valid;
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
		/* Software tracked state */
		bool waiting;
		int hangcheck_score;
		enum intel_ring_hangcheck_action hangcheck_action;
		int num_requests;

		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

		u32 semaphore_seqno[I915_NUM_RINGS - 1];

		/* Register state */
		u32 tail;
		u32 head;
		u32 ctl;
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 instdone;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
365
		u64 acthd;
366
		u32 fault_reg;
367
		u64 faddr;
368 369 370
		u32 rc_psmi; /* sleep state */
		u32 semaphore_mboxes[I915_NUM_RINGS - 1];

371 372 373 374
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
375
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
376

377 378 379
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
380
			u32 tail;
381
		} *requests;
382 383 384 385 386 387 388 389

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;
390 391 392

		pid_t pid;
		char comm[TASK_COMM_LEN];
393
	} ring[I915_NUM_RINGS];
394
	struct drm_i915_error_buffer {
395
		u32 size;
396
		u32 name;
397
		u32 rseqno, wseqno;
398 399 400
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
401
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
402 403 404 405
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
406
		s32 ring:4;
407
		u32 cache_level:3;
408
	} **active_bo, **pinned_bo;
409

410
	u32 *active_bo_count, *pinned_bo_count;
411 412
};

413
struct intel_connector;
414
struct intel_crtc_config;
415
struct intel_plane_config;
416
struct intel_crtc;
417 418
struct intel_limit;
struct dpll;
419

420
struct drm_i915_display_funcs {
421
	bool (*fbc_enabled)(struct drm_device *dev);
422
	void (*enable_fbc)(struct drm_crtc *crtc);
423 424 425
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
			  struct drm_crtc *crtc,
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
444
	void (*update_wm)(struct drm_crtc *crtc);
445 446
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
447
				 uint32_t sprite_width, int pixel_size,
448
				 bool enable, bool scaled);
449
	void (*modeset_global_resources)(struct drm_device *dev);
450 451 452 453
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
454 455
	void (*get_plane_config)(struct intel_crtc *,
				 struct intel_plane_config *);
456 457 458
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
459 460
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
461
	void (*off)(struct drm_crtc *crtc);
462
	void (*write_eld)(struct drm_connector *connector,
463 464
			  struct drm_crtc *crtc,
			  struct drm_display_mode *mode);
465
	void (*fdi_link_train)(struct drm_crtc *crtc);
466
	void (*init_clock_gating)(struct drm_device *dev);
467 468
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
469 470
			  struct drm_i915_gem_object *obj,
			  uint32_t flags);
471 472 473
	int (*update_primary_plane)(struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    int x, int y);
474
	void (*hpd_irq_setup)(struct drm_device *dev);
475 476 477 478 479
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
480 481 482 483 484 485 486

	int (*setup_backlight)(struct intel_connector *connector);
	uint32_t (*get_backlight)(struct intel_connector *connector);
	void (*set_backlight)(struct intel_connector *connector,
			      uint32_t level);
	void (*disable_backlight)(struct intel_connector *connector);
	void (*enable_backlight)(struct intel_connector *connector);
487 488
};

489
struct intel_uncore_funcs {
490 491 492 493
	void (*force_wake_get)(struct drm_i915_private *dev_priv,
							int fw_engine);
	void (*force_wake_put)(struct drm_i915_private *dev_priv,
							int fw_engine);
494 495 496 497 498 499 500 501 502 503 504 505 506 507

	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);

	void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
				uint8_t val, bool trace);
	void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
				uint16_t val, bool trace);
	void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
				uint32_t val, bool trace);
	void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
				uint64_t val, bool trace);
508 509
};

510 511 512 513 514 515 516
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
517

518 519 520
	unsigned fw_rendercount;
	unsigned fw_mediacount;

521
	struct timer_list force_wake_timer;
522 523
};

524 525 526 527 528 529 530 531 532 533 534 535 536 537
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
538
	func(is_preliminary) sep \
539 540 541 542 543 544 545
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
546
	func(has_llc) sep \
547 548
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
549

550 551
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
552

553
struct intel_device_info {
554
	u32 display_mmio_offset;
555
	u8 num_pipes:3;
556
	u8 num_sprites[I915_MAX_PIPES];
557
	u8 gen;
558
	u8 ring_mask; /* Rings supported by the HW */
559
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
560 561 562 563 564 565
	/* Register offsets for the various display pipes and transcoders */
	int pipe_offsets[I915_MAX_TRANSCODERS];
	int trans_offsets[I915_MAX_TRANSCODERS];
	int dpll_offsets[I915_MAX_PIPES];
	int dpll_md_offsets[I915_MAX_PIPES];
	int palette_offsets[I915_MAX_PIPES];
566 567
};

568 569 570
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

571 572
enum i915_cache_level {
	I915_CACHE_NONE = 0,
573 574 575 576 577
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
578
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
579 580
};

581 582 583 584 585 586
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
587 588 589 590 591 592

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

	/* This context is banned to submit more work */
	bool banned;
593
};
594 595 596 597

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
598
	struct kref ref;
599
	int id;
600
	bool is_initialized;
601
	uint8_t remap_slice;
602
	struct drm_i915_file_private *file_priv;
603
	struct intel_ring_buffer *last_ring;
604
	struct drm_i915_gem_object *obj;
605
	struct i915_ctx_hang_stats hang_stats;
B
Ben Widawsky 已提交
606
	struct i915_address_space *vm;
607 608

	struct list_head link;
609 610
};

611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
struct i915_fbc {
	unsigned long size;
	unsigned int fb_id;
	enum plane plane;
	int y;

	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;

	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
	} *fbc_work;

626 627 628
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
629 630 631 632 633 634 635 636 637 638
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
639 640
};

641 642 643 644
struct i915_drrs {
	struct intel_connector *connector;
};

R
Rodrigo Vivi 已提交
645 646 647
struct i915_psr {
	bool sink_support;
	bool source_ok;
648
};
649

650
enum intel_pch {
651
	PCH_NONE = 0,	/* No PCH present */
652 653
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
654
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
655
	PCH_NOP,
656 657
};

658 659 660 661 662
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

663
#define QUIRK_PIPEA_FORCE (1<<0)
664
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
665
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
666

667
struct intel_fbdev;
668
struct intel_fbc_work;
669

670 671
struct intel_gmbus {
	struct i2c_adapter adapter;
672
	u32 force_bit;
673
	u32 reg0;
674
	u32 gpio_reg;
675
	struct i2c_algo_bit_data bit_algo;
676 677 678
	struct drm_i915_private *dev_priv;
};

679
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
680 681 682
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
683
	u32 saveDSPARB;
J
Jesse Barnes 已提交
684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
699
	u32 saveTRANSACONF;
700 701 702 703 704 705
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
706
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
707 708 709
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
710
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
711 712 713
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
714
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
715 716
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
717
	u32 saveBLC_HIST_CTL_B;
718 719
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
720 721 722 723 724 725 726 727 728 729 730
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
731
	u32 saveTRANSBCONF;
732 733 734 735 736 737
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
738
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
739 740 741
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
742
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
743 744
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
745 746 747
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
748 749 750
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
751 752
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
753 754 755 756 757 758
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
759
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
760 761 762 763
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
	u32 saveFBC_CONTROL;
764 765 766
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
767 768 769 770 771 772
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
773 774
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
775 776 777 778 779
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
780
	u8 saveGR[25];
J
Jesse Barnes 已提交
781
	u8 saveAR_INDEX;
782
	u8 saveAR[21];
J
Jesse Barnes 已提交
783
	u8 saveDACMASK;
784
	u8 saveCR[37];
785
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
786 787 788 789 790 791 792
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
793 794 795 796 797 798 799 800 801 802 803
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
804 805 806 807 808 809 810 811 812 813
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
814 815 816 817 818 819 820 821 822 823
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
824
	u32 saveMCHBAR_RENDER_STANDBY;
825
	u32 savePCH_PORT_HOTPLUG;
826
};
827

828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
	u32 clock_gate_dis2;
};

889
struct intel_gen6_power_mgmt {
890
	/* work and pm_iir are protected by dev_priv->irq_lock */
891 892
	struct work_struct work;
	u32 pm_iir;
893

894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
912

913 914 915
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

916
	bool enabled;
917
	struct delayed_work delayed_resume_work;
918 919 920 921 922 923

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
924 925
};

D
Daniel Vetter 已提交
926 927 928
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
946 947 948

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
949 950
};

951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

981 982
/* Power well structure for haswell */
struct i915_power_well {
983
	const char *name;
984
	bool always_on;
985 986
	/* power well enable/disable usage count */
	int count;
987
	unsigned long domains;
988
	unsigned long data;
989
	const struct i915_power_well_ops *ops;
990 991
};

992
struct i915_power_domains {
993 994 995 996 997
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
998
	bool initializing;
999
	int power_well_count;
1000

1001
	struct mutex lock;
1002
	int domain_use_count[POWER_DOMAIN_NUM];
1003
	struct i915_power_well *power_wells;
1004 1005
};

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

1031
#define MAX_L3_SLICES 2
1032
struct intel_l3_parity {
1033
	u32 *remap_info[MAX_L3_SLICES];
1034
	struct work_struct error_work;
1035
	int which_slice;
1036 1037
};

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

	struct shrinker inactive_shrinker;
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

1072 1073 1074 1075 1076 1077 1078 1079 1080
	/**
	 * When we detect an idle GPU, we want to turn on
	 * powersaving features. So once we see that there
	 * are no more requests outstanding and no more
	 * arrive within a small period of time, we fire
	 * off the idle_work.
	 */
	struct delayed_work idle_work;

1081 1082 1083 1084 1085 1086
	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

1087 1088 1089 1090 1091 1092 1093 1094
	/**
	 * Is the GPU currently considered idle, or busy executing userspace
	 * requests?  Whilst idle, we attempt to power down the hardware and
	 * display clocks. In order to reduce the effect on performance, there
	 * is a slight delay before we do so.
	 */
	bool busy;

1095 1096 1097 1098 1099 1100 1101 1102 1103
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
1104
	spinlock_t object_stat_lock;
1105 1106 1107 1108
	size_t object_memory;
	u32 object_count;
};

1109 1110 1111 1112 1113 1114 1115 1116 1117
struct drm_i915_error_state_buf {
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1118 1119 1120 1121 1122
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1123 1124 1125 1126
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1127 1128 1129
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1130 1131 1132 1133 1134 1135 1136 1137
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

1138 1139 1140

	unsigned long missed_irq_rings;

1141
	/**
M
Mika Kuoppala 已提交
1142
	 * State variable controlling the reset flow and count
1143
	 *
M
Mika Kuoppala 已提交
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
	 * This is a counter which gets incremented when reset is triggered,
	 * and again when reset has been handled. So odd values (lowest bit set)
	 * means that reset is in progress and even values that
	 * (reset_counter >> 1):th reset was successfully completed.
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1157 1158 1159 1160
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1161 1162 1163 1164
	 */
	atomic_t reset_counter;

#define I915_RESET_IN_PROGRESS_FLAG	1
M
Mika Kuoppala 已提交
1165
#define I915_WEDGED			(1 << 31)
1166 1167 1168 1169 1170 1171

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1172

1173 1174 1175 1176 1177 1178
	/* Userspace knobs for gpu hang simulation;
	 * combines both a ring mask, and extra flags
	 */
	u32 stop_rings;
#define I915_STOP_RING_ALLOW_BAN       (1 << 31)
#define I915_STOP_RING_ALLOW_WARN      (1 << 30)
1179 1180 1181

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1182 1183
};

1184 1185 1186 1187 1188 1189
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1190 1191
struct ddi_vbt_port_info {
	uint8_t hdmi_level_shift;
1192 1193 1194 1195

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1196 1197
};

1198 1199 1200 1201 1202 1203
enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
};

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1219 1220
	enum drrs_support_type drrs_type;

1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

1231 1232
	struct {
		u16 pwm_freq_hz;
1233
		bool present;
1234 1235 1236
		bool active_low_pwm;
	} backlight;

1237 1238 1239
	/* MIPI DSI */
	struct {
		u16 panel_id;
1240 1241 1242 1243 1244 1245
		struct mipi_config *config;
		struct mipi_pps_data *pps;
		u8 seq_version;
		u32 size;
		u8 *data;
		u8 *sequence[MIPI_SEQ_MAX];
1246 1247
	} dsi;

1248 1249 1250
	int crt_ddc_pin;

	int child_dev_num;
1251
	union child_device_config *child_dev;
1252 1253

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1254 1255
};

1256 1257 1258 1259 1260
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1261 1262 1263 1264 1265 1266 1267 1268
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1269
struct ilk_wm_values {
1270 1271 1272 1273 1274 1275 1276 1277
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1278
/*
1279 1280 1281 1282
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1283
 *
1284 1285 1286
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1287
 *
1288 1289 1290 1291
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
 * default value is currently very conservative (see intel_init_runtime_pm), but
 * it can be changed with the standard runtime PM files from sysfs.
1292 1293 1294 1295 1296
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1297
 * case it happens.
1298
 *
1299
 * For more, read the Documentation/power/runtime_pm.txt.
1300
 */
1301 1302 1303
struct i915_runtime_pm {
	bool suspended;
	bool irqs_disabled;
1304 1305
};

1306 1307 1308 1309 1310
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1311
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1312 1313 1314 1315 1316
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1317
	INTEL_PIPE_CRC_SOURCE_AUTO,
1318 1319 1320
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1321
struct intel_pipe_crc_entry {
1322
	uint32_t frame;
1323 1324 1325
	uint32_t crc[5];
};

1326
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1327
struct intel_pipe_crc {
1328 1329
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1330
	struct intel_pipe_crc_entry *entries;
1331
	enum intel_pipe_crc_source source;
1332
	int head, tail;
1333
	wait_queue_head_t wq;
1334 1335
};

1336
struct drm_i915_private {
1337
	struct drm_device *dev;
1338
	struct kmem_cache *slab;
1339

1340
	const struct intel_device_info info;
1341 1342 1343 1344 1345

	int relative_constants_mode;

	void __iomem *regs;

1346
	struct intel_uncore uncore;
1347 1348 1349

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1350

1351 1352 1353 1354 1355 1356 1357 1358 1359
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1360 1361
	wait_queue_head_t gmbus_wait_queue;

1362 1363
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
1364
	uint32_t last_seqno, next_seqno;
1365 1366 1367 1368 1369 1370 1371

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1372 1373
	bool display_irqs_enabled;

1374 1375 1376
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1377
	/* DPIO indirect register protection */
1378
	struct mutex dpio_lock;
1379 1380

	/** Cached value of IMR to avoid reads in updating the bitfield */
1381 1382 1383 1384
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1385
	u32 gt_irq_mask;
1386
	u32 pm_irq_mask;
1387
	u32 pm_rps_events;
1388
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1389 1390

	struct work_struct hotplug_work;
1391
	bool enable_hotplug_processing;
1392 1393 1394 1395 1396 1397 1398 1399 1400
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1401
	u32 hpd_event_bits;
1402
	struct timer_list hotplug_reenable_timer;
1403

1404
	struct i915_fbc fbc;
1405
	struct i915_drrs drrs;
1406
	struct intel_opregion opregion;
1407
	struct intel_vbt_data vbt;
1408 1409 1410 1411

	/* overlay */
	struct intel_overlay *overlay;

1412 1413
	/* backlight registers and fields in struct intel_panel */
	spinlock_t backlight_lock;
1414

1415 1416 1417 1418 1419 1420 1421 1422
	/* LVDS info */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1423
	unsigned int vlv_cdclk_freq;
1424

1425 1426 1427 1428 1429 1430 1431
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1432 1433 1434 1435 1436 1437 1438
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1439
	unsigned short pch_id;
1440 1441 1442

	unsigned long quirks;

1443 1444
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1445

1446
	struct list_head vm_list; /* Global list of all address spaces */
1447
	struct i915_gtt gtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1448

1449
	struct i915_gem_mm mm;
1450 1451 1452

	/* Kernel Modesetting */

1453
	struct sdvo_device_mapping sdvo_mappings[2];
1454

1455 1456
	struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1457 1458
	wait_queue_head_t pending_flip_queue;

1459 1460 1461 1462
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

D
Daniel Vetter 已提交
1463 1464
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1465
	struct intel_ddi_plls ddi_plls;
1466
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1467

1468 1469 1470
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1471 1472
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1473
	u16 orig_clock;
1474

1475
	bool mchbar_need_disable;
1476

1477 1478
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1479 1480 1481
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1482
	/* gen6+ rps state */
1483
	struct intel_gen6_power_mgmt rps;
1484

1485 1486
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1487
	struct intel_ilk_power_mgmt ips;
1488

1489
	struct i915_power_domains power_domains;
1490

R
Rodrigo Vivi 已提交
1491
	struct i915_psr psr;
1492

1493
	struct i915_gpu_error gpu_error;
1494

1495 1496
	struct drm_i915_gem_object *vlv_pctx;

1497
#ifdef CONFIG_DRM_I915_FBDEV
1498 1499
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1500
#endif
1501

1502 1503 1504 1505 1506 1507
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1508
	struct drm_property *broadcast_rgb_property;
1509
	struct drm_property *force_audio_property;
1510

1511
	uint32_t hw_context_size;
1512
	struct list_head context_list;
1513

1514
	u32 fdi_rx_config;
1515

1516
	u32 suspend_count;
1517
	struct i915_suspend_saved_registers regfile;
1518
	struct vlv_s0ix_state vlv_s0ix_state;
1519

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1532 1533

		/* current hardware state */
1534
		struct ilk_wm_values hw;
1535 1536
	} wm;

1537 1538
	struct i915_runtime_pm pm;

1539 1540 1541
	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1542 1543
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
1544 1545
	/* the indicator for dispatch video commands on two BSD rings */
	int ring_index;
1546
};
L
Linus Torvalds 已提交
1547

1548 1549 1550 1551 1552
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1553 1554 1555 1556 1557
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1558 1559 1560 1561 1562 1563 1564
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1565
#define I915_GTT_OFFSET_NONE ((u32)-1)
1566

1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

1585
struct drm_i915_gem_object {
1586
	struct drm_gem_object base;
1587

1588 1589
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1590 1591 1592
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1593 1594
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1595
	struct list_head global_list;
1596

1597
	struct list_head ring_list;
1598 1599
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1600 1601

	/**
1602 1603 1604
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1605
	 */
1606
	unsigned int active:1;
1607 1608 1609 1610 1611

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1612
	unsigned int dirty:1;
1613 1614 1615 1616 1617 1618

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1619
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1620 1621 1622 1623

	/**
	 * Advice: are the backing pages purgeable?
	 */
1624
	unsigned int madv:2;
1625 1626 1627 1628

	/**
	 * Current tiling mode for the object.
	 */
1629
	unsigned int tiling_mode:2;
1630 1631 1632 1633 1634 1635 1636 1637
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1638

1639 1640 1641 1642
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1643
	unsigned int map_and_fenceable:1;
1644

1645 1646 1647 1648 1649
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1650 1651
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1652
	unsigned int pin_display:1;
1653

1654 1655 1656 1657 1658 1659
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1660
	unsigned int cache_level:3;
1661

1662
	unsigned int has_aliasing_ppgtt_mapping:1;
1663
	unsigned int has_global_gtt_mapping:1;
1664
	unsigned int has_dma_mapping:1;
1665

1666
	struct sg_table *pages;
1667
	int pages_pin_count;
1668

1669
	/* prime dma-buf support */
1670 1671 1672
	void *dma_buf_vmapping;
	int vmapping_count;

1673 1674
	struct intel_ring_buffer *ring;

1675
	/** Breadcrumb of last rendering to the buffer. */
1676 1677
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1678 1679
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1680

1681
	/** Current tiling stride for the object, if it's tiled. */
1682
	uint32_t stride;
1683

1684 1685 1686
	/** References from framebuffers, locks out tiling changes. */
	unsigned long framebuffer_references;

1687
	/** Record of address bit 17 of each page at last unbind. */
1688
	unsigned long *bit_17;
1689

J
Jesse Barnes 已提交
1690
	/** User space pin count and filp owning the pin */
1691
	unsigned long user_pin_count;
J
Jesse Barnes 已提交
1692
	struct drm_file *pin_filp;
1693 1694 1695

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1696 1697
};

1698
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1699

1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1711 1712 1713
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1714 1715 1716
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1717 1718 1719 1720
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
1721 1722
	u32 tail;

1723 1724 1725
	/** Context related to this request */
	struct i915_hw_context *ctx;

1726 1727 1728
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

1729 1730 1731
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1732
	/** global list entry for this request */
1733
	struct list_head list;
1734

1735
	struct drm_i915_file_private *file_priv;
1736 1737
	/** file_priv list entry for this request */
	struct list_head client_list;
1738 1739 1740
};

struct drm_i915_file_private {
1741
	struct drm_i915_private *dev_priv;
1742
	struct drm_file *file;
1743

1744
	struct {
1745
		spinlock_t lock;
1746
		struct list_head request_list;
1747
		struct delayed_work idle_work;
1748
	} mm;
1749
	struct idr context_idr;
1750

1751
	struct i915_hw_context *private_default_ctx;
1752
	atomic_t rps_wait_boost;
1753
	struct  intel_ring_buffer *bsd_ring;
1754 1755
};

1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
/*
 * A command that requires special handling by the command parser.
 */
struct drm_i915_cmd_descriptor {
	/*
	 * Flags describing how the command parser processes the command.
	 *
	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
	 *                 a length mask if not set
	 * CMD_DESC_SKIP: The command is allowed but does not follow the
	 *                standard length encoding for the opcode range in
	 *                which it falls
	 * CMD_DESC_REJECT: The command is never allowed
	 * CMD_DESC_REGISTER: The command should be checked against the
	 *                    register whitelist for the appropriate ring
	 * CMD_DESC_MASTER: The command is allowed if the submitting process
	 *                  is the DRM master
	 */
	u32 flags;
#define CMD_DESC_FIXED    (1<<0)
#define CMD_DESC_SKIP     (1<<1)
#define CMD_DESC_REJECT   (1<<2)
#define CMD_DESC_REGISTER (1<<3)
#define CMD_DESC_BITMASK  (1<<4)
#define CMD_DESC_MASTER   (1<<5)

	/*
	 * The command's unique identification bits and the bitmask to get them.
	 * This isn't strictly the opcode field as defined in the spec and may
	 * also include type, subtype, and/or subop fields.
	 */
	struct {
		u32 value;
		u32 mask;
	} cmd;

	/*
	 * The command's length. The command is either fixed length (i.e. does
	 * not include a length field) or has a length field mask. The flag
	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
	 * a length mask. All command entries in a command table must include
	 * length information.
	 */
	union {
		u32 fixed;
		u32 mask;
	} length;

	/*
	 * Describes where to find a register address in the command to check
	 * against the ring's register whitelist. Only valid if flags has the
	 * CMD_DESC_REGISTER bit set.
	 */
	struct {
		u32 offset;
		u32 mask;
	} reg;

#define MAX_CMD_DESC_BITMASKS 3
	/*
	 * Describes command checks where a particular dword is masked and
	 * compared against an expected value. If the command does not match
	 * the expected value, the parser rejects it. Only valid if flags has
	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
	 * are valid.
1821 1822 1823 1824
	 *
	 * If the check specifies a non-zero condition_mask then the parser
	 * only performs the check when the bits specified by condition_mask
	 * are non-zero.
1825 1826 1827 1828 1829
	 */
	struct {
		u32 offset;
		u32 mask;
		u32 expected;
1830 1831
		u32 condition_offset;
		u32 condition_mask;
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
	} bits[MAX_CMD_DESC_BITMASKS];
};

/*
 * A table of commands requiring special handling by the command parser.
 *
 * Each ring has an array of tables. Each table consists of an array of command
 * descriptors, which must be sorted with command opcodes in ascending order.
 */
struct drm_i915_cmd_table {
	const struct drm_i915_cmd_descriptor *table;
	int count;
};

1846
#define INTEL_INFO(dev)	(&to_i915(dev)->info)
1847

1848 1849
#define IS_I830(dev)		((dev)->pdev->device == 0x3577)
#define IS_845G(dev)		((dev)->pdev->device == 0x2562)
1850
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
1851
#define IS_I865G(dev)		((dev)->pdev->device == 0x2572)
1852
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
1853 1854
#define IS_I915GM(dev)		((dev)->pdev->device == 0x2592)
#define IS_I945G(dev)		((dev)->pdev->device == 0x2772)
1855 1856 1857
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
1858
#define IS_GM45(dev)		((dev)->pdev->device == 0x2A42)
1859
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
1860 1861
#define IS_PINEVIEW_G(dev)	((dev)->pdev->device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pdev->device == 0xa011)
1862 1863
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
1864
#define IS_IRONLAKE_M(dev)	((dev)->pdev->device == 0x0046)
1865
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1866 1867 1868 1869 1870 1871
#define IS_IVB_GT1(dev)		((dev)->pdev->device == 0x0156 || \
				 (dev)->pdev->device == 0x0152 || \
				 (dev)->pdev->device == 0x015a)
#define IS_SNB_GT1(dev)		((dev)->pdev->device == 0x0102 || \
				 (dev)->pdev->device == 0x0106 || \
				 (dev)->pdev->device == 0x010A)
1872
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1873
#define IS_CHERRYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
1874
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1875
#define IS_BROADWELL(dev)	(!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
1876
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1877
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
1878
				 ((dev)->pdev->device & 0xFF00) == 0x0C00)
B
Ben Widawsky 已提交
1879 1880 1881 1882 1883
#define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \
				 (((dev)->pdev->device & 0xf) == 0x2  || \
				 ((dev)->pdev->device & 0xf) == 0x6 || \
				 ((dev)->pdev->device & 0xf) == 0xe))
#define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \
1884
				 ((dev)->pdev->device & 0xFF00) == 0x0A00)
B
Ben Widawsky 已提交
1885
#define IS_ULT(dev)		(IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
1886
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
1887
				 ((dev)->pdev->device & 0x00F0) == 0x0020)
1888
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1889

1890 1891 1892 1893 1894 1895
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1896 1897 1898 1899 1900
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1901
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
B
Ben Widawsky 已提交
1902
#define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8)
1903

1904 1905 1906 1907
#define RENDER_RING		(1<<RCS)
#define BSD_RING		(1<<VCS)
#define BLT_RING		(1<<BCS)
#define VEBOX_RING		(1<<VECS)
1908
#define BSD2_RING		(1<<VCS2)
1909
#define HAS_BSD(dev)		(INTEL_INFO(dev)->ring_mask & BSD_RING)
1910
#define HAS_BSD2(dev)		(INTEL_INFO(dev)->ring_mask & BSD2_RING)
1911 1912 1913 1914 1915
#define HAS_BLT(dev)		(INTEL_INFO(dev)->ring_mask & BLT_RING)
#define HAS_VEBOX(dev)		(INTEL_INFO(dev)->ring_mask & VEBOX_RING)
#define HAS_LLC(dev)		(INTEL_INFO(dev)->has_llc)
#define HAS_WT(dev)		((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
				 to_i915(dev)->ellc_size)
1916 1917
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1918
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1919 1920 1921 1922
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >= 6 && \
				 (!IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
#define HAS_PPGTT(dev)		(INTEL_INFO(dev)->gen >= 7 \
				 && !IS_GEN8(dev))
1923
#define USES_PPGTT(dev)		intel_enable_ppgtt(dev, false)
1924
#define USES_FULL_PPGTT(dev)	intel_enable_ppgtt(dev, true)
1925

1926
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1927 1928
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1929 1930
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))
1931 1932 1933 1934 1935 1936 1937 1938
/*
 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
 * even when in MSI mode. This results in spurious interrupt warnings if the
 * legacy irq no. is shared with another device. The kernel then disables that
 * interrupt source and so prevents the other device from working properly.
 */
#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
1939

1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1953
#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1954

1955
#define HAS_IPS(dev)		(IS_ULT(dev) || IS_BROADWELL(dev))
1956

1957
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
1958
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
B
Ben Widawsky 已提交
1959
#define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev))
1960
#define HAS_RUNTIME_PM(dev)	(IS_GEN6(dev) || IS_HASWELL(dev) || \
I
Imre Deak 已提交
1961
				 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
P
Paulo Zanoni 已提交
1962

1963 1964 1965 1966 1967 1968 1969
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1970
#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1971
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1972 1973
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
1974
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1975
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1976

1977 1978 1979
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
1980

1981 1982
#define GT_FREQUENCY_MULTIPLIER 50

1983 1984
#include "i915_trace.h"

R
Rob Clark 已提交
1985
extern const struct drm_ioctl_desc i915_ioctls[];
1986 1987
extern int i915_max_ioctl;

1988 1989
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1990 1991 1992
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
/* i915_params.c */
struct i915_params {
	int modeset;
	int panel_ignore_lid;
	unsigned int powersave;
	int semaphores;
	unsigned int lvds_downclock;
	int lvds_channel_mode;
	int panel_use_ssc;
	int vbt_sdvo_panel_type;
	int enable_rc6;
	int enable_fbc;
	int enable_ppgtt;
	int enable_psr;
	unsigned int preliminary_hw_support;
	int disable_power_well;
	int enable_ips;
2010
	int invert_brightness;
2011
	int enable_cmd_parser;
2012 2013 2014
	/* leave bools at the end to not create holes */
	bool enable_hangcheck;
	bool fastboot;
2015 2016
	bool prefault_disable;
	bool reset;
2017
	bool disable_display;
2018
	bool disable_vtd_wa;
2019 2020 2021
};
extern struct i915_params i915 __read_mostly;

L
Linus Torvalds 已提交
2022
				/* i915_dma.c */
2023
void i915_update_dri1_breadcrumb(struct drm_device *dev);
2024
extern void i915_kernel_lost_context(struct drm_device * dev);
2025
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
2026
extern int i915_driver_unload(struct drm_device *);
2027
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
2028
extern void i915_driver_lastclose(struct drm_device * dev);
2029 2030
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
2031 2032
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
2033
extern int i915_driver_device_is_agp(struct drm_device * dev);
2034
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2035 2036
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2037
#endif
2038
extern int i915_emit_box(struct drm_device *dev,
2039 2040
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
2041
extern int intel_gpu_reset(struct drm_device *dev);
2042
extern int i915_reset(struct drm_device *dev);
2043 2044 2045 2046
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2047
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2048

2049
extern void intel_console_resume(struct work_struct *work);
2050

L
Linus Torvalds 已提交
2051
/* i915_irq.c */
2052
void i915_queue_hangcheck(struct drm_device *dev);
2053 2054 2055
__printf(3, 4)
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...);
L
Linus Torvalds 已提交
2056

2057 2058
void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
							int new_delay);
2059
extern void intel_irq_init(struct drm_device *dev);
2060
extern void intel_hpd_init(struct drm_device *dev);
2061 2062 2063 2064 2065

extern void intel_uncore_sanitize(struct drm_device *dev);
extern void intel_uncore_early_sanitize(struct drm_device *dev);
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
2066
extern void intel_uncore_fini(struct drm_device *dev);
2067

2068
void
2069
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2070
		     u32 status_mask);
2071 2072

void
2073
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2074
		      u32 status_mask);
2075

2076 2077 2078
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);

2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2090 2091
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2092 2093 2094 2095 2096 2097
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
2098 2099
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
2100 2101 2102 2103 2104 2105
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2106 2107 2108 2109
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2110 2111
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2112 2113
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2114 2115 2116 2117 2118 2119 2120 2121
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2122 2123
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2124 2125
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2126
void i915_gem_load(struct drm_device *dev);
2127 2128
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2129 2130
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2131 2132
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
2133 2134
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm);
2135
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
2136
void i915_gem_vma_destroy(struct i915_vma *vma);
2137

2138 2139
#define PIN_MAPPABLE 0x1
#define PIN_NONBLOCK 0x2
2140
#define PIN_GLOBAL 0x4
2141
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
2142
				     struct i915_address_space *vm,
2143
				     uint32_t alignment,
2144
				     unsigned flags);
2145
int __must_check i915_vma_unbind(struct i915_vma *vma);
2146
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2147
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2148
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2149
void i915_gem_lastclose(struct drm_device *dev);
2150

2151 2152 2153
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush);

2154
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2155 2156
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
2157 2158 2159
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2160
		return sg_page_iter_page(&sg_iter);
2161 2162

	return NULL;
2163
}
2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

2175
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2176 2177
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
B
Ben Widawsky 已提交
2178 2179
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring);
2180 2181 2182 2183 2184
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
2185 2186 2187 2188 2189 2190 2191 2192 2193
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

2194 2195
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2196
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2197
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2198

2199 2200
bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2201

2202 2203 2204
struct drm_i915_gem_request *
i915_gem_find_active_request(struct intel_ring_buffer *ring);

2205
bool i915_gem_retire_requests(struct drm_device *dev);
2206
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
2207
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2208
				      bool interruptible);
2209 2210 2211
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
M
Mika Kuoppala 已提交
2212
			& (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2213 2214 2215 2216
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
M
Mika Kuoppala 已提交
2217 2218 2219 2220 2221 2222
	return atomic_read(&error->reset_counter) & I915_WEDGED;
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
	return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2223
}
2224

2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236
static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
}

static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
}

2237
void i915_gem_reset(struct drm_device *dev);
2238
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2239
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2240
int __must_check i915_gem_init(struct drm_device *dev);
2241
int __must_check i915_gem_init_hw(struct drm_device *dev);
2242
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
2243
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
2244
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2245
int __must_check i915_gpu_idle(struct drm_device *dev);
2246
int __must_check i915_gem_suspend(struct drm_device *dev);
2247 2248
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2249
		       struct drm_i915_gem_object *batch_obj,
2250 2251
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
2252
	__i915_add_request(ring, NULL, NULL, seqno)
2253 2254
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
2255
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2256 2257 2258 2259
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
2260 2261
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
2262 2263
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2264
				     struct intel_ring_buffer *pipelined);
2265
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2266
int i915_gem_attach_phys_object(struct drm_device *dev,
2267
				struct drm_i915_gem_object *obj,
2268 2269
				int id,
				int align);
2270
void i915_gem_detach_phys_object(struct drm_device *dev,
2271
				 struct drm_i915_gem_object *obj);
2272
void i915_gem_free_all_phys_object(struct drm_device *dev);
2273
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2274
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2275

2276 2277
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2278
uint32_t
2279 2280
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
2281

2282 2283 2284
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2285 2286 2287 2288 2289 2290
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2291 2292
void i915_gem_restore_fences(struct drm_device *dev);

2293 2294 2295 2296 2297 2298 2299 2300 2301
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm);
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm);
2302 2303 2304
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm);
2305 2306

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
B
Ben Widawsky 已提交
2307 2308 2309 2310 2311 2312 2313
static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			return true;
	return false;
}
2314

2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
/* Some GGTT VM helpers */
#define obj_to_ggtt(obj) \
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_size(obj, obj_to_ggtt(obj));
}
B
Ben Widawsky 已提交
2341 2342 2343 2344

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
2345
		      unsigned flags)
B
Ben Widawsky 已提交
2346
{
2347
	return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
B
Ben Widawsky 已提交
2348
}
2349

2350 2351 2352 2353 2354 2355 2356 2357
static inline int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
}

void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);

2358
/* i915_gem_context.c */
2359
#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
2360
int __must_check i915_gem_context_init(struct drm_device *dev);
2361
void i915_gem_context_fini(struct drm_device *dev);
2362
void i915_gem_context_reset(struct drm_device *dev);
2363
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2364
int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2365
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2366
int i915_switch_context(struct intel_ring_buffer *ring,
2367
			struct i915_hw_context *to);
2368 2369
struct i915_hw_context *
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2370 2371 2372
void i915_gem_context_free(struct kref *ctx_ref);
static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
{
2373
	kref_get(&ctx->ref);
2374 2375 2376 2377
}

static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
{
2378
	kref_put(&ctx->ref, i915_gem_context_free);
2379 2380
}

2381 2382 2383 2384 2385
static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
{
	return c->id == DEFAULT_CONTEXT_ID;
}

2386 2387 2388 2389
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2390

2391 2392 2393 2394 2395 2396
/* i915_gem_evict.c */
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
					  unsigned alignment,
					  unsigned cache_level,
2397
					  unsigned flags);
2398 2399
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
int i915_gem_evict_everything(struct drm_device *dev);
2400

2401
/* belongs in i915_gem_gtt.h */
2402
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2403 2404 2405 2406
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}
2407

2408 2409
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
2410 2411
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2412
void i915_gem_cleanup_stolen(struct drm_device *dev);
2413 2414
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2415 2416 2417 2418 2419
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2420
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2421

2422
/* i915_gem_tiling.c */
2423
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2424
{
2425
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2426 2427 2428 2429 2430

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2431
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2432 2433
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2434 2435

/* i915_gem_debug.c */
2436 2437
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2438
#else
2439
#define i915_verify_lists(dev) 0
2440
#endif
L
Linus Torvalds 已提交
2441

2442
/* i915_debugfs.c */
2443 2444
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2445
#ifdef CONFIG_DEBUG_FS
2446 2447
void intel_display_crc_init(struct drm_device *dev);
#else
2448
static inline void intel_display_crc_init(struct drm_device *dev) {}
2449
#endif
2450 2451

/* i915_gpu_error.c */
2452 2453
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2454 2455
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2456 2457 2458 2459 2460 2461 2462
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2463 2464
void i915_capture_error_state(struct drm_device *dev, bool wedge,
			      const char *error_msg);
2465 2466 2467 2468 2469 2470 2471
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
const char *i915_cache_level_str(int type);
2472

2473
/* i915_cmd_parser.c */
2474
int i915_cmd_parser_get_version(void);
2475 2476
int i915_cmd_parser_init_ring(struct intel_ring_buffer *ring);
void i915_cmd_parser_fini_ring(struct intel_ring_buffer *ring);
2477 2478 2479 2480 2481 2482
bool i915_needs_cmd_parser(struct intel_ring_buffer *ring);
int i915_parse_cmds(struct intel_ring_buffer *ring,
		    struct drm_i915_gem_object *batch_obj,
		    u32 batch_start_offset,
		    bool is_master);

2483 2484 2485
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2486

2487 2488 2489
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2490

B
Ben Widawsky 已提交
2491 2492 2493 2494
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2495 2496 2497
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2498
static inline bool intel_gmbus_is_port_valid(unsigned port)
2499
{
2500
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2501 2502 2503 2504
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2505 2506
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2507
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2508 2509 2510
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2511 2512
extern void intel_i2c_reset(struct drm_device *dev);

2513
/* intel_opregion.c */
2514
struct intel_encoder;
2515
#ifdef CONFIG_ACPI
2516
extern int intel_opregion_setup(struct drm_device *dev);
2517 2518
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2519
extern void intel_opregion_asle_intr(struct drm_device *dev);
2520 2521
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
2522 2523
extern int intel_opregion_notify_adapter(struct drm_device *dev,
					 pci_power_t state);
2524
#else
2525
static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2526 2527
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2528
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2529 2530 2531 2532 2533
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
2534 2535 2536 2537 2538
static inline int
intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
{
	return 0;
}
2539
#endif
2540

J
Jesse Barnes 已提交
2541 2542 2543 2544 2545 2546 2547 2548 2549
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2550
/* modesetting */
2551
extern void intel_modeset_init_hw(struct drm_device *dev);
2552
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2553
extern void intel_modeset_init(struct drm_device *dev);
2554
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2555
extern void intel_modeset_cleanup(struct drm_device *dev);
2556
extern void intel_connector_unregister(struct intel_connector *);
2557
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2558 2559
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2560
extern void i915_redisable_vga(struct drm_device *dev);
2561
extern void i915_redisable_vga_power_on(struct drm_device *dev);
2562
extern bool intel_fbc_enabled(struct drm_device *dev);
2563
extern void intel_disable_fbc(struct drm_device *dev);
2564
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2565
extern void intel_init_pch_refclk(struct drm_device *dev);
2566
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2567 2568 2569
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2570 2571
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2572
extern int intel_enable_rc6(const struct drm_device *dev);
2573

2574
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2575 2576
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2577 2578
int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2579

2580 2581
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2582 2583
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2584 2585

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2586
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2587 2588
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2589

B
Ben Widawsky 已提交
2590 2591 2592 2593
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2594 2595
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2596
void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2597

B
Ben Widawsky 已提交
2598 2599
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2600 2601

/* intel_sideband.c */
2602 2603 2604
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2605 2606 2607 2608 2609 2610
u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2611 2612
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2613 2614
u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2615 2616
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2617 2618 2619 2620
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2621 2622
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2623

2624 2625
int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
B
Ben Widawsky 已提交
2626

2627 2628 2629 2630 2631
#define FORCEWAKE_RENDER	(1 << 0)
#define FORCEWAKE_MEDIA		(1 << 1)
#define FORCEWAKE_ALL		(FORCEWAKE_RENDER | FORCEWAKE_MEDIA)


2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

2645 2646 2647 2648 2649 2650
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
 * machine death. You have been warned.
 */
2651 2652
#define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2653

2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
		u32 upper = I915_READ(upper_reg);			\
		u32 lower = I915_READ(lower_reg);			\
		u32 tmp = I915_READ(upper_reg);				\
		if (upper != tmp) {					\
			upper = tmp;					\
			lower = I915_READ(lower_reg);			\
			WARN_ON(I915_READ(upper_reg) != upper);		\
		}							\
		(u64)upper << 32 | lower; })

2665 2666 2667
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2668 2669 2670 2671
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2672

2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2683 2684 2685 2686 2687
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

2703 2704 2705 2706 2707 2708 2709 2710 2711
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
2712
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
2713 2714 2715 2716 2717 2718 2719 2720 2721 2722

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
2723 2724 2725 2726
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
2727 2728 2729
	}
}

L
Linus Torvalds 已提交
2730
#endif