dispc.c 118.8 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
26
#include <linux/export.h>
T
Tomi Valkeinen 已提交
27 28 29 30 31 32
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
33
#include <linux/hardirq.h>
34
#include <linux/platform_device.h>
35
#include <linux/pm_runtime.h>
36
#include <linux/sizes.h>
37 38 39
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/of.h>
40
#include <linux/of_device.h>
T
Tomi Valkeinen 已提交
41
#include <linux/component.h>
42
#include <linux/sys_soc.h>
43
#include <drm/drm_fourcc.h>
44
#include <drm/drm_blend.h>
T
Tomi Valkeinen 已提交
45

46
#include "omapdss.h"
T
Tomi Valkeinen 已提交
47
#include "dss.h"
48
#include "dispc.h"
T
Tomi Valkeinen 已提交
49 50

/* DISPC */
51
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
52

53 54 55 56 57 58
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
59 60 61 62 63 64
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
/* DISPC has feature id */
enum dispc_feature_id {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_MGR_LCD2,
	FEAT_MGR_LCD3,
	FEAT_LINEBUFFERSPLIT,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
	/* Independent core clk divider */
	FEAT_CORE_CLK_DIV,
	FEAT_HANDLE_UV_SEPARATE,
	FEAT_ATTR2,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FIXED_ZORDER,
	FEAT_ALPHA_FREE_ZORDER,
	FEAT_FIFO_MERGE,
	/* An unknown HW bug causing the normal FIFO thresholds not to work */
	FEAT_OMAP3_DSI_FIFO_BUG,
	FEAT_BURST_2D,
	FEAT_MFLAG,
};

92 93 94 95 96 97 98
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
99 100 101 102
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
103 104
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
105 106 107
	unsigned int max_downscale;
	unsigned int max_line_width;
	unsigned int min_pcd;
108
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
109
		const struct videomode *vm,
110
		u16 width, u16 height, u16 out_width, u16 out_height,
111
		u32 fourcc, bool *five_taps,
112
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
113
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
114
	unsigned long (*calc_core_clk) (unsigned long pclk,
115 116
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
117
	u8 num_fifos;
118 119
	const enum dispc_feature_id *features;
	unsigned int num_features;
120 121
	const struct dss_reg_field *reg_fields;
	const unsigned int num_reg_fields;
122
	const enum omap_overlay_caps *overlay_caps;
123
	const u32 **supported_color_modes;
124 125
	unsigned int num_mgrs;
	unsigned int num_ovls;
126 127
	unsigned int buffer_size_unit;
	unsigned int burst_size_unit;
128 129 130

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
131 132 133

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
134 135 136

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
137 138

	bool set_max_preload:1;
139 140 141

	/* PIXEL_INC is not added to the last pixel of a line */
	bool last_pixel_inc_missing:1;
142 143 144

	/* POL_FREQ has ALIGN bit */
	bool supports_sync_align:1;
T
Tomi Valkeinen 已提交
145 146

	bool has_writeback:1;
147 148

	bool supports_double_pixel:1;
149 150 151 152 153 154 155

	/*
	 * Field order for VENC is different than HDMI. We should handle this in
	 * some intelligent manner, but as the SoCs have either HDMI or VENC,
	 * never both, we can just use this flag for now.
	 */
	bool reverse_ilace_field_order:1;
156 157

	bool has_gamma_table:1;
158 159

	bool has_gamma_i734_bug:1;
160 161
};

162
#define DISPC_MAX_NR_FIFOS 5
163
#define DISPC_MAX_CHANNEL_GAMMA 4
164

165
struct dispc_device {
166
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
167
	void __iomem    *base;
168
	struct dss_device *dss;
169

170 171
	struct dss_debugfs_entry *debugfs;

172
	int irq;
173 174
	irq_handler_t user_handler;
	void *user_data;
T
Tomi Valkeinen 已提交
175

176
	unsigned long core_clk_rate;
177
	unsigned long tv_pclk_rate;
178

179 180 181
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
182

183
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
184
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
185

186 187
	u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];

188
	const struct dispc_features *feat;
189 190

	bool is_enabled;
191 192 193

	struct regmap *syscon_pol;
	u32 syscon_pol_offset;
194 195 196

	/* DISPC_CONTROL & DISPC_CONFIG lock*/
	spinlock_t control_lock;
197 198 199
};

static struct dispc_device dispc;
T
Tomi Valkeinen 已提交
200

201 202 203 204 205 206
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
207
	 * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
208 209 210 211 212
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

213 214 215 216 217 218 219 220 221 222 223 224 225 226
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

227 228 229 230 231 232 233 234 235 236 237
/* DISPC register field id */
enum dispc_feat_reg_field {
	FEAT_REG_FIRHINC,
	FEAT_REG_FIRVINC,
	FEAT_REG_FIFOHIGHTHRESHOLD,
	FEAT_REG_FIFOLOWTHRESHOLD,
	FEAT_REG_FIFOSIZE,
	FEAT_REG_HORIZONTALACCU,
	FEAT_REG_VERTICALACCU,
};

238 239 240 241 242 243
struct dispc_reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

244 245 246 247 248 249 250
struct dispc_gamma_desc {
	u32 len;
	u32 bits;
	u16 reg;
	bool has_index;
};

251 252 253 254 255
static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
256
	struct dispc_gamma_desc gamma;
257
	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
258 259 260 261 262 263
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
264 265 266 267 268 269
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE0,
			.has_index = true,
		},
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
285
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
286
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
287 288 289 290 291 292
		.gamma		= {
			.len	= 1024,
			.bits	= 10,
			.reg	= DISPC_GAMMA_TABLE2,
			.has_index = false,
		},
293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
310 311 312 313 314 315
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE1,
			.has_index = true,
		},
316 317 318 319 320 321 322 323 324 325 326 327
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
328 329 330 331 332
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
333 334 335 336 337 338
		.gamma		= {
			.len	= 256,
			.bits	= 8,
			.reg	= DISPC_GAMMA_TABLE3,
			.has_index = true,
		},
339 340 341 342 343 344 345 346 347 348 349 350
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
351 352
};

353 354 355 356 357
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

358 359 360 361 362
static unsigned long dispc_fclk_rate(void);
static unsigned long dispc_core_clk_rate(void);
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);

363 364
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
T
Tomi Valkeinen 已提交
365

366
static void dispc_clear_irqstatus(struct dispc_device *dispc, u32 mask);
367

368
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
369
{
370
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
371 372
}

373
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
374
{
375
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
376 377
}

378 379
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
380
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
381 382 383 384 385
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
386
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
387 388 389 390 391 392
	const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
	unsigned long flags;

	if (need_lock)
		spin_lock_irqsave(&dispc.control_lock, flags);

393
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
394 395 396

	if (need_lock)
		spin_unlock_irqrestore(&dispc.control_lock, flags);
397 398
}

399
static int dispc_get_num_ovls(struct dispc_device *dispc)
400
{
401
	return dispc->feat->num_ovls;
402 403
}

404
static int dispc_get_num_mgrs(struct dispc_device *dispc)
405
{
406
	return dispc->feat->num_mgrs;
407 408
}

409 410 411 412 413 414 415 416 417 418
static void dispc_get_reg_field(enum dispc_feat_reg_field id,
				u8 *start, u8 *end)
{
	if (id >= dispc.feat->num_reg_fields)
		BUG();

	*start = dispc.feat->reg_fields[id].start;
	*end = dispc.feat->reg_fields[id].end;
}

419 420 421 422 423 424 425 426 427 428 429 430
static bool dispc_has_feature(enum dispc_feature_id id)
{
	unsigned int i;

	for (i = 0; i < dispc.feat->num_features; i++) {
		if (dispc.feat->features[i] == id)
			return true;
	}

	return false;
}

T
Tomi Valkeinen 已提交
431
#define SR(reg) \
432
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
433
#define RR(reg) \
434
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
435

436
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
437
{
438
	int i, j;
T
Tomi Valkeinen 已提交
439

440 441
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
442 443 444 445
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
446 447
	if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
448
		SR(GLOBAL_ALPHA);
449
	if (dispc_has_feature(FEAT_MGR_LCD2)) {
450 451 452
		SR(CONTROL2);
		SR(CONFIG2);
	}
453
	if (dispc_has_feature(FEAT_MGR_LCD3)) {
454 455 456
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
457

458
	for (i = 0; i < dispc_get_num_mgrs(&dispc); i++) {
459 460 461 462 463 464 465 466 467 468 469 470 471 472
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

473
		if (dispc_has_feature(FEAT_CPR)) {
474 475 476
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
477
		}
478
	}
T
Tomi Valkeinen 已提交
479

480
	for (i = 0; i < dispc_get_num_ovls(&dispc); i++) {
481 482 483 484 485 486 487 488
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
489
		if (dispc_has_feature(FEAT_PRELOAD))
490 491 492 493 494 495 496 497 498 499
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
500

501 502
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
503

504 505
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
506

507 508
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
509

510
		if (dispc_has_feature(FEAT_FIR_COEF_V)) {
511 512 513
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
514

515
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
516 517 518 519 520
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
521

522 523
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
524

525 526
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
527

528 529 530
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
531
		if (dispc_has_feature(FEAT_ATTR2))
532
			SR(OVL_ATTRIBUTES2(i));
533
	}
534

535
	if (dispc_has_feature(FEAT_CORE_CLK_DIV))
536
		SR(DIVISOR);
537 538 539

	dispc.ctx_valid = true;

540
	DSSDBG("context saved\n");
T
Tomi Valkeinen 已提交
541 542
}

543
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
544
{
545
	int i, j;
546 547 548

	DSSDBG("dispc_restore_context\n");

549 550 551
	if (!dispc.ctx_valid)
		return;

552
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
553 554 555
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
556 557
	if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
558
		RR(GLOBAL_ALPHA);
559
	if (dispc_has_feature(FEAT_MGR_LCD2))
560
		RR(CONFIG2);
561
	if (dispc_has_feature(FEAT_MGR_LCD3))
562
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
563

564
	for (i = 0; i < dispc_get_num_mgrs(&dispc); i++) {
565 566 567 568 569 570 571 572 573 574 575 576 577
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
578

579
		if (dispc_has_feature(FEAT_CPR)) {
580 581 582
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
583
		}
584
	}
T
Tomi Valkeinen 已提交
585

586
	for (i = 0; i < dispc_get_num_ovls(&dispc); i++) {
587 588 589 590 591 592 593 594
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
595
		if (dispc_has_feature(FEAT_PRELOAD))
596 597 598 599 600 601 602 603 604 605
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
606

607 608
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
609

610 611
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
612

613 614
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
615

616
		if (dispc_has_feature(FEAT_FIR_COEF_V)) {
617 618 619
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
620

621
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
622 623 624 625 626
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
627

628 629
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
630

631 632
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
633

634 635 636
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
637
		if (dispc_has_feature(FEAT_ATTR2))
638
			RR(OVL_ATTRIBUTES2(i));
639
	}
T
Tomi Valkeinen 已提交
640

641
	if (dispc_has_feature(FEAT_CORE_CLK_DIV))
642 643
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
644 645
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
646
	if (dispc_has_feature(FEAT_MGR_LCD2))
647
		RR(CONTROL2);
648
	if (dispc_has_feature(FEAT_MGR_LCD3))
649
		RR(CONTROL3);
650
	/* clear spurious SYNC_LOST_DIGIT interrupts */
651
	dispc_clear_irqstatus(&dispc, DISPC_IRQ_SYNC_LOST_DIGIT);
652 653 654 655 656 657

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
658 659

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
660 661 662 663 664
}

#undef SR
#undef RR

665
int dispc_runtime_get(struct dispc_device *dispc)
666 667 668 669 670
{
	int r;

	DSSDBG("dispc_runtime_get\n");

671
	r = pm_runtime_get_sync(&dispc->pdev->dev);
672 673 674 675
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

676
void dispc_runtime_put(struct dispc_device *dispc)
677 678 679 680 681
{
	int r;

	DSSDBG("dispc_runtime_put\n");

682
	r = pm_runtime_put_sync(&dispc->pdev->dev);
683
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
684 685
}

686 687
static u32 dispc_mgr_get_vsync_irq(struct dispc_device *dispc,
				   enum omap_channel channel)
688
{
689
	return mgr_desc[channel].vsync_irq;
690 691
}

692 693
static u32 dispc_mgr_get_framedone_irq(struct dispc_device *dispc,
				       enum omap_channel channel)
694
{
695
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc->feat->no_framedone_tv)
696 697
		return 0;

698
	return mgr_desc[channel].framedone_irq;
699 700
}

701 702
static u32 dispc_mgr_get_sync_lost_irq(struct dispc_device *dispc,
				       enum omap_channel channel)
703 704 705 706
{
	return mgr_desc[channel].sync_lost_irq;
}

707
u32 dispc_wb_get_framedone_irq(struct dispc_device *dispc)
708 709 710 711
{
	return DISPC_IRQ_FRAMEDONEWB;
}

712 713
static void dispc_mgr_enable(struct dispc_device *dispc,
			     enum omap_channel channel, bool enable)
714 715 716 717 718 719
{
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

720 721
static bool dispc_mgr_is_enabled(struct dispc_device *dispc,
				 enum omap_channel channel)
722 723 724 725
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

726 727
static bool dispc_mgr_go_busy(struct dispc_device *dispc,
			      enum omap_channel channel)
T
Tomi Valkeinen 已提交
728
{
729
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
730 731
}

732
static void dispc_mgr_go(struct dispc_device *dispc, enum omap_channel channel)
T
Tomi Valkeinen 已提交
733
{
734 735
	WARN_ON(!dispc_mgr_is_enabled(dispc, channel));
	WARN_ON(dispc_mgr_go_busy(dispc, channel));
T
Tomi Valkeinen 已提交
736

737
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
738

739
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
740 741
}

742
bool dispc_wb_go_busy(struct dispc_device *dispc)
743 744 745 746
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

747
void dispc_wb_go(struct dispc_device *dispc)
748
{
749
	enum omap_plane_id plane = OMAP_DSS_WB;
750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

766 767
static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
768
{
769
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
770 771
}

772 773
static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
				      u32 value)
T
Tomi Valkeinen 已提交
774
{
775
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
776 777
}

778 779
static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
				     u32 value)
T
Tomi Valkeinen 已提交
780
{
781
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
782 783
}

784 785
static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
786 787 788 789 790 791
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

792
static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
793
		u32 value)
794 795 796 797 798 799
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

800 801
static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
				      u32 value)
802 803 804 805 806 807
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

808
static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
809 810
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
811
{
812
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
813 814
	int i;

815 816
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
817 818 819 820

	for (i = 0; i < 8; i++) {
		u32 h, hv;

821 822 823 824 825 826 827 828
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
829

830
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
831 832
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
833
		} else {
834 835
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
836 837
		}

T
Tomi Valkeinen 已提交
838 839
	}

840 841 842
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
843 844
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
845
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
846
				dispc_ovl_write_firv_reg(plane, i, v);
847
			else
848
				dispc_ovl_write_firv2_reg(plane, i, v);
849
		}
T
Tomi Valkeinen 已提交
850 851 852 853
	}
}


854
static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
855 856
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
857 858
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

859 860 861 862 863
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
864

865
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
866 867 868 869

#undef CVAL
}

870 871 872
static void dispc_setup_color_conv_coef(void)
{
	int i;
873
	int num_ovl = dispc_get_num_ovls(&dispc);
874
	const struct color_conv_coef ctbl_bt601_5_ovl = {
875
		/* YUV -> RGB */
876 877 878
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
879 880
		/* RGB -> YUV */
		66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
881 882 883 884 885
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

T
Tomi Valkeinen 已提交
886 887
	if (dispc.feat->has_writeback)
		dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
888
}
T
Tomi Valkeinen 已提交
889

890
static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
891
{
892
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
893 894
}

895
static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
T
Tomi Valkeinen 已提交
896
{
897
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
898 899
}

900
static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
901 902 903 904
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

905
static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
906 907 908 909
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

910
static void dispc_ovl_set_pos(enum omap_plane_id plane,
911
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
912
{
913 914 915 916 917 918
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
919 920

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
921 922
}

923
static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
924
		int height)
T
Tomi Valkeinen 已提交
925 926
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
927

928
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
929 930 931
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
932 933
}

934
static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
935
		int height)
T
Tomi Valkeinen 已提交
936 937 938 939 940 941
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
942

943 944 945 946
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
947 948
}

949
static void dispc_ovl_set_zorder(enum omap_plane_id plane,
950
		enum omap_overlay_caps caps, u8 zorder)
951
{
952
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
953 954 955 956 957 958 959 960 961
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

962
	if (!dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
963 964
		return;

965
	for (i = 0; i < dispc_get_num_ovls(&dispc); i++)
966 967 968
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

969
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
970
		enum omap_overlay_caps caps, bool enable)
971
{
972
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
973 974
		return;

975
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
976 977
}

978
static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
979
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
980
{
981
	static const unsigned int shifts[] = { 0, 8, 16, 24, };
982 983
	int shift;

984
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
985
		return;
986

987 988
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
989 990
}

991
static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
992
{
993
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
994 995
}

996
static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
T
Tomi Valkeinen 已提交
997
{
998
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
999 1000
}

1001
static void dispc_ovl_set_color_mode(enum omap_plane_id plane, u32 fourcc)
T
Tomi Valkeinen 已提交
1002 1003
{
	u32 m = 0;
1004
	if (plane != OMAP_DSS_GFX) {
1005
		switch (fourcc) {
1006
		case DRM_FORMAT_NV12:
1007
			m = 0x0; break;
1008
		case DRM_FORMAT_XRGB4444:
1009
			m = 0x1; break;
1010
		case DRM_FORMAT_RGBA4444:
1011
			m = 0x2; break;
1012
		case DRM_FORMAT_RGBX4444:
1013
			m = 0x4; break;
1014
		case DRM_FORMAT_ARGB4444:
1015
			m = 0x5; break;
1016
		case DRM_FORMAT_RGB565:
1017
			m = 0x6; break;
1018
		case DRM_FORMAT_ARGB1555:
1019
			m = 0x7; break;
1020
		case DRM_FORMAT_XRGB8888:
1021
			m = 0x8; break;
1022
		case DRM_FORMAT_RGB888:
1023
			m = 0x9; break;
1024
		case DRM_FORMAT_YUYV:
1025
			m = 0xa; break;
1026
		case DRM_FORMAT_UYVY:
1027
			m = 0xb; break;
1028
		case DRM_FORMAT_ARGB8888:
1029
			m = 0xc; break;
1030
		case DRM_FORMAT_RGBA8888:
1031
			m = 0xd; break;
1032
		case DRM_FORMAT_RGBX8888:
1033
			m = 0xe; break;
1034
		case DRM_FORMAT_XRGB1555:
1035 1036
			m = 0xf; break;
		default:
1037
			BUG(); return;
1038 1039
		}
	} else {
1040
		switch (fourcc) {
1041
		case DRM_FORMAT_RGBX4444:
1042
			m = 0x4; break;
1043
		case DRM_FORMAT_ARGB4444:
1044
			m = 0x5; break;
1045
		case DRM_FORMAT_RGB565:
1046
			m = 0x6; break;
1047
		case DRM_FORMAT_ARGB1555:
1048
			m = 0x7; break;
1049
		case DRM_FORMAT_XRGB8888:
1050
			m = 0x8; break;
1051
		case DRM_FORMAT_RGB888:
1052
			m = 0x9; break;
1053
		case DRM_FORMAT_XRGB4444:
1054
			m = 0xa; break;
1055
		case DRM_FORMAT_RGBA4444:
1056
			m = 0xb; break;
1057
		case DRM_FORMAT_ARGB8888:
1058
			m = 0xc; break;
1059
		case DRM_FORMAT_RGBA8888:
1060
			m = 0xd; break;
1061
		case DRM_FORMAT_RGBX8888:
1062
			m = 0xe; break;
1063
		case DRM_FORMAT_XRGB1555:
1064 1065
			m = 0xf; break;
		default:
1066
			BUG(); return;
1067
		}
T
Tomi Valkeinen 已提交
1068 1069
	}

1070
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
1071 1072
}

1073
static bool format_is_yuv(u32 fourcc)
1074
{
1075
	switch (fourcc) {
1076 1077 1078
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_NV12:
1079 1080 1081 1082 1083 1084
		return true;
	default:
		return false;
	}
}

1085
static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
1086 1087
		enum omap_dss_rotation_type rotation_type)
{
1088
	if (dispc_has_feature(FEAT_BURST_2D) == 0)
1089 1090 1091 1092 1093 1094 1095 1096
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

1097 1098
static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
				      enum omap_channel channel)
T
Tomi Valkeinen 已提交
1099 1100 1101
{
	int shift;
	u32 val;
1102
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
1103 1104 1105 1106 1107 1108 1109

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
1110
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
1111 1112 1113 1114 1115 1116 1117
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

1118
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1119
	if (dispc_has_feature(FEAT_MGR_LCD2)) {
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
1133
		case OMAP_DSS_CHANNEL_LCD3:
1134
			if (dispc_has_feature(FEAT_MGR_LCD3)) {
1135 1136 1137 1138 1139 1140 1141
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
1142 1143 1144 1145
		case OMAP_DSS_CHANNEL_WB:
			chan = 0;
			chan2 = 3;
			break;
1146 1147
		default:
			BUG();
1148
			return;
1149 1150 1151 1152 1153 1154 1155
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
1156
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1157 1158
}

1159
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
{
	int shift;
	u32 val;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
1175
		return 0;
1176 1177 1178 1179
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

1180 1181
	if (FLD_GET(val, shift, shift) == 1)
		return OMAP_DSS_CHANNEL_DIGIT;
1182

1183
	if (!dispc_has_feature(FEAT_MGR_LCD2))
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
		return OMAP_DSS_CHANNEL_LCD;

	switch (FLD_GET(val, 31, 30)) {
	case 0:
	default:
		return OMAP_DSS_CHANNEL_LCD;
	case 1:
		return OMAP_DSS_CHANNEL_LCD2;
	case 2:
		return OMAP_DSS_CHANNEL_LCD3;
1194 1195
	case 3:
		return OMAP_DSS_CHANNEL_WB;
1196
	}
1197 1198
}

1199 1200
void dispc_wb_set_channel_in(struct dispc_device *dispc,
			     enum dss_writeback_channel channel)
1201
{
1202
	enum omap_plane_id plane = OMAP_DSS_WB;
1203 1204 1205 1206

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1207
static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1208 1209
		enum omap_burst_size burst_size)
{
1210
	static const unsigned int shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1211 1212
	int shift;

1213
	shift = shifts[plane];
1214
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1215 1216
}

1217 1218 1219 1220 1221 1222
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1223
	for (i = 0; i < dispc_get_num_ovls(&dispc); ++i)
1224
		dispc_ovl_set_burst_size(i, burst_size);
1225 1226
	if (dispc.feat->has_writeback)
		dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
1227 1228
}

1229
static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
1230 1231
{
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1232
	return dispc.feat->burst_size_unit * 8;
1233 1234
}

1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
static bool dispc_ovl_color_mode_supported(enum omap_plane_id plane, u32 fourcc)
{
	const u32 *modes;
	unsigned int i;

	modes = dispc.feat->supported_color_modes[plane];

	for (i = 0; modes[i]; ++i) {
		if (modes[i] == fourcc)
			return true;
	}

	return false;
}

1250 1251
static const u32 *dispc_ovl_get_color_modes(struct dispc_device *dispc,
					    enum omap_plane_id plane)
1252
{
1253
	return dispc->feat->supported_color_modes[plane];
1254 1255
}

1256
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1257
{
1258
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1259 1260
		return;

1261
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1262 1263
}

1264
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1265
		const struct omap_dss_cpr_coefs *coefs)
1266 1267 1268
{
	u32 coef_r, coef_g, coef_b;

1269
	if (!dss_mgr_is_lcd(channel))
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1284 1285
static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
					 bool enable)
T
Tomi Valkeinen 已提交
1286 1287 1288 1289 1290
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1291
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1292
	val = FLD_MOD(val, enable, 9, 9);
1293
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1294 1295
}

1296
static void dispc_ovl_enable_replication(enum omap_plane_id plane,
1297
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1298
{
1299
	static const unsigned int shifts[] = { 5, 10, 10, 10 };
1300
	int shift;
T
Tomi Valkeinen 已提交
1301

1302 1303 1304
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1305 1306
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1307 1308
}

1309
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1310
		u16 height)
T
Tomi Valkeinen 已提交
1311 1312 1313
{
	u32 val;

1314 1315 1316
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1317
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1318 1319
}

1320
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1321 1322
{
	u32 size;
1323
	int fifo;
1324
	u8 start, end;
1325
	u32 unit;
1326
	int i;
1327

1328
	unit = dispc.feat->buffer_size_unit;
T
Tomi Valkeinen 已提交
1329

1330
	dispc_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1331

1332 1333
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1334
		size *= unit;
1335 1336 1337 1338 1339 1340 1341
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1342
	}
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
1366 1367 1368 1369

	/*
	 * Setup default fifo thresholds.
	 */
1370
	for (i = 0; i < dispc_get_num_ovls(&dispc); ++i) {
1371 1372 1373 1374
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

1375
		dispc_ovl_compute_fifo_thresholds(&dispc, i, &low, &high,
1376 1377
			use_fifomerge, manual_update);

1378
		dispc_ovl_set_fifo_threshold(&dispc, i, low, high);
1379
	}
1380 1381 1382 1383 1384 1385

	if (dispc.feat->has_writeback) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

1386 1387 1388
		dispc_ovl_compute_fifo_thresholds(&dispc, OMAP_DSS_WB,
						  &low, &high,
						  use_fifomerge, manual_update);
1389

1390
		dispc_ovl_set_fifo_threshold(&dispc, OMAP_DSS_WB, low, high);
1391
	}
T
Tomi Valkeinen 已提交
1392 1393
}

1394
static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
T
Tomi Valkeinen 已提交
1395
{
1396 1397 1398 1399 1400 1401 1402 1403 1404
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1405 1406
}

1407 1408 1409
void dispc_ovl_set_fifo_threshold(struct dispc_device *dispc,
				  enum omap_plane_id plane,
				  u32 low, u32 high)
T
Tomi Valkeinen 已提交
1410
{
1411
	u8 hi_start, hi_end, lo_start, lo_end;
1412 1413
	u32 unit;

1414
	unit = dispc->feat->buffer_size_unit;
1415 1416 1417 1418 1419 1420

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1421

1422 1423
	dispc_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dispc_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1424

1425
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1426
			plane,
1427
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1428
				lo_start, lo_end) * unit,
1429
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1430 1431
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1432

1433
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1434 1435
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1436 1437 1438 1439 1440 1441

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
1442
	if (dispc_has_feature(FEAT_PRELOAD) && dispc->feat->set_max_preload &&
1443 1444
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1445 1446
}

1447
void dispc_enable_fifomerge(struct dispc_device *dispc, bool enable)
T
Tomi Valkeinen 已提交
1448
{
1449
	if (!dispc_has_feature(FEAT_FIFO_MERGE)) {
1450 1451 1452 1453
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1454 1455 1456 1457
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1458 1459 1460 1461
void dispc_ovl_compute_fifo_thresholds(struct dispc_device *dispc,
				       enum omap_plane_id plane,
				       u32 *fifo_low, u32 *fifo_high,
				       bool use_fifomerge, bool manual_update)
1462 1463 1464 1465 1466
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */
1467
	unsigned int buf_unit = dispc->feat->buffer_size_unit;
1468
	unsigned int ovl_fifo_size, total_fifo_size, burst_size;
1469
	int i;
1470 1471

	burst_size = dispc_ovl_get_burst_size(plane);
1472
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1473

1474 1475
	if (use_fifomerge) {
		total_fifo_size = 0;
1476
		for (i = 0; i < dispc_get_num_ovls(dispc); ++i)
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1488
	if (manual_update && dispc_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1489 1490
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1491 1492 1493 1494 1495 1496 1497 1498
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1499 1500 1501 1502
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1503 1504
}

1505
static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
{
	int bit;

	if (plane == OMAP_DSS_GFX)
		bit = 14;
	else
		bit = 23;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
}

1517
static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
	int low, int high)
{
	dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
		FLD_VAL(high, 31, 16) |	FLD_VAL(low, 15, 0));
}

static void dispc_init_mflag(void)
{
	int i;

1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
	/*
	 * HACK: NV12 color format and MFLAG seem to have problems working
	 * together: using two displays, and having an NV12 overlay on one of
	 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
	 * Changing MFLAG thresholds and PRELOAD to certain values seem to
	 * remove the errors, but there doesn't seem to be a clear logic on
	 * which values work and which not.
	 *
	 * As a work-around, set force MFLAG to always on.
	 */
T
Tomi Valkeinen 已提交
1538
	dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
1539
		(1 << 0) |	/* MFLAG_CTRL = force always on */
T
Tomi Valkeinen 已提交
1540 1541
		(0 << 2));	/* MFLAG_START = disable */

1542
	for (i = 0; i < dispc_get_num_ovls(&dispc); ++i) {
T
Tomi Valkeinen 已提交
1543
		u32 size = dispc_ovl_get_fifo_size(i);
1544
		u32 unit = dispc.feat->buffer_size_unit;
T
Tomi Valkeinen 已提交
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
		u32 low, high;

		dispc_ovl_set_mflag(i, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(i, low, high);
	}
1560 1561 1562

	if (dispc.feat->has_writeback) {
		u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1563
		u32 unit = dispc.feat->buffer_size_unit;
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
		u32 low, high;

		dispc_ovl_set_mflag(OMAP_DSS_WB, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
	}
T
Tomi Valkeinen 已提交
1579 1580
}

1581
static void dispc_ovl_set_fir(enum omap_plane_id plane,
1582 1583
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1584 1585 1586
{
	u32 val;

1587 1588
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1589

1590 1591
		dispc_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
		dispc_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
1592 1593
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1594

1595 1596 1597 1598 1599
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1600 1601
}

1602 1603
static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1604 1605
{
	u32 val;
1606
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1607

1608 1609
	dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1610 1611 1612 1613

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1614
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1615 1616
}

1617 1618
static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
				    int vaccu)
T
Tomi Valkeinen 已提交
1619 1620
{
	u32 val;
1621
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1622

1623 1624
	dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1625 1626 1627 1628

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1629
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1630 1631
}

1632
static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
1633
		int vaccu)
1634 1635 1636 1637 1638 1639 1640
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1641
static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
1642
		int vaccu)
1643 1644 1645 1646 1647 1648
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1649

1650
static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
T
Tomi Valkeinen 已提交
1651 1652
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1653 1654
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1655
{
1656
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1657

1658 1659
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1660

1661 1662
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1663
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1664 1665
}

1666
static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
1667
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
1668
		bool ilace, u32 fourcc, u8 rotation)
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

1706 1707 1708 1709
	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
	switch (rotation & DRM_MODE_ROTATE_MASK) {
	default:
	case DRM_MODE_ROTATE_0:
1710 1711
		idx = 0;
		break;
1712 1713
	case DRM_MODE_ROTATE_90:
		idx = 3;
1714
		break;
1715
	case DRM_MODE_ROTATE_180:
1716 1717
		idx = 2;
		break;
1718 1719
	case DRM_MODE_ROTATE_270:
		idx = 1;
1720 1721 1722
		break;
	}

1723
	switch (fourcc) {
1724
	case DRM_FORMAT_NV12:
1725 1726 1727 1728 1729
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
1730 1731
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1732 1733 1734 1735
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1736
		return;
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1753
static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
1754 1755 1756
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1757
		bool fieldmode, u32 fourcc,
1758 1759 1760 1761 1762
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1763

1764
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1765 1766
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1767
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1768

1769 1770
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1771 1772
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1773
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1774

1775
	/* VRESIZECONF and HRESIZECONF */
1776
	if (dispc_has_feature(FEAT_RESIZECONF)) {
1777
		l &= ~(0x3 << 7);
1778 1779
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1780
	}
T
Tomi Valkeinen 已提交
1781

1782
	/* LINEBUFFERSPLIT */
1783
	if (dispc_has_feature(FEAT_LINEBUFFERSPLIT)) {
1784 1785 1786
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1787

1788
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1789 1790 1791 1792 1793 1794 1795

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1796
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1797 1798 1799 1800 1801 1802
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1803 1804
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1805 1806
}

1807
static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
1808 1809 1810
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1811
		bool fieldmode, u32 fourcc,
1812 1813 1814 1815
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1816
	bool chroma_upscale = plane != OMAP_DSS_WB;
1817

1818
	if (!dispc_has_feature(FEAT_HANDLE_UV_SEPARATE))
1819
		return;
1820

1821
	if (!format_is_yuv(fourcc)) {
1822
		/* reset chroma resampling for RGB formats  */
1823 1824
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1825 1826
		return;
	}
1827 1828

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1829
			out_height, ilace, fourcc, rotation);
1830

1831
	switch (fourcc) {
1832
	case DRM_FORMAT_NV12:
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1843
		break;
1844 1845
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
1846
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1847
		if (!drm_rotation_90_or_270(rotation)) {
1848 1849 1850 1851 1852 1853 1854 1855
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1856
		/* must use FIR for YUV422 if rotated */
1857
		if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
1858
			scale_x = scale_y = true;
1859

1860 1861 1862
		break;
	default:
		BUG();
1863
		return;
1864 1865 1866 1867 1868 1869 1870
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1871
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1872 1873 1874
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1875 1876 1877 1878
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1879 1880 1881 1882 1883 1884
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1885
static void dispc_ovl_set_scaling(enum omap_plane_id plane,
1886 1887 1888
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
1889
		bool fieldmode, u32 fourcc,
1890 1891 1892 1893
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1894
	dispc_ovl_set_scaling_common(plane,
1895 1896 1897
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
1898
			fieldmode, fourcc,
1899 1900
			rotation);

1901
	dispc_ovl_set_scaling_uv(plane,
1902 1903 1904
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
1905
		fieldmode, fourcc,
1906 1907 1908
		rotation);
}

1909
static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
1910
		enum omap_dss_rotation_type rotation_type, u32 fourcc)
T
Tomi Valkeinen 已提交
1911
{
1912 1913 1914
	bool row_repeat = false;
	int vidrot = 0;

1915
	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
1916
	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
T
Tomi Valkeinen 已提交
1917

1918
		if (rotation & DRM_MODE_REFLECT_X) {
1919 1920
			switch (rotation & DRM_MODE_ROTATE_MASK) {
			case DRM_MODE_ROTATE_0:
T
Tomi Valkeinen 已提交
1921 1922
				vidrot = 2;
				break;
1923
			case DRM_MODE_ROTATE_90:
1924
				vidrot = 1;
T
Tomi Valkeinen 已提交
1925
				break;
1926
			case DRM_MODE_ROTATE_180:
T
Tomi Valkeinen 已提交
1927 1928
				vidrot = 0;
				break;
1929
			case DRM_MODE_ROTATE_270:
1930
				vidrot = 3;
T
Tomi Valkeinen 已提交
1931 1932 1933
				break;
			}
		} else {
1934 1935
			switch (rotation & DRM_MODE_ROTATE_MASK) {
			case DRM_MODE_ROTATE_0:
T
Tomi Valkeinen 已提交
1936 1937
				vidrot = 0;
				break;
1938 1939
			case DRM_MODE_ROTATE_90:
				vidrot = 3;
T
Tomi Valkeinen 已提交
1940
				break;
1941
			case DRM_MODE_ROTATE_180:
T
Tomi Valkeinen 已提交
1942 1943
				vidrot = 2;
				break;
1944 1945
			case DRM_MODE_ROTATE_270:
				vidrot = 1;
T
Tomi Valkeinen 已提交
1946 1947 1948 1949
				break;
			}
		}

1950
		if (drm_rotation_90_or_270(rotation))
1951
			row_repeat = true;
T
Tomi Valkeinen 已提交
1952
		else
1953
			row_repeat = false;
T
Tomi Valkeinen 已提交
1954
	}
1955

1956 1957 1958 1959 1960
	/*
	 * OMAP4/5 Errata i631:
	 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
	 * rows beyond the framebuffer, which may cause OCP error.
	 */
1961
	if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
1962 1963
		vidrot = 1;

1964
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1965
	if (dispc_has_feature(FEAT_ROWREPEATENABLE))
1966 1967
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1968

1969
	if (dispc_ovl_color_mode_supported(plane, DRM_FORMAT_NV12)) {
1970
		bool doublestride =
1971
			fourcc == DRM_FORMAT_NV12 &&
1972
			rotation_type == OMAP_DSS_ROT_TILER &&
1973
			!drm_rotation_90_or_270(rotation);
1974

1975 1976 1977
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}
T
Tomi Valkeinen 已提交
1978 1979
}

1980
static int color_mode_to_bpp(u32 fourcc)
T
Tomi Valkeinen 已提交
1981
{
1982
	switch (fourcc) {
1983
	case DRM_FORMAT_NV12:
T
Tomi Valkeinen 已提交
1984
		return 8;
1985 1986 1987 1988 1989 1990 1991 1992 1993
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_XRGB4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
T
Tomi Valkeinen 已提交
1994
		return 16;
1995
	case DRM_FORMAT_RGB888:
T
Tomi Valkeinen 已提交
1996
		return 24;
1997 1998 1999 2000
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
	case DRM_FORMAT_RGBA8888:
	case DRM_FORMAT_RGBX8888:
T
Tomi Valkeinen 已提交
2001 2002 2003
		return 32;
	default:
		BUG();
2004
		return 0;
T
Tomi Valkeinen 已提交
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
2018
		return 0;
T
Tomi Valkeinen 已提交
2019 2020
}

2021
static void calc_offset(u16 screen_width, u16 width,
2022 2023
		u32 fourcc, bool fieldmode, unsigned int field_offset,
		unsigned int *offset0, unsigned int *offset1,
2024 2025
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
		enum omap_dss_rotation_type rotation_type, u8 rotation)
2026 2027 2028
{
	u8 ps;

2029
	ps = color_mode_to_bpp(fourcc) / 8;
2030 2031 2032

	DSSDBG("scrw %d, width %d\n", screen_width, width);

2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046
	if (rotation_type == OMAP_DSS_ROT_TILER &&
	    (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
	    drm_rotation_90_or_270(rotation)) {
		/*
		 * HACK: ROW_INC needs to be calculated with TILER units.
		 * We get such 'screen_width' that multiplying it with the
		 * YUV422 pixel size gives the correct TILER container width.
		 * However, 'width' is in pixels and multiplying it with YUV422
		 * pixel size gives incorrect result. We thus multiply it here
		 * with 2 to match the 32 bit TILER unit size.
		 */
		width *= 2;
	}

2047 2048 2049 2050
	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
2051
	*offset0 = field_offset * screen_width * ps;
2052
	*offset1 = 0;
2053

2054 2055
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
2056
	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
2057 2058 2059 2060 2061
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

2062 2063 2064 2065
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
2066
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2067
		const struct videomode *vm, u16 pos_x,
2068 2069
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
2070
{
2071
	const int ds = DIV_ROUND_UP(height, out_height);
2072
	unsigned long nonactive;
2073 2074 2075 2076
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

2077 2078
	nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
		    vm->hback_porch - out_width;
2079 2080 2081 2082 2083 2084

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2085
	blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
2086
			lclk, pclk);
2087 2088 2089 2090
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

2091 2092 2093 2094
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

2095 2096 2097 2098 2099 2100 2101
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2102 2103
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
2104 2105 2106 2107 2108 2109 2110 2111 2112
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2113 2114
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2115 2116 2117 2118 2119
		return -EINVAL;

	return 0;
}

2120
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2121
		const struct videomode *vm, u16 width,
2122
		u16 height, u16 out_width, u16 out_height,
2123
		u32 fourcc)
T
Tomi Valkeinen 已提交
2124
{
2125
	u32 core_clk = 0;
2126
	u64 tmp;
T
Tomi Valkeinen 已提交
2127

2128 2129 2130
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2131
	if (height > out_height) {
2132
		unsigned int ppl = vm->hactive;
T
Tomi Valkeinen 已提交
2133

2134
		tmp = (u64)pclk * height * out_width;
T
Tomi Valkeinen 已提交
2135
		do_div(tmp, 2 * out_height * ppl);
2136
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2137

2138 2139 2140 2141
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

2142
			tmp = (u64)pclk * (height - 2 * out_height) * out_width;
T
Tomi Valkeinen 已提交
2143
			do_div(tmp, 2 * out_height * (ppl - out_width));
2144
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2145 2146 2147 2148
		}
	}

	if (width > out_width) {
2149
		tmp = (u64)pclk * width;
T
Tomi Valkeinen 已提交
2150
		do_div(tmp, out_width);
2151
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2152

2153
		if (fourcc == DRM_FORMAT_XRGB8888)
2154
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2155 2156
	}

2157
	return core_clk;
T
Tomi Valkeinen 已提交
2158 2159
}

2160
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2161
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2162 2163 2164 2165 2166 2167 2168
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2169
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2170
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2192 2193 2194
	return pclk * vf * hf;
}

2195
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2196
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2197
{
2198 2199 2200 2201 2202 2203 2204 2205 2206
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2207 2208 2209 2210 2211 2212
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2213
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2214
		const struct videomode *vm,
2215
		u16 width, u16 height, u16 out_width, u16 out_height,
2216
		u32 fourcc, bool *five_taps,
2217
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2218
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2219 2220 2221 2222
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
2223
	const int maxsinglelinewidth = dispc.feat->max_line_width;
2224

2225 2226 2227
	*five_taps = false;

	do {
2228 2229
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2230
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2231
				in_height, out_width, out_height, mem_to_mem);
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2246 2247 2248 2249 2250
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2251 2252 2253 2254 2255 2256 2257
	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2258
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2259
		const struct videomode *vm,
2260
		u16 width, u16 height, u16 out_width, u16 out_height,
2261
		u32 fourcc, bool *five_taps,
2262
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2263
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2264 2265 2266
{
	int error;
	u16 in_width, in_height;
2267
	const int maxsinglelinewidth = dispc.feat->max_line_width;
2268 2269

	do {
2270 2271
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2272
		*five_taps = in_height > out_height;
2273 2274 2275 2276 2277

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2278 2279
again:
		if (*five_taps)
2280
			*core_clk = calc_core_clk_five_taps(pclk, vm,
2281
						in_width, in_height, out_width,
2282
						out_height, fourcc);
2283
		else
2284
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2285 2286
					in_height, out_width, out_height,
					mem_to_mem);
2287

2288
		error = check_horiz_timing_omap3(pclk, lclk, vm,
2289 2290 2291 2292 2293 2294 2295
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2296 2297 2298
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
2299 2300 2301 2302 2303 2304 2305 2306 2307

		if (!error) {
			/* verify that we're inside the limits of scaler */
			if (in_width / 4 > out_width)
					error = 1;

			if (*five_taps) {
				if (in_height / 4 > out_height)
					error = 1;
2308
			} else {
2309 2310
				if (in_height / 2 > out_height)
					error = 1;
2311 2312
			}
		}
2313

2314 2315
		if (error)
			++*decim_y;
2316 2317
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2318 2319 2320 2321 2322
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2323
	if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
2324
				in_height, out_width, out_height, *five_taps)) {
2325 2326
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2327
	}
2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2342
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2343
		const struct videomode *vm,
2344
		u16 width, u16 height, u16 out_width, u16 out_height,
2345
		u32 fourcc, bool *five_taps,
2346
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2347
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2348 2349 2350
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2351
	u16 in_height = height / *decim_y;
2352 2353
	const int maxsinglelinewidth = dispc.feat->max_line_width;
	const int maxdownscale = dispc.feat->max_downscale;
2354

2355 2356 2357
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2358 2359
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2360
	}
2361 2362 2363 2364 2365 2366 2367 2368

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2369
		in_width = width / *decim_x;
2370 2371 2372 2373 2374 2375 2376 2377
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2378
	if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
		/*
		 * Let's disable all scaling that requires horizontal
		 * decimation with higher factor than 4, until we have
		 * better estimates of what we can and can not
		 * do. However, NV12 color format appears to work Ok
		 * with all decimation factors.
		 *
		 * When decimating horizontally by more that 4 the dss
		 * is not able to fetch the data in burst mode. When
		 * this happens it is hard to tell if there enough
		 * bandwidth. Despite what theory says this appears to
		 * be true also for 16-bit color formats.
		 */
		DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);

		return -EINVAL;
	}

2397
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2398
				out_width, out_height, mem_to_mem);
2399
	return 0;
T
Tomi Valkeinen 已提交
2400 2401
}

2402 2403 2404
#define DIV_FRAC(dividend, divisor) \
	((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))

2405
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2406
		enum omap_overlay_caps caps,
2407
		const struct videomode *vm,
2408
		u16 width, u16 height, u16 out_width, u16 out_height,
2409
		u32 fourcc, bool *five_taps,
2410
		int *x_predecim, int *y_predecim, u16 pos_x,
2411
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2412
{
2413
	const int maxdownscale = dispc.feat->max_downscale;
2414
	const int max_decim_limit = 16;
2415
	unsigned long core_clk = 0;
2416
	int decim_x, decim_y, ret;
2417

2418 2419 2420
	if (width == out_width && height == out_height)
		return 0;

2421
	if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
2422 2423 2424 2425
		DSSERR("cannot calculate scaling settings: pclk is zero\n");
		return -EINVAL;
	}

2426
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2427
		return -EINVAL;
2428

2429
	if (mem_to_mem) {
2430 2431 2432 2433
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2434
				dispc_has_feature(FEAT_BURST_2D)) ?
2435 2436
				2 : max_decim_limit;
	}
2437 2438 2439 2440 2441

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2442 2443
		return -EINVAL;

2444
	if (decim_y > *y_predecim || out_height > height * 8)
2445 2446
		return -EINVAL;

2447
	ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
2448
		out_width, out_height, fourcc, five_taps,
2449 2450
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2451 2452
	if (ret)
		return ret;
2453

2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
	DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
		width, height,
		out_width, out_height,
		out_width / width, DIV_FRAC(out_width, width),
		out_height / height, DIV_FRAC(out_height, height),

		decim_x, decim_y,
		width / decim_x, height / decim_y,
		out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
		out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),

		*five_taps ? 5 : 3,
		core_clk, dispc_core_clk_rate());
2467

2468
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2469
		DSSERR("failed to set up scaling, "
2470 2471 2472
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2473 2474 2475
		return -EINVAL;
	}

2476 2477
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2478 2479 2480
	return 0;
}

2481
static int dispc_ovl_setup_common(enum omap_plane_id plane,
2482 2483
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2484
		u16 out_width, u16 out_height, u32 fourcc,
2485
		u8 rotation, u8 zorder, u8 pre_mult_alpha,
2486
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2487
		bool replication, const struct videomode *vm,
2488
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2489
{
2490
	bool five_taps = true;
2491
	bool fieldmode = false;
2492
	int r, cconv = 0;
2493
	unsigned int offset0, offset1;
T
Tomi Valkeinen 已提交
2494 2495
	s32 row_inc;
	s32 pix_inc;
2496
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2497
	unsigned int field_offset = 0;
2498 2499
	u16 in_height = height;
	u16 in_width = width;
2500
	int x_predecim = 1, y_predecim = 1;
2501
	bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
2502 2503
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2504

2505
	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
T
Tomi Valkeinen 已提交
2506 2507
		return -EINVAL;

2508
	if (format_is_yuv(fourcc) && (in_width & 1)) {
2509 2510
		DSSERR("input width %d is not even for YUV format\n", in_width);
		return -EINVAL;
2511 2512
	}

2513 2514
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2515

2516
	if (ilace && height == out_height)
2517
		fieldmode = true;
T
Tomi Valkeinen 已提交
2518 2519 2520

	if (ilace) {
		if (fieldmode)
2521
			in_height /= 2;
2522
		pos_y /= 2;
2523
		out_height /= 2;
T
Tomi Valkeinen 已提交
2524 2525

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2526 2527
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2528 2529
	}

2530
	if (!dispc_ovl_color_mode_supported(plane, fourcc))
2531 2532
		return -EINVAL;

2533
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
2534
			in_height, out_width, out_height, fourcc,
2535
			&five_taps, &x_predecim, &y_predecim, pos_x,
2536
			rotation_type, mem_to_mem);
2537 2538
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2539

2540 2541
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2542

2543 2544 2545 2546
	if (x_predecim > 1 || y_predecim > 1)
		DSSDBG("predecimation %d x %x, new input size %d x %d\n",
			x_predecim, y_predecim, in_width, in_height);

2547
	if (format_is_yuv(fourcc) && (in_width & 1)) {
2548 2549 2550
		DSSDBG("predecimated input width is not even for YUV format\n");
		DSSDBG("adjusting input width %d -> %d\n",
			in_width, in_width & ~1);
2551

2552
		in_width &= ~1;
2553 2554
	}

2555
	if (format_is_yuv(fourcc))
2556
		cconv = 1;
T
Tomi Valkeinen 已提交
2557 2558 2559 2560 2561 2562 2563 2564 2565

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2566
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2567 2568
			field_offset = 0;
		else
2569
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2570 2571 2572 2573 2574 2575
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2576 2577 2578 2579 2580
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2581 2582 2583 2584 2585 2586 2587 2588
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2589
	calc_offset(screen_width, frame_width,
2590
			fourcc, fieldmode, field_offset,
2591
			&offset0, &offset1, &row_inc, &pix_inc,
2592 2593
			x_predecim, y_predecim,
			rotation_type, rotation);
T
Tomi Valkeinen 已提交
2594 2595 2596 2597

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2598
	dispc_ovl_set_color_mode(plane, fourcc);
T
Tomi Valkeinen 已提交
2599

2600
	dispc_ovl_configure_burst_type(plane, rotation_type);
2601

2602 2603 2604
	if (dispc.feat->reverse_ilace_field_order)
		swap(offset0, offset1);

2605 2606
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2607

2608
	if (fourcc == DRM_FORMAT_NV12) {
2609 2610
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2611 2612
	}

2613 2614 2615
	if (dispc.feat->last_pixel_inc_missing)
		row_inc += pix_inc - 1;

2616 2617
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2618

2619
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2620
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2621

2622
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2623

2624
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2625

2626
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2627 2628
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2629
				   fourcc, rotation);
2630
		dispc_ovl_set_output_size(plane, out_width, out_height);
2631
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2632 2633
	}

2634
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, fourcc);
T
Tomi Valkeinen 已提交
2635

2636 2637 2638
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2639

2640
	dispc_ovl_enable_replication(plane, caps, replication);
2641

T
Tomi Valkeinen 已提交
2642 2643 2644
	return 0;
}

2645 2646 2647 2648 2649
static int dispc_ovl_setup(struct dispc_device *dispc,
			   enum omap_plane_id plane,
			   const struct omap_overlay_info *oi,
			   const struct videomode *vm, bool mem_to_mem,
			   enum omap_channel channel)
2650 2651
{
	int r;
2652
	enum omap_overlay_caps caps = dispc->feat->overlay_caps[plane];
T
Tomi Valkeinen 已提交
2653
	const bool replication = true;
2654

2655
	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2656
		" %dx%d, cmode %x, rot %d, chan %d repl %d\n",
2657
		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2658
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2659
		oi->fourcc, oi->rotation, channel, replication);
2660

2661 2662
	dispc_ovl_set_channel_out(plane, channel);

2663
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2664
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2665
		oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
2666
		oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2667
		oi->rotation_type, replication, vm, mem_to_mem);
2668 2669 2670 2671

	return r;
}

2672 2673 2674
int dispc_wb_setup(struct dispc_device *dispc,
		   const struct omap_dss_writeback_info *wi,
		   bool mem_to_mem, const struct videomode *vm)
2675 2676
{
	int r;
2677
	u32 l;
2678
	enum omap_plane_id plane = OMAP_DSS_WB;
2679 2680
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
T
Tomi Valkeinen 已提交
2681
	const bool replication = true;
2682
	bool truncation;
2683 2684
	int in_width = vm->hactive;
	int in_height = vm->vactive;
2685 2686 2687 2688
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2689 2690
		"rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
2691 2692 2693

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2694
		wi->height, wi->fourcc, wi->rotation, zorder,
2695
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2696
		replication, vm, mem_to_mem);
2697

2698
	switch (wi->fourcc) {
2699 2700 2701 2702 2703 2704 2705 2706
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_RGB888:
	case DRM_FORMAT_ARGB4444:
	case DRM_FORMAT_RGBA4444:
	case DRM_FORMAT_RGBX4444:
	case DRM_FORMAT_ARGB1555:
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_XRGB4444:
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
2718 2719
	if (mem_to_mem)
		l = FLD_MOD(l, 1, 26, 24);	/* CAPTUREMODE */
2720 2721
	else
		l = FLD_MOD(l, 0, 26, 24);	/* CAPTUREMODE */
2722
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2723

2724 2725 2726 2727 2728 2729
	if (mem_to_mem) {
		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
	} else {
		int wbdelay;

2730 2731
		wbdelay = min(vm->vfront_porch +
			      vm->vsync_len + vm->vback_porch, (u32)255);
2732 2733 2734 2735 2736

		/* WBDELAYCOUNT */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
	}

2737 2738 2739
	return r;
}

2740 2741
static int dispc_ovl_enable(struct dispc_device *dispc,
			    enum omap_plane_id plane, bool enable)
T
Tomi Valkeinen 已提交
2742
{
2743 2744
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2745
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2746 2747

	return 0;
T
Tomi Valkeinen 已提交
2748 2749
}

2750 2751 2752
static enum omap_dss_output_id
dispc_mgr_get_supported_outputs(struct dispc_device *dispc,
				enum omap_channel channel)
2753
{
2754
	return dss_get_supported_outputs(dispc->dss, channel);
2755 2756
}

2757
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2758
{
2759
	if (!dispc_has_feature(FEAT_LCDENABLEPOL))
2760 2761
		return;

T
Tomi Valkeinen 已提交
2762 2763 2764
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

2765
void dispc_lcd_enable_signal(struct dispc_device *dispc, bool enable)
T
Tomi Valkeinen 已提交
2766
{
2767
	if (!dispc_has_feature(FEAT_LCDENABLESIGNAL))
2768 2769
		return;

T
Tomi Valkeinen 已提交
2770 2771 2772
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

2773
void dispc_pck_free_enable(struct dispc_device *dispc, bool enable)
T
Tomi Valkeinen 已提交
2774
{
2775
	if (!dispc_has_feature(FEAT_PCKFREEENABLE))
2776 2777
		return;

T
Tomi Valkeinen 已提交
2778 2779 2780
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2781
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2782
{
2783
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2784 2785 2786
}


2787
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2788
{
2789
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2790 2791
}

2792
static void dispc_set_loadmode(enum omap_dss_load_mode mode)
T
Tomi Valkeinen 已提交
2793 2794 2795 2796 2797
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2798
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2799
{
2800
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2801 2802
}

2803
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2804 2805 2806
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2807
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2808

2809
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2810 2811
}

2812
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2813
{
2814
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2815
}
2816

2817 2818
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2819
{
2820
	if (!dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2821 2822 2823 2824
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2825
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2826 2827
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2828

2829 2830 2831
static void dispc_mgr_setup(struct dispc_device *dispc,
			    enum omap_channel channel,
			    const struct omap_overlay_manager_info *info)
2832 2833 2834 2835 2836 2837
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
2838
	if (dispc_has_feature(FEAT_CPR)) {
2839 2840 2841 2842
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2843

2844
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2866
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2867 2868
}

2869
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2870 2871
{
	u32 l;
2872
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2873 2874

	switch (mode) {
2875 2876 2877
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2878
		break;
2879 2880
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2881 2882
		gpout1 = 0;
		break;
2883 2884
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2885 2886 2887 2888 2889 2890 2891
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2892 2893 2894 2895 2896 2897
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

2898
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2899
{
2900
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2901 2902
}

2903 2904 2905
static void dispc_mgr_set_lcd_config(struct dispc_device *dispc,
				     enum omap_channel channel,
				     const struct dss_lcd_mgr_config *config)
2906 2907 2908 2909 2910 2911
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

2912
	dispc_mgr_set_clock_div(dispc, channel, &config->clock_info);
2913 2914 2915 2916 2917 2918 2919 2920

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}

2921 2922
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
2923 2924
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
2925 2926
}

2927
static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
T
Tomi Valkeinen 已提交
2928 2929
		int vsw, int vfp, int vbp)
{
2930
	if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
2931 2932 2933 2934 2935 2936
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
2937 2938 2939
	return true;
}

2940 2941 2942 2943
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
2944
		return pclk <= dispc.feat->max_lcd_pclk;
2945
	else
2946
		return pclk <= dispc.feat->max_tv_pclk;
2947 2948
}

2949 2950
bool dispc_mgr_timings_ok(struct dispc_device *dispc, enum omap_channel channel,
			  const struct videomode *vm)
T
Tomi Valkeinen 已提交
2951
{
2952
	if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
2953
		return false;
2954

2955
	if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
2956
		return false;
2957 2958

	if (dss_mgr_is_lcd(channel)) {
2959
		/* TODO: OMAP4+ supports interlace for LCD outputs */
2960
		if (vm->flags & DISPLAY_FLAGS_INTERLACED)
2961
			return false;
2962

2963 2964 2965 2966
		if (!_dispc_lcd_timings_ok(vm->hsync_len,
				vm->hfront_porch, vm->hback_porch,
				vm->vsync_len, vm->vfront_porch,
				vm->vback_porch))
2967
			return false;
2968
	}
2969

2970
	return true;
T
Tomi Valkeinen 已提交
2971 2972
}

2973
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
2974
				       const struct videomode *vm)
T
Tomi Valkeinen 已提交
2975
{
2976
	u32 timing_h, timing_v, l;
2977
	bool onoff, rf, ipc, vs, hs, de;
T
Tomi Valkeinen 已提交
2978

2979 2980 2981 2982 2983 2984
	timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
		   FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
		   FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
2985

2986 2987
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
2988

2989
	if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
2990
		vs = false;
2991 2992
	else
		vs = true;
2993

2994
	if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
2995
		hs = false;
2996 2997
	else
		hs = true;
2998

2999
	if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
3000
		de = false;
3001 3002
	else
		de = true;
3003

3004
	if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
3005
		ipc = false;
3006
	else
3007 3008
		ipc = true;

3009 3010 3011
	/* always use the 'rf' setting */
	onoff = true;

3012
	if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
3013
		rf = true;
3014 3015
	else
		rf = false;
3016

3017 3018
	l = FLD_VAL(onoff, 17, 17) |
		FLD_VAL(rf, 16, 16) |
3019
		FLD_VAL(de, 15, 15) |
3020
		FLD_VAL(ipc, 14, 14) |
3021 3022
		FLD_VAL(hs, 13, 13) |
		FLD_VAL(vs, 12, 12);
3023

3024 3025 3026 3027
	/* always set ALIGN bit when available */
	if (dispc.feat->supports_sync_align)
		l |= (1 << 18);

3028
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047

	if (dispc.syscon_pol) {
		const int shifts[] = {
			[OMAP_DSS_CHANNEL_LCD] = 0,
			[OMAP_DSS_CHANNEL_LCD2] = 1,
			[OMAP_DSS_CHANNEL_LCD3] = 2,
		};

		u32 mask, val;

		mask = (1 << 0) | (1 << 3) | (1 << 6);
		val = (rf << 0) | (ipc << 3) | (onoff << 6);

		mask <<= 16 + shifts[channel];
		val <<= 16 + shifts[channel];

		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
			mask, val);
	}
T
Tomi Valkeinen 已提交
3048 3049
}

3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
	enum display_flags low)
{
	if (flags & high)
		return 1;
	if (flags & low)
		return -1;
	return 0;
}

T
Tomi Valkeinen 已提交
3060
/* change name to mode? */
3061 3062 3063
static void dispc_mgr_set_timings(struct dispc_device *dispc,
				  enum omap_channel channel,
				  const struct videomode *vm)
T
Tomi Valkeinen 已提交
3064
{
3065
	unsigned int xtot, ytot;
T
Tomi Valkeinen 已提交
3066
	unsigned long ht, vt;
3067
	struct videomode t = *vm;
T
Tomi Valkeinen 已提交
3068

3069
	DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
3070

3071
	if (!dispc_mgr_timings_ok(dispc, channel, &t)) {
3072
		BUG();
3073 3074
		return;
	}
T
Tomi Valkeinen 已提交
3075

3076
	if (dss_mgr_is_lcd(channel)) {
3077
		_dispc_mgr_set_lcd_timings(channel, &t);
T
Tomi Valkeinen 已提交
3078

3079
		xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
3080
		ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
T
Tomi Valkeinen 已提交
3081

3082 3083
		ht = vm->pixelclock / xtot;
		vt = vm->pixelclock / xtot / ytot;
3084

3085
		DSSDBG("pck %lu\n", vm->pixelclock);
3086
		DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3087
			t.hsync_len, t.hfront_porch, t.hback_porch,
3088
			t.vsync_len, t.vfront_porch, t.vback_porch);
3089
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3090 3091 3092 3093 3094
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
			vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
T
Tomi Valkeinen 已提交
3095

3096
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3097
	} else {
3098
		if (t.flags & DISPLAY_FLAGS_INTERLACED)
3099
			t.vactive /= 2;
3100

3101
		if (dispc->feat->supports_double_pixel)
3102 3103 3104
			REG_FLD_MOD(DISPC_CONTROL,
				    !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
				    19, 17);
3105
	}
3106

3107
	dispc_mgr_set_size(channel, t.hactive, t.vactive);
T
Tomi Valkeinen 已提交
3108 3109
}

3110
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3111
		u16 pck_div)
T
Tomi Valkeinen 已提交
3112 3113
{
	BUG_ON(lck_div < 1);
3114
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3115

3116
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3117
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3118

3119
	if (!dispc_has_feature(FEAT_CORE_CLK_DIV) &&
3120 3121
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3122 3123
}

3124
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3125
		int *pck_div)
T
Tomi Valkeinen 已提交
3126 3127
{
	u32 l;
3128
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3129 3130 3131 3132
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

3133
static unsigned long dispc_fclk_rate(void)
T
Tomi Valkeinen 已提交
3134
{
3135 3136
	unsigned long r;
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3137

3138
	src = dss_get_dispc_clk_source(dispc.dss);
3139 3140

	if (src == DSS_CLK_SRC_FCK) {
3141
		r = dss_get_dispc_clk_rate(dispc.dss);
3142 3143
	} else {
		struct dss_pll *pll;
3144
		unsigned int clkout_idx;
3145

3146
		pll = dss_pll_find_by_src(dispc.dss, src);
3147
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3148

3149
		r = pll->cinfo.clkout[clkout_idx];
3150 3151
	}

T
Tomi Valkeinen 已提交
3152 3153 3154
	return r;
}

3155
static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3156 3157 3158
{
	int lcd;
	unsigned long r;
3159
	enum dss_clk_source src;
T
Tomi Valkeinen 已提交
3160

3161 3162 3163
	/* for TV, LCLK rate is the FCLK rate */
	if (!dss_mgr_is_lcd(channel))
		return dispc_fclk_rate();
T
Tomi Valkeinen 已提交
3164

3165
	src = dss_get_lcd_clk_source(dispc.dss, channel);
3166

3167
	if (src == DSS_CLK_SRC_FCK) {
3168
		r = dss_get_dispc_clk_rate(dispc.dss);
3169 3170
	} else {
		struct dss_pll *pll;
3171
		unsigned int clkout_idx;
3172

3173
		pll = dss_pll_find_by_src(dispc.dss, src);
3174
		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
T
Tomi Valkeinen 已提交
3175

3176
		r = pll->cinfo.clkout[clkout_idx];
3177
	}
3178 3179 3180 3181

	lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);

	return r / lcd;
T
Tomi Valkeinen 已提交
3182 3183
}

3184
static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3185 3186 3187
{
	unsigned long r;

3188
	if (dss_mgr_is_lcd(channel)) {
3189 3190
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3191

3192
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3193

3194
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3195

3196 3197 3198 3199
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3200
		return dispc.tv_pclk_rate;
3201
	}
T
Tomi Valkeinen 已提交
3202 3203
}

3204
void dispc_set_tv_pclk(struct dispc_device *dispc, unsigned long pclk)
3205
{
3206
	dispc->tv_pclk_rate = pclk;
3207 3208
}

3209
static unsigned long dispc_core_clk_rate(void)
3210
{
3211
	return dispc.core_clk_rate;
3212 3213
}

3214
static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
3215
{
3216 3217 3218 3219 3220 3221
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3222 3223 3224 3225

	return dispc_mgr_pclk_rate(channel);
}

3226
static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
3227
{
3228 3229 3230 3231 3232 3233
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3234

3235
	return dispc_mgr_lclk_rate(channel);
3236
}
3237

3238
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3239 3240
{
	int lcd, pcd;
3241
	enum dss_clk_source lcd_clk_src;
3242 3243 3244

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

3245
	lcd_clk_src = dss_get_lcd_clk_source(dispc.dss, channel);
3246

3247
	seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
3248
		dss_get_clk_source_name(lcd_clk_src));
3249 3250 3251 3252 3253 3254 3255 3256 3257

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

3258
void dispc_dump_clocks(struct dispc_device *dispc, struct seq_file *s)
3259
{
3260
	enum dss_clk_source dispc_clk_src;
3261
	int lcd;
3262
	u32 l;
T
Tomi Valkeinen 已提交
3263

3264
	if (dispc_runtime_get(dispc))
3265
		return;
T
Tomi Valkeinen 已提交
3266 3267 3268

	seq_printf(s, "- DISPC -\n");

3269
	dispc_clk_src = dss_get_dispc_clk_source(dispc->dss);
3270
	seq_printf(s, "dispc fclk source = %s\n",
3271
			dss_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3272 3273

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3274

3275
	if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
3276 3277 3278 3279 3280 3281 3282
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3283

3284
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3285

3286
	if (dispc_has_feature(FEAT_MGR_LCD2))
3287
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3288
	if (dispc_has_feature(FEAT_MGR_LCD3))
3289
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3290

3291
	dispc_runtime_put(dispc);
T
Tomi Valkeinen 已提交
3292 3293
}

3294
static int dispc_dump_regs(struct seq_file *s, void *p)
T
Tomi Valkeinen 已提交
3295
{
3296 3297 3298 3299 3300
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3301
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3302 3303 3304 3305 3306
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3307
		[OMAP_DSS_VIDEO3]	= "VID3",
T
Tomi Valkeinen 已提交
3308
		[OMAP_DSS_WB]		= "WB",
3309 3310 3311
	};
	const char **p_names;

3312
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3313

3314
	if (dispc_runtime_get(&dispc))
3315
		return 0;
T
Tomi Valkeinen 已提交
3316

3317
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3318 3319 3320 3321 3322 3323 3324 3325 3326 3327
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3328 3329
	if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
3330
		DUMPREG(DISPC_GLOBAL_ALPHA);
3331
	if (dispc_has_feature(FEAT_MGR_LCD2)) {
3332 3333
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3334
	}
3335
	if (dispc_has_feature(FEAT_MGR_LCD3)) {
3336 3337 3338
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
3339
	if (dispc_has_feature(FEAT_MFLAG))
T
Tomi Valkeinen 已提交
3340
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3341 3342 3343 3344

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3345
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3346
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3347 3348
	dispc_read_reg(DISPC_REG(i, r)))

3349
	p_names = mgr_names;
3350

3351
	/* DISPC channel specific registers */
3352
	for (i = 0; i < dispc_get_num_mgrs(&dispc); i++) {
3353 3354 3355
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3356

3357 3358
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3359

3360 3361 3362 3363
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
3364

3365 3366 3367
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3368

3369
		if (dispc_has_feature(FEAT_CPR)) {
3370 3371 3372
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3373
		}
3374
	}
T
Tomi Valkeinen 已提交
3375

3376 3377
	p_names = ovl_names;

3378
	for (i = 0; i < dispc_get_num_ovls(&dispc); i++) {
3379 3380 3381 3382 3383 3384 3385 3386 3387
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3388

3389
		if (dispc_has_feature(FEAT_PRELOAD))
3390
			DUMPREG(i, DISPC_OVL_PRELOAD);
3391
		if (dispc_has_feature(FEAT_MFLAG))
3392
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
3404
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3405 3406 3407 3408 3409 3410
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
3411
		if (dispc_has_feature(FEAT_ATTR2))
3412
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3413
	}
3414

T
Tomi Valkeinen 已提交
3415
	if (dispc.feat->has_writeback) {
T
Tomi Valkeinen 已提交
3416 3417 3418 3419 3420 3421 3422 3423 3424 3425
		i = OMAP_DSS_WB;
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);

3426
		if (dispc_has_feature(FEAT_MFLAG))
T
Tomi Valkeinen 已提交
3427 3428 3429 3430 3431 3432
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
3433
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
T
Tomi Valkeinen 已提交
3434 3435 3436 3437 3438 3439
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
3440
		if (dispc_has_feature(FEAT_ATTR2))
T
Tomi Valkeinen 已提交
3441 3442 3443
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
	}

3444 3445 3446 3447 3448
#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3449
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3450
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3451 3452
	dispc_read_reg(DISPC_REG(plane, name, i)))

3453
	/* Video pipeline coefficient registers */
3454

3455
	/* start from OMAP_DSS_VIDEO1 */
3456
	for (i = 1; i < dispc_get_num_ovls(&dispc); i++) {
3457 3458
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3459

3460 3461
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3462

3463 3464
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3465

3466
		if (dispc_has_feature(FEAT_FIR_COEF_V)) {
3467 3468 3469 3470
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

3471
		if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3472 3473 3474 3475 3476 3477 3478 3479 3480
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3481
	}
T
Tomi Valkeinen 已提交
3482

3483
	dispc_runtime_put(&dispc);
3484 3485

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3486
#undef DUMPREG
3487 3488

	return 0;
T
Tomi Valkeinen 已提交
3489 3490 3491
}

/* calculate clock rates using dividers in cinfo */
3492 3493 3494
int dispc_calc_clock_rates(struct dispc_device *dispc,
			   unsigned long dispc_fclk_rate,
			   struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3495 3496 3497
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3498
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3499 3500 3501 3502
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3503

T
Tomi Valkeinen 已提交
3504 3505 3506
	return 0;
}

3507 3508 3509
bool dispc_div_calc(struct dispc_device *dispc, unsigned long dispc_freq,
		    unsigned long pck_min, unsigned long pck_max,
		    dispc_div_calc_func func, void *data)
3510 3511 3512 3513 3514 3515
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
3516
	unsigned int min_fck_per_pck;
3517
	unsigned long fck;
T
Tomi Valkeinen 已提交
3518

3519 3520 3521 3522 3523
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3524

3525
	pckd_hw_min = dispc->feat->min_pcd;
3526
	pckd_hw_max = 255;
T
Tomi Valkeinen 已提交
3527

3528
	lck_max = dss_get_max_fck_rate(dispc->dss);
T
Tomi Valkeinen 已提交
3529

3530 3531
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3532

3533 3534
	lckd_start = max(DIV_ROUND_UP(dispc_freq, lck_max), 1ul);
	lckd_stop = min(dispc_freq / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3535

3536
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3537
		lck = dispc_freq / lckd;
T
Tomi Valkeinen 已提交
3538

3539 3540
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3541

3542 3543
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3544

3545 3546 3547 3548 3549 3550
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
3551
			if (dispc_has_feature(FEAT_CORE_CLK_DIV))
3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3565 3566
}

3567 3568 3569
void dispc_mgr_set_clock_div(struct dispc_device *dispc,
			     enum omap_channel channel,
			     const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3570 3571 3572 3573
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3574
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3575 3576
}

3577 3578 3579
int dispc_mgr_get_clock_div(struct dispc_device *dispc,
			    enum omap_channel channel,
			    struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3580 3581 3582 3583 3584
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3585 3586
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3587 3588 3589 3590 3591 3592 3593

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3594
static u32 dispc_read_irqstatus(struct dispc_device *dispc)
3595 3596 3597 3598
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}

3599
static void dispc_clear_irqstatus(struct dispc_device *dispc, u32 mask)
3600 3601 3602 3603
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}

3604
static void dispc_write_irqenable(struct dispc_device *dispc, u32 mask)
3605 3606 3607 3608
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
3609
	dispc_clear_irqstatus(dispc, (mask ^ old_mask) & mask);
3610 3611

	dispc_write_reg(DISPC_IRQENABLE, mask);
3612 3613 3614

	/* flush posted write */
	dispc_read_reg(DISPC_IRQENABLE);
3615 3616
}

3617
void dispc_enable_sidle(struct dispc_device *dispc)
T
Tomi Valkeinen 已提交
3618 3619 3620 3621
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

3622
void dispc_disable_sidle(struct dispc_device *dispc)
T
Tomi Valkeinen 已提交
3623 3624 3625 3626
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

3627 3628
static u32 dispc_mgr_gamma_size(struct dispc_device *dispc,
				enum omap_channel channel)
3629 3630 3631
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;

3632
	if (!dispc->feat->has_gamma_table)
3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
		return 0;

	return gdesc->len;
}

static void dispc_mgr_write_gamma_table(enum omap_channel channel)
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
	u32 *table = dispc.gamma_table[channel];
	unsigned int i;

	DSSDBG("%s: channel %d\n", __func__, channel);

	for (i = 0; i < gdesc->len; ++i) {
		u32 v = table[i];

		if (gdesc->has_index)
			v |= i << 24;
		else if (i == 0)
			v |= 1 << 31;

		dispc_write_reg(gdesc->reg, v);
	}
}

static void dispc_restore_gamma_tables(void)
{
	DSSDBG("%s()\n", __func__);

	if (!dispc.feat->has_gamma_table)
		return;

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);

	dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);

3669
	if (dispc_has_feature(FEAT_MGR_LCD2))
3670 3671
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);

3672
	if (dispc_has_feature(FEAT_MGR_LCD3))
3673 3674 3675 3676 3677 3678 3679 3680
		dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
}

static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
	{ .red = 0, .green = 0, .blue = 0, },
	{ .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
};

3681 3682 3683 3684
static void dispc_mgr_set_gamma(struct dispc_device *dispc,
				enum omap_channel channel,
				const struct drm_color_lut *lut,
				unsigned int length)
3685 3686
{
	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3687
	u32 *table = dispc->gamma_table[channel];
3688 3689 3690 3691 3692
	uint i;

	DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
	       channel, length, gdesc->len);

3693
	if (!dispc->feat->has_gamma_table)
3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
		return;

	if (lut == NULL || length < 2) {
		lut = dispc_mgr_gamma_default_lut;
		length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
	}

	for (i = 0; i < length - 1; ++i) {
		uint first = i * (gdesc->len - 1) / (length - 1);
		uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
		uint w = last - first;
		u16 r, g, b;
		uint j;

		if (w == 0)
			continue;

		for (j = 0; j <= w; j++) {
			r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
			g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
			b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;

			r >>= 16 - gdesc->bits;
			g >>= 16 - gdesc->bits;
			b >>= 16 - gdesc->bits;

			table[first + j] = (r << (gdesc->bits * 2)) |
				(g << gdesc->bits) | b;
		}
	}

3725
	if (dispc->is_enabled)
3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740
		dispc_mgr_write_gamma_table(channel);
}

static int dispc_init_gamma_tables(void)
{
	int channel;

	if (!dispc.feat->has_gamma_table)
		return 0;

	for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
		const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
		u32 *gt;

		if (channel == OMAP_DSS_CHANNEL_LCD2 &&
3741
		    !dispc_has_feature(FEAT_MGR_LCD2))
3742 3743 3744
			continue;

		if (channel == OMAP_DSS_CHANNEL_LCD3 &&
3745
		    !dispc_has_feature(FEAT_MGR_LCD3))
3746 3747 3748 3749 3750 3751 3752 3753 3754
			continue;

		gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
					   sizeof(u32), GFP_KERNEL);
		if (!gt)
			return -ENOMEM;

		dispc.gamma_table[channel] = gt;

3755
		dispc_mgr_set_gamma(&dispc, channel, NULL, 0);
3756 3757 3758 3759
	}
	return 0;
}

T
Tomi Valkeinen 已提交
3760 3761 3762 3763
static void _omap_dispc_initial_config(void)
{
	u32 l;

3764
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3765
	if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
3766 3767 3768 3769 3770
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3771 3772

		dispc.core_clk_rate = dispc_fclk_rate();
3773 3774
	}

3775 3776 3777 3778 3779 3780 3781 3782
	/* Use gamma table mode, instead of palette mode */
	if (dispc.feat->has_gamma_table)
		REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);

	/* For older DSS versions (FEAT_FUNCGATED) this enables
	 * func-clock auto-gating. For newer versions
	 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
	 */
3783
	if (dispc_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
3784
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3785

3786
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3787 3788 3789

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3790
	dispc_init_fifos();
3791 3792

	dispc_configure_burst_sizes();
3793 3794

	dispc_ovl_enable_zorder_planes();
3795 3796 3797

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3798

3799
	if (dispc_has_feature(FEAT_MFLAG))
T
Tomi Valkeinen 已提交
3800
		dispc_init_mflag();
T
Tomi Valkeinen 已提交
3801 3802
}

3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870
static const enum dispc_feature_id omap2_dispc_features_list[] = {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
};

static const enum dispc_feature_id omap3_dispc_features_list[] = {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_LINEBUFFERSPLIT,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FIXED_ZORDER,
	FEAT_FIFO_MERGE,
	FEAT_OMAP3_DSI_FIFO_BUG,
};

static const enum dispc_feature_id am43xx_dispc_features_list[] = {
	FEAT_LCDENABLEPOL,
	FEAT_LCDENABLESIGNAL,
	FEAT_PCKFREEENABLE,
	FEAT_FUNCGATED,
	FEAT_LINEBUFFERSPLIT,
	FEAT_ROWREPEATENABLE,
	FEAT_RESIZECONF,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FIXED_ZORDER,
	FEAT_FIFO_MERGE,
};

static const enum dispc_feature_id omap4_dispc_features_list[] = {
	FEAT_MGR_LCD2,
	FEAT_CORE_CLK_DIV,
	FEAT_HANDLE_UV_SEPARATE,
	FEAT_ATTR2,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FREE_ZORDER,
	FEAT_FIFO_MERGE,
	FEAT_BURST_2D,
};

static const enum dispc_feature_id omap5_dispc_features_list[] = {
	FEAT_MGR_LCD2,
	FEAT_MGR_LCD3,
	FEAT_CORE_CLK_DIV,
	FEAT_HANDLE_UV_SEPARATE,
	FEAT_ATTR2,
	FEAT_CPR,
	FEAT_PRELOAD,
	FEAT_FIR_COEF_V,
	FEAT_ALPHA_FREE_ZORDER,
	FEAT_FIFO_MERGE,
	FEAT_BURST_2D,
	FEAT_MFLAG,
};

3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900
static const struct dss_reg_field omap2_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 11, 0 },
	[FEAT_REG_FIRVINC]			= { 27, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 8, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 24, 16 },
	[FEAT_REG_FIFOSIZE]			= { 8, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 9, 0 },
	[FEAT_REG_VERTICALACCU]			= { 25, 16 },
};

static const struct dss_reg_field omap3_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 12, 0 },
	[FEAT_REG_FIRVINC]			= { 28, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 11, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 27, 16 },
	[FEAT_REG_FIFOSIZE]			= { 10, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 9, 0 },
	[FEAT_REG_VERTICALACCU]			= { 25, 16 },
};

static const struct dss_reg_field omap4_dispc_reg_fields[] = {
	[FEAT_REG_FIRHINC]			= { 12, 0 },
	[FEAT_REG_FIRVINC]			= { 28, 16 },
	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 15, 0 },
	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 31, 16 },
	[FEAT_REG_FIFOSIZE]			= { 15, 0 },
	[FEAT_REG_HORIZONTALACCU]		= { 10, 0 },
	[FEAT_REG_VERTICALACCU]			= { 26, 16 },
};

3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964
static const enum omap_overlay_caps omap2_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap3430_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap3630_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,
};

static const enum omap_overlay_caps omap4_dispc_overlay_caps[] = {
	/* OMAP_DSS_GFX */
	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
		OMAP_DSS_OVL_CAP_ZORDER | OMAP_DSS_OVL_CAP_POS |
		OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO1 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO2 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,

	/* OMAP_DSS_VIDEO3 */
	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
};

3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064
#define COLOR_ARRAY(arr...) (const u32[]) { arr, 0 }

static const u32 *omap2_dispc_supported_color_modes[] = {

	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY),

	/* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY),
};

static const u32 *omap3_dispc_supported_color_modes[] = {
	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888,
	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
	DRM_FORMAT_YUYV, DRM_FORMAT_UYVY),

	/* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
	DRM_FORMAT_UYVY, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
};

static const u32 *omap4_dispc_supported_color_modes[] = {
	/* OMAP_DSS_GFX */
	COLOR_ARRAY(
	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888,
	DRM_FORMAT_ARGB1555, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB1555),

	/* OMAP_DSS_VIDEO1 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

       /* OMAP_DSS_VIDEO2 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_VIDEO3 */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),

	/* OMAP_DSS_WB */
	COLOR_ARRAY(
	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
	DRM_FORMAT_RGBX8888),
};

4065
static const struct dispc_features omap24xx_dispc_feats = {
4066 4067 4068 4069 4070 4071
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
4072 4073 4074 4075
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4076
	.max_lcd_pclk		=	66500000,
4077 4078 4079 4080 4081 4082 4083
	.max_downscale		=	2,
	/*
	 * Assume the line width buffer to be 768 pixels as OMAP2 DISPC scaler
	 * cannot scale an image width larger than 768.
	 */
	.max_line_width		=	768,
	.min_pcd		=	2,
4084 4085
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
4086
	.num_fifos		=	3,
4087 4088
	.features		=	omap2_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap2_dispc_features_list),
4089 4090
	.reg_fields		=	omap2_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap2_dispc_reg_fields),
4091
	.overlay_caps		=	omap2_dispc_overlay_caps,
4092
	.supported_color_modes	=	omap2_dispc_supported_color_modes,
4093 4094
	.num_mgrs		=	2,
	.num_ovls		=	3,
4095 4096
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
4097
	.no_framedone_tv	=	true,
4098
	.set_max_preload	=	false,
4099
	.last_pixel_inc_missing	=	true,
4100 4101
};

4102
static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
4103 4104 4105 4106 4107 4108
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
4109 4110 4111 4112
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4113 4114
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4115 4116 4117
	.max_downscale		=	4,
	.max_line_width		=	1024,
	.min_pcd		=	1,
4118 4119
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
4120
	.num_fifos		=	3,
4121 4122
	.features		=	omap3_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4123 4124
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4125
	.overlay_caps		=	omap3430_dispc_overlay_caps,
4126
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4127 4128
	.num_mgrs		=	2,
	.num_ovls		=	3,
4129 4130
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
4131
	.no_framedone_tv	=	true,
4132
	.set_max_preload	=	false,
4133
	.last_pixel_inc_missing	=	true,
4134 4135
};

4136
static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
4137 4138 4139 4140 4141 4142
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
4143 4144 4145 4146
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4147 4148
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4149 4150 4151
	.max_downscale		=	4,
	.max_line_width		=	1024,
	.min_pcd		=	1,
4152 4153
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
4154
	.num_fifos		=	3,
4155 4156
	.features		=	omap3_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4157 4158
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4159 4160
	.overlay_caps		=	omap3430_dispc_overlay_caps,
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4161 4162
	.num_mgrs		=	2,
	.num_ovls		=	3,
4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
	.no_framedone_tv	=	true,
	.set_max_preload	=	false,
	.last_pixel_inc_missing	=	true,
};

static const struct dispc_features omap36xx_dispc_feats = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4183 4184 4185
	.max_downscale		=	4,
	.max_line_width		=	1024,
	.min_pcd		=	1,
4186 4187 4188
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
	.num_fifos		=	3,
4189 4190
	.features		=	omap3_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4191 4192
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4193
	.overlay_caps		=	omap3630_dispc_overlay_caps,
4194
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
	.num_mgrs		=	2,
	.num_ovls		=	3,
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
	.no_framedone_tv	=	true,
	.set_max_preload	=	false,
	.last_pixel_inc_missing	=	true,
};

static const struct dispc_features am43xx_dispc_feats = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
4217 4218 4219
	.max_downscale		=	4,
	.max_line_width		=	1024,
	.min_pcd		=	1,
4220 4221 4222
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
	.num_fifos		=	3,
4223 4224
	.features		=	am43xx_dispc_features_list,
	.num_features		=	ARRAY_SIZE(am43xx_dispc_features_list),
4225 4226
	.reg_fields		=	omap3_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4227 4228 4229 4230
	.overlay_caps		=	omap3430_dispc_overlay_caps,
	.supported_color_modes	=	omap3_dispc_supported_color_modes,
	.num_mgrs		=	1,
	.num_ovls		=	3,
4231 4232
	.buffer_size_unit	=	1,
	.burst_size_unit	=	8,
4233
	.no_framedone_tv	=	true,
4234
	.set_max_preload	=	false,
4235
	.last_pixel_inc_missing	=	true,
4236 4237
};

4238
static const struct dispc_features omap44xx_dispc_feats = {
4239 4240 4241 4242 4243 4244
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
4245 4246 4247 4248
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
4249 4250
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
4251 4252 4253
	.max_downscale		=	4,
	.max_line_width		=	2048,
	.min_pcd		=	1,
4254 4255
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
4256
	.num_fifos		=	5,
4257 4258
	.features		=	omap4_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap4_dispc_features_list),
4259 4260
	.reg_fields		=	omap4_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap4_dispc_reg_fields),
4261
	.overlay_caps		=	omap4_dispc_overlay_caps,
4262
	.supported_color_modes	=	omap4_dispc_supported_color_modes,
4263 4264
	.num_mgrs		=	3,
	.num_ovls		=	4,
4265 4266
	.buffer_size_unit	=	16,
	.burst_size_unit	=	16,
4267
	.gfx_fifo_workaround	=	true,
4268
	.set_max_preload	=	true,
4269
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
4270
	.has_writeback		=	true,
4271
	.supports_double_pixel	=	true,
4272
	.reverse_ilace_field_order =	true,
4273
	.has_gamma_table	=	true,
4274
	.has_gamma_i734_bug	=	true,
4275 4276
};

4277
static const struct dispc_features omap54xx_dispc_feats = {
4278 4279 4280 4281 4282 4283 4284 4285 4286 4287
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
4288 4289
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
4290 4291 4292
	.max_downscale		=	4,
	.max_line_width		=	2048,
	.min_pcd		=	1,
4293 4294 4295
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
4296 4297
	.features		=	omap5_dispc_features_list,
	.num_features		=	ARRAY_SIZE(omap5_dispc_features_list),
4298 4299
	.reg_fields		=	omap4_dispc_reg_fields,
	.num_reg_fields		=	ARRAY_SIZE(omap4_dispc_reg_fields),
4300
	.overlay_caps		=	omap4_dispc_overlay_caps,
4301
	.supported_color_modes	=	omap4_dispc_supported_color_modes,
4302 4303
	.num_mgrs		=	4,
	.num_ovls		=	4,
4304 4305
	.buffer_size_unit	=	16,
	.burst_size_unit	=	16,
4306
	.gfx_fifo_workaround	=	true,
4307
	.mstandby_workaround	=	true,
4308
	.set_max_preload	=	true,
4309
	.supports_sync_align	=	true,
T
Tomi Valkeinen 已提交
4310
	.has_writeback		=	true,
4311
	.supports_double_pixel	=	true,
4312
	.reverse_ilace_field_order =	true,
4313
	.has_gamma_table	=	true,
4314
	.has_gamma_i734_bug	=	true,
4315 4316
};

4317 4318 4319 4320 4321 4322 4323 4324
static irqreturn_t dispc_irq_handler(int irq, void *arg)
{
	if (!dispc.is_enabled)
		return IRQ_NONE;

	return dispc.user_handler(irq, dispc.user_data);
}

4325 4326
static int dispc_request_irq(struct dispc_device *dispc, irq_handler_t handler,
			     void *dev_id)
4327
{
4328 4329
	int r;

4330
	if (dispc->user_handler != NULL)
4331 4332
		return -EBUSY;

4333 4334
	dispc->user_handler = handler;
	dispc->user_data = dev_id;
4335 4336 4337 4338

	/* ensure the dispc_irq_handler sees the values above */
	smp_wmb();

4339 4340
	r = devm_request_irq(&dispc->pdev->dev, dispc->irq, dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", dispc);
4341
	if (r) {
4342 4343
		dispc->user_handler = NULL;
		dispc->user_data = NULL;
4344 4345 4346
	}

	return r;
4347 4348
}

4349
static void dispc_free_irq(struct dispc_device *dispc, void *dev_id)
4350
{
4351
	devm_free_irq(&dispc->pdev->dev, dispc->irq, dispc);
4352

4353 4354
	dispc->user_handler = NULL;
	dispc->user_data = NULL;
4355 4356
}

4357
static u32 dispc_get_memory_bandwidth_limit(struct dispc_device *dispc)
4358 4359 4360 4361
{
	u32 limit = 0;

	/* Optional maximum memory bandwidth */
4362
	of_property_read_u32(dispc->pdev->dev.of_node, "max-memory-bandwidth",
4363 4364 4365 4366 4367
			     &limit);

	return limit;
}

4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386
/*
 * Workaround for errata i734 in DSS dispc
 *  - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
 *
 * For gamma tables to work on LCD1 the GFX plane has to be used at
 * least once after DSS HW has come out of reset. The workaround
 * sets up a minimal LCD setup with GFX plane and waits for one
 * vertical sync irq before disabling the setup and continuing with
 * the context restore. The physical outputs are gated during the
 * operation. This workaround requires that gamma table's LOADMODE
 * is set to 0x2 in DISPC_CONTROL1 register.
 *
 * For details see:
 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
 * Literature Number: SWPZ037E
 * Or some other relevant errata document for the DSS IP version.
 */

static const struct dispc_errata_i734_data {
4387
	struct videomode vm;
4388 4389 4390 4391
	struct omap_overlay_info ovli;
	struct omap_overlay_manager_info mgri;
	struct dss_lcd_mgr_config lcd_conf;
} i734 = {
4392
	.vm = {
4393
		.hactive = 8, .vactive = 1,
4394
		.pixelclock = 16000000,
4395
		.hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
4396
		.vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
4397

4398
		.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
4399 4400
			 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
			 DISPLAY_FLAGS_PIXDATA_POSEDGE,
4401 4402 4403 4404
	},
	.ovli = {
		.screen_width = 1,
		.width = 1, .height = 1,
4405
		.fourcc = DRM_FORMAT_XRGB8888,
4406
		.rotation = DRM_MODE_ROTATE_0,
4407
		.rotation_type = OMAP_DSS_ROT_NONE,
4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444
		.pos_x = 0, .pos_y = 0,
		.out_width = 0, .out_height = 0,
		.global_alpha = 0xff,
		.pre_mult_alpha = 0,
		.zorder = 0,
	},
	.mgri = {
		.default_color = 0,
		.trans_enabled = false,
		.partial_alpha_enabled = false,
		.cpr_enable = false,
	},
	.lcd_conf = {
		.io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
		.stallmode = false,
		.fifohandcheck = false,
		.clock_info = {
			.lck_div = 1,
			.pck_div = 2,
		},
		.video_port_width = 24,
		.lcden_sig_polarity = 0,
	},
};

static struct i734_buf {
	size_t size;
	dma_addr_t paddr;
	void *vaddr;
} i734_buf;

static int dispc_errata_i734_wa_init(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return 0;

	i734_buf.size = i734.ovli.width * i734.ovli.height *
4445
		color_mode_to_bpp(i734.ovli.fourcc) / 8;
4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468

	i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
						&i734_buf.paddr, GFP_KERNEL);
	if (!i734_buf.vaddr) {
		dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
			__func__);
		return -ENOMEM;
	}

	return 0;
}

static void dispc_errata_i734_wa_fini(void)
{
	if (!dispc.feat->has_gamma_i734_bug)
		return;

	dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
			      i734_buf.paddr);
}

static void dispc_errata_i734_wa(void)
{
4469 4470
	u32 framedone_irq = dispc_mgr_get_framedone_irq(&dispc,
							OMAP_DSS_CHANNEL_LCD);
4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488
	struct omap_overlay_info ovli;
	struct dss_lcd_mgr_config lcd_conf;
	u32 gatestate;
	unsigned int count;

	if (!dispc.feat->has_gamma_i734_bug)
		return;

	gatestate = REG_GET(DISPC_CONFIG, 8, 4);

	ovli = i734.ovli;
	ovli.paddr = i734_buf.paddr;
	lcd_conf = i734.lcd_conf;

	/* Gate all LCD1 outputs */
	REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);

	/* Setup and enable GFX plane */
4489 4490 4491
	dispc_ovl_setup(&dispc, OMAP_DSS_GFX, &ovli, &i734.vm, false,
			OMAP_DSS_CHANNEL_LCD);
	dispc_ovl_enable(&dispc, OMAP_DSS_GFX, true);
4492 4493

	/* Set up and enable display manager for LCD1 */
4494
	dispc_mgr_setup(&dispc, OMAP_DSS_CHANNEL_LCD, &i734.mgri);
4495
	dispc_calc_clock_rates(&dispc, dss_get_dispc_clk_rate(dispc.dss),
4496
			       &lcd_conf.clock_info);
4497 4498
	dispc_mgr_set_lcd_config(&dispc, OMAP_DSS_CHANNEL_LCD, &lcd_conf);
	dispc_mgr_set_timings(&dispc, OMAP_DSS_CHANNEL_LCD, &i734.vm);
4499

4500
	dispc_clear_irqstatus(&dispc, framedone_irq);
4501 4502

	/* Enable and shut the channel to produce just one frame */
4503 4504
	dispc_mgr_enable(&dispc, OMAP_DSS_CHANNEL_LCD, true);
	dispc_mgr_enable(&dispc, OMAP_DSS_CHANNEL_LCD, false);
4505 4506 4507 4508 4509 4510

	/* Busy wait for framedone. We can't fiddle with irq handlers
	 * in PM resume. Typically the loop runs less than 5 times and
	 * waits less than a micro second.
	 */
	count = 0;
4511
	while (!(dispc_read_irqstatus(&dispc) & framedone_irq)) {
4512 4513 4514 4515 4516 4517
		if (count++ > 10000) {
			dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
				__func__);
			break;
		}
	}
4518
	dispc_ovl_enable(&dispc, OMAP_DSS_GFX, false);
4519 4520

	/* Clear all irq bits before continuing */
4521
	dispc_clear_irqstatus(&dispc, 0xffffffff);
4522 4523 4524 4525 4526

	/* Restore the original state to LCD1 output gates */
	REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
}

T
Tomi Valkeinen 已提交
4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540
static const struct dispc_ops dispc_ops = {
	.read_irqstatus = dispc_read_irqstatus,
	.clear_irqstatus = dispc_clear_irqstatus,
	.write_irqenable = dispc_write_irqenable,

	.request_irq = dispc_request_irq,
	.free_irq = dispc_free_irq,

	.runtime_get = dispc_runtime_get,
	.runtime_put = dispc_runtime_put,

	.get_num_ovls = dispc_get_num_ovls,
	.get_num_mgrs = dispc_get_num_mgrs,

4541 4542
	.get_memory_bandwidth_limit = dispc_get_memory_bandwidth_limit,

T
Tomi Valkeinen 已提交
4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561
	.mgr_enable = dispc_mgr_enable,
	.mgr_is_enabled = dispc_mgr_is_enabled,
	.mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
	.mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
	.mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
	.mgr_go_busy = dispc_mgr_go_busy,
	.mgr_go = dispc_mgr_go,
	.mgr_set_lcd_config = dispc_mgr_set_lcd_config,
	.mgr_set_timings = dispc_mgr_set_timings,
	.mgr_setup = dispc_mgr_setup,
	.mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
	.mgr_gamma_size = dispc_mgr_gamma_size,
	.mgr_set_gamma = dispc_mgr_set_gamma,

	.ovl_enable = dispc_ovl_enable,
	.ovl_setup = dispc_ovl_setup,
	.ovl_get_color_modes = dispc_ovl_get_color_modes,
};

4562
/* DISPC HW IP initialisation */
4563 4564
static const struct of_device_id dispc_of_match[] = {
	{ .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
4565
	{ .compatible = "ti,omap3-dispc", .data = &omap36xx_dispc_feats },
4566 4567 4568 4569 4570 4571 4572 4573 4574
	{ .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
	{ .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
	{ .compatible = "ti,dra7-dispc",  .data = &omap54xx_dispc_feats },
	{},
};

static const struct soc_device_attribute dispc_soc_devices[] = {
	{ .machine = "OMAP3[45]*",
	  .revision = "ES[12].?",	.data = &omap34xx_rev1_0_dispc_feats },
4575 4576
	{ .machine = "OMAP3[45]*",	.data = &omap34xx_rev3_0_dispc_feats },
	{ .machine = "AM35*",		.data = &omap34xx_rev3_0_dispc_feats },
4577
	{ .machine = "AM43*",		.data = &am43xx_dispc_feats },
4578 4579 4580
	{ /* sentinel */ }
};

T
Tomi Valkeinen 已提交
4581
static int dispc_bind(struct device *dev, struct device *master, void *data)
4582
{
T
Tomi Valkeinen 已提交
4583
	struct platform_device *pdev = to_platform_device(dev);
4584
	const struct soc_device_attribute *soc;
4585
	struct dss_device *dss = dss_get_device(master);
4586
	u32 rev;
4587
	int r = 0;
4588
	struct resource *dispc_mem;
4589
	struct device_node *np = pdev->dev.of_node;
4590

4591
	dispc.pdev = pdev;
4592
	dispc.dss = dss;
4593

4594 4595
	spin_lock_init(&dispc.control_lock);

4596
	/*
4597
	 * The OMAP3-based models can't be told apart using the compatible
4598
	 * string, use SoC device matching.
4599 4600 4601 4602 4603 4604
	 */
	soc = soc_device_match(dispc_soc_devices);
	if (soc)
		dispc.feat = soc->data;
	else
		dispc.feat = of_match_device(dispc_of_match, &pdev->dev)->data;
4605

4606 4607 4608 4609
	r = dispc_errata_i734_wa_init();
	if (r)
		return r;

4610
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4611 4612 4613
	dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
	if (IS_ERR(dispc.base))
		return PTR_ERR(dispc.base);
4614

4615 4616 4617
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
4618
		return -ENODEV;
4619 4620
	}

4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634
	if (np && of_property_read_bool(np, "syscon-pol")) {
		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
		if (IS_ERR(dispc.syscon_pol)) {
			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
			return PTR_ERR(dispc.syscon_pol);
		}

		if (of_property_read_u32_index(np, "syscon-pol", 1,
				&dispc.syscon_pol_offset)) {
			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
			return -EINVAL;
		}
	}

4635 4636 4637 4638
	r = dispc_init_gamma_tables();
	if (r)
		return r;

4639 4640
	pm_runtime_enable(&pdev->dev);

4641
	r = dispc_runtime_get(&dispc);
4642 4643
	if (r)
		goto err_runtime_get;
4644 4645 4646 4647

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
4648
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
4649 4650
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

4651
	dispc_runtime_put(&dispc);
4652

4653
	dss->dispc = &dispc;
4654
	dss->dispc_ops = &dispc_ops;
T
Tomi Valkeinen 已提交
4655

4656
	dispc.debugfs = dss_debugfs_create_file(dss, "dispc", dispc_dump_regs,
4657
						&dispc);
4658

4659
	return 0;
4660 4661 4662

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
4663
	return r;
4664 4665
}

4666
static void dispc_unbind(struct device *dev, struct device *master, void *data)
4667
{
4668 4669
	struct dss_device *dss = dispc.dss;

4670 4671
	dss_debugfs_remove_file(dispc.debugfs);

4672
	dss->dispc = NULL;
4673
	dss->dispc_ops = NULL;
T
Tomi Valkeinen 已提交
4674

T
Tomi Valkeinen 已提交
4675
	pm_runtime_disable(dev);
4676 4677

	dispc_errata_i734_wa_fini();
T
Tomi Valkeinen 已提交
4678 4679 4680 4681 4682 4683
}

static const struct component_ops dispc_component_ops = {
	.bind	= dispc_bind,
	.unbind	= dispc_unbind,
};
4684

T
Tomi Valkeinen 已提交
4685 4686 4687 4688 4689 4690 4691 4692
static int dispc_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dispc_component_ops);
}

static int dispc_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dispc_component_ops);
4693 4694 4695
	return 0;
}

4696 4697
static int dispc_runtime_suspend(struct device *dev)
{
4698 4699 4700 4701 4702 4703
	dispc.is_enabled = false;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DISPC off */
	synchronize_irq(dispc.irq);

4704 4705 4706 4707 4708 4709 4710
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
4711 4712 4713 4714 4715 4716
	/*
	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
	 * _omap_dispc_initial_config(). We can thus use it to detect if
	 * we have lost register context.
	 */
4717 4718
	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
		_omap_dispc_initial_config();
4719

4720 4721
		dispc_errata_i734_wa();

4722
		dispc_restore_context();
4723 4724

		dispc_restore_gamma_tables();
4725
	}
4726

4727 4728 4729
	dispc.is_enabled = true;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
4730 4731 4732 4733 4734 4735 4736 4737 4738

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

4739
struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
4740 4741
	.probe		= dispc_probe,
	.remove         = dispc_remove,
4742 4743
	.driver         = {
		.name   = "omapdss_dispc",
4744
		.pm	= &dispc_pm_ops,
4745
		.of_match_table = dispc_of_match,
T
Tomi Valkeinen 已提交
4746
		.suppress_bind_attrs = true,
4747 4748
	},
};